x2apic_uv_x.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2010 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/cpumask.h>
  11. #include <linux/hardirq.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/ctype.h>
  18. #include <linux/sched.h>
  19. #include <linux/timer.h>
  20. #include <linux/slab.h>
  21. #include <linux/cpu.h>
  22. #include <linux/init.h>
  23. #include <linux/io.h>
  24. #include <linux/pci.h>
  25. #include <linux/kdebug.h>
  26. #include <linux/delay.h>
  27. #include <linux/crash_dump.h>
  28. #include <asm/uv/uv_mmrs.h>
  29. #include <asm/uv/uv_hub.h>
  30. #include <asm/current.h>
  31. #include <asm/pgtable.h>
  32. #include <asm/uv/bios.h>
  33. #include <asm/uv/uv.h>
  34. #include <asm/apic.h>
  35. #include <asm/ipi.h>
  36. #include <asm/smp.h>
  37. #include <asm/x86_init.h>
  38. #include <asm/emergency-restart.h>
  39. #include <asm/nmi.h>
  40. /* BMC sets a bit this MMR non-zero before sending an NMI */
  41. #define UVH_NMI_MMR UVH_SCRATCH5
  42. #define UVH_NMI_MMR_CLEAR (UVH_NMI_MMR + 8)
  43. #define UV_NMI_PENDING_MASK (1UL << 63)
  44. DEFINE_PER_CPU(unsigned long, cpu_last_nmi_count);
  45. DEFINE_PER_CPU(int, x2apic_extra_bits);
  46. #define PR_DEVEL(fmt, args...) pr_devel("%s: " fmt, __func__, args)
  47. static enum uv_system_type uv_system_type;
  48. static u64 gru_start_paddr, gru_end_paddr;
  49. static union uvh_apicid uvh_apicid;
  50. int uv_min_hub_revision_id;
  51. EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
  52. unsigned int uv_apicid_hibits;
  53. EXPORT_SYMBOL_GPL(uv_apicid_hibits);
  54. static DEFINE_SPINLOCK(uv_nmi_lock);
  55. static unsigned long __init uv_early_read_mmr(unsigned long addr)
  56. {
  57. unsigned long val, *mmr;
  58. mmr = early_ioremap(UV_LOCAL_MMR_BASE | addr, sizeof(*mmr));
  59. val = *mmr;
  60. early_iounmap(mmr, sizeof(*mmr));
  61. return val;
  62. }
  63. static inline bool is_GRU_range(u64 start, u64 end)
  64. {
  65. return start >= gru_start_paddr && end <= gru_end_paddr;
  66. }
  67. static bool uv_is_untracked_pat_range(u64 start, u64 end)
  68. {
  69. return is_ISA_range(start, end) || is_GRU_range(start, end);
  70. }
  71. static int __init early_get_pnodeid(void)
  72. {
  73. union uvh_node_id_u node_id;
  74. union uvh_rh_gam_config_mmr_u m_n_config;
  75. int pnode;
  76. /* Currently, all blades have same revision number */
  77. node_id.v = uv_early_read_mmr(UVH_NODE_ID);
  78. m_n_config.v = uv_early_read_mmr(UVH_RH_GAM_CONFIG_MMR);
  79. uv_min_hub_revision_id = node_id.s.revision;
  80. pnode = (node_id.s.node_id >> 1) & ((1 << m_n_config.s.n_skt) - 1);
  81. return pnode;
  82. }
  83. static void __init early_get_apic_pnode_shift(void)
  84. {
  85. uvh_apicid.v = uv_early_read_mmr(UVH_APICID);
  86. if (!uvh_apicid.v)
  87. /*
  88. * Old bios, use default value
  89. */
  90. uvh_apicid.s.pnode_shift = UV_APIC_PNODE_SHIFT;
  91. }
  92. /*
  93. * Add an extra bit as dictated by bios to the destination apicid of
  94. * interrupts potentially passing through the UV HUB. This prevents
  95. * a deadlock between interrupts and IO port operations.
  96. */
  97. static void __init uv_set_apicid_hibit(void)
  98. {
  99. union uvh_lb_target_physical_apic_id_mask_u apicid_mask;
  100. apicid_mask.v = uv_early_read_mmr(UVH_LB_TARGET_PHYSICAL_APIC_ID_MASK);
  101. uv_apicid_hibits = apicid_mask.s.bit_enables & UV_APICID_HIBIT_MASK;
  102. }
  103. static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  104. {
  105. int pnodeid;
  106. if (!strcmp(oem_id, "SGI")) {
  107. pnodeid = early_get_pnodeid();
  108. early_get_apic_pnode_shift();
  109. x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
  110. x86_platform.nmi_init = uv_nmi_init;
  111. if (!strcmp(oem_table_id, "UVL"))
  112. uv_system_type = UV_LEGACY_APIC;
  113. else if (!strcmp(oem_table_id, "UVX"))
  114. uv_system_type = UV_X2APIC;
  115. else if (!strcmp(oem_table_id, "UVH")) {
  116. __this_cpu_write(x2apic_extra_bits,
  117. pnodeid << uvh_apicid.s.pnode_shift);
  118. uv_system_type = UV_NON_UNIQUE_APIC;
  119. uv_set_apicid_hibit();
  120. return 1;
  121. }
  122. }
  123. return 0;
  124. }
  125. enum uv_system_type get_uv_system_type(void)
  126. {
  127. return uv_system_type;
  128. }
  129. int is_uv_system(void)
  130. {
  131. return uv_system_type != UV_NONE;
  132. }
  133. EXPORT_SYMBOL_GPL(is_uv_system);
  134. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  135. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  136. struct uv_blade_info *uv_blade_info;
  137. EXPORT_SYMBOL_GPL(uv_blade_info);
  138. short *uv_node_to_blade;
  139. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  140. short *uv_cpu_to_blade;
  141. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  142. short uv_possible_blades;
  143. EXPORT_SYMBOL_GPL(uv_possible_blades);
  144. unsigned long sn_rtc_cycles_per_second;
  145. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  146. static const struct cpumask *uv_target_cpus(void)
  147. {
  148. return cpu_online_mask;
  149. }
  150. static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
  151. {
  152. cpumask_clear(retmask);
  153. cpumask_set_cpu(cpu, retmask);
  154. }
  155. static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  156. {
  157. #ifdef CONFIG_SMP
  158. unsigned long val;
  159. int pnode;
  160. pnode = uv_apicid_to_pnode(phys_apicid);
  161. phys_apicid |= uv_apicid_hibits;
  162. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  163. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  164. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  165. APIC_DM_INIT;
  166. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  167. mdelay(10);
  168. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  169. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  170. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  171. APIC_DM_STARTUP;
  172. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  173. atomic_set(&init_deasserted, 1);
  174. #endif
  175. return 0;
  176. }
  177. static void uv_send_IPI_one(int cpu, int vector)
  178. {
  179. unsigned long apicid;
  180. int pnode;
  181. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  182. pnode = uv_apicid_to_pnode(apicid);
  183. uv_hub_send_ipi(pnode, apicid, vector);
  184. }
  185. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  186. {
  187. unsigned int cpu;
  188. for_each_cpu(cpu, mask)
  189. uv_send_IPI_one(cpu, vector);
  190. }
  191. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  192. {
  193. unsigned int this_cpu = smp_processor_id();
  194. unsigned int cpu;
  195. for_each_cpu(cpu, mask) {
  196. if (cpu != this_cpu)
  197. uv_send_IPI_one(cpu, vector);
  198. }
  199. }
  200. static void uv_send_IPI_allbutself(int vector)
  201. {
  202. unsigned int this_cpu = smp_processor_id();
  203. unsigned int cpu;
  204. for_each_online_cpu(cpu) {
  205. if (cpu != this_cpu)
  206. uv_send_IPI_one(cpu, vector);
  207. }
  208. }
  209. static void uv_send_IPI_all(int vector)
  210. {
  211. uv_send_IPI_mask(cpu_online_mask, vector);
  212. }
  213. static int uv_apic_id_registered(void)
  214. {
  215. return 1;
  216. }
  217. static void uv_init_apic_ldr(void)
  218. {
  219. }
  220. static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
  221. {
  222. /*
  223. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  224. * May as well be the first.
  225. */
  226. int cpu = cpumask_first(cpumask);
  227. if ((unsigned)cpu < nr_cpu_ids)
  228. return per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
  229. else
  230. return BAD_APICID;
  231. }
  232. static unsigned int
  233. uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  234. const struct cpumask *andmask)
  235. {
  236. int cpu;
  237. /*
  238. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  239. * May as well be the first.
  240. */
  241. for_each_cpu_and(cpu, cpumask, andmask) {
  242. if (cpumask_test_cpu(cpu, cpu_online_mask))
  243. break;
  244. }
  245. return per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
  246. }
  247. static unsigned int x2apic_get_apic_id(unsigned long x)
  248. {
  249. unsigned int id;
  250. WARN_ON(preemptible() && num_online_cpus() > 1);
  251. id = x | __this_cpu_read(x2apic_extra_bits);
  252. return id;
  253. }
  254. static unsigned long set_apic_id(unsigned int id)
  255. {
  256. unsigned long x;
  257. /* maskout x2apic_extra_bits ? */
  258. x = id;
  259. return x;
  260. }
  261. static unsigned int uv_read_apic_id(void)
  262. {
  263. return x2apic_get_apic_id(apic_read(APIC_ID));
  264. }
  265. static int uv_phys_pkg_id(int initial_apicid, int index_msb)
  266. {
  267. return uv_read_apic_id() >> index_msb;
  268. }
  269. static void uv_send_IPI_self(int vector)
  270. {
  271. apic_write(APIC_SELF_IPI, vector);
  272. }
  273. struct apic __refdata apic_x2apic_uv_x = {
  274. .name = "UV large system",
  275. .probe = NULL,
  276. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  277. .apic_id_registered = uv_apic_id_registered,
  278. .irq_delivery_mode = dest_Fixed,
  279. .irq_dest_mode = 0, /* physical */
  280. .target_cpus = uv_target_cpus,
  281. .disable_esr = 0,
  282. .dest_logical = APIC_DEST_LOGICAL,
  283. .check_apicid_used = NULL,
  284. .check_apicid_present = NULL,
  285. .vector_allocation_domain = uv_vector_allocation_domain,
  286. .init_apic_ldr = uv_init_apic_ldr,
  287. .ioapic_phys_id_map = NULL,
  288. .setup_apic_routing = NULL,
  289. .multi_timer_check = NULL,
  290. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  291. .apicid_to_cpu_present = NULL,
  292. .setup_portio_remap = NULL,
  293. .check_phys_apicid_present = default_check_phys_apicid_present,
  294. .enable_apic_mode = NULL,
  295. .phys_pkg_id = uv_phys_pkg_id,
  296. .mps_oem_check = NULL,
  297. .get_apic_id = x2apic_get_apic_id,
  298. .set_apic_id = set_apic_id,
  299. .apic_id_mask = 0xFFFFFFFFu,
  300. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  301. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  302. .send_IPI_mask = uv_send_IPI_mask,
  303. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  304. .send_IPI_allbutself = uv_send_IPI_allbutself,
  305. .send_IPI_all = uv_send_IPI_all,
  306. .send_IPI_self = uv_send_IPI_self,
  307. .wakeup_secondary_cpu = uv_wakeup_secondary,
  308. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  309. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  310. .wait_for_init_deassert = NULL,
  311. .smp_callin_clear_local_apic = NULL,
  312. .inquire_remote_apic = NULL,
  313. .read = native_apic_msr_read,
  314. .write = native_apic_msr_write,
  315. .icr_read = native_x2apic_icr_read,
  316. .icr_write = native_x2apic_icr_write,
  317. .wait_icr_idle = native_x2apic_wait_icr_idle,
  318. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  319. };
  320. static __cpuinit void set_x2apic_extra_bits(int pnode)
  321. {
  322. __this_cpu_write(x2apic_extra_bits, pnode << uvh_apicid.s.pnode_shift);
  323. }
  324. /*
  325. * Called on boot cpu.
  326. */
  327. static __init int boot_pnode_to_blade(int pnode)
  328. {
  329. int blade;
  330. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  331. if (pnode == uv_blade_info[blade].pnode)
  332. return blade;
  333. BUG();
  334. }
  335. struct redir_addr {
  336. unsigned long redirect;
  337. unsigned long alias;
  338. };
  339. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  340. static __initdata struct redir_addr redir_addrs[] = {
  341. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR},
  342. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR},
  343. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR},
  344. };
  345. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  346. {
  347. union uvh_rh_gam_alias210_overlay_config_2_mmr_u alias;
  348. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  349. int i;
  350. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  351. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  352. if (alias.s.enable && alias.s.base == 0) {
  353. *size = (1UL << alias.s.m_alias);
  354. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  355. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  356. return;
  357. }
  358. }
  359. *base = *size = 0;
  360. }
  361. enum map_type {map_wb, map_uc};
  362. static __init void map_high(char *id, unsigned long base, int pshift,
  363. int bshift, int max_pnode, enum map_type map_type)
  364. {
  365. unsigned long bytes, paddr;
  366. paddr = base << pshift;
  367. bytes = (1UL << bshift) * (max_pnode + 1);
  368. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  369. paddr + bytes);
  370. if (map_type == map_uc)
  371. init_extra_mapping_uc(paddr, bytes);
  372. else
  373. init_extra_mapping_wb(paddr, bytes);
  374. }
  375. static __init void map_gru_high(int max_pnode)
  376. {
  377. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  378. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  379. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  380. if (gru.s.enable) {
  381. map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
  382. gru_start_paddr = ((u64)gru.s.base << shift);
  383. gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
  384. }
  385. }
  386. static __init void map_mmr_high(int max_pnode)
  387. {
  388. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  389. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  390. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  391. if (mmr.s.enable)
  392. map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
  393. }
  394. static __init void map_mmioh_high(int max_pnode)
  395. {
  396. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  397. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  398. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  399. if (mmioh.s.enable)
  400. map_high("MMIOH", mmioh.s.base, shift, mmioh.s.m_io,
  401. max_pnode, map_uc);
  402. }
  403. static __init void map_low_mmrs(void)
  404. {
  405. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  406. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  407. }
  408. static __init void uv_rtc_init(void)
  409. {
  410. long status;
  411. u64 ticks_per_sec;
  412. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  413. &ticks_per_sec);
  414. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  415. printk(KERN_WARNING
  416. "unable to determine platform RTC clock frequency, "
  417. "guessing.\n");
  418. /* BIOS gives wrong value for clock freq. so guess */
  419. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  420. } else
  421. sn_rtc_cycles_per_second = ticks_per_sec;
  422. }
  423. /*
  424. * percpu heartbeat timer
  425. */
  426. static void uv_heartbeat(unsigned long ignored)
  427. {
  428. struct timer_list *timer = &uv_hub_info->scir.timer;
  429. unsigned char bits = uv_hub_info->scir.state;
  430. /* flip heartbeat bit */
  431. bits ^= SCIR_CPU_HEARTBEAT;
  432. /* is this cpu idle? */
  433. if (idle_cpu(raw_smp_processor_id()))
  434. bits &= ~SCIR_CPU_ACTIVITY;
  435. else
  436. bits |= SCIR_CPU_ACTIVITY;
  437. /* update system controller interface reg */
  438. uv_set_scir_bits(bits);
  439. /* enable next timer period */
  440. mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
  441. }
  442. static void __cpuinit uv_heartbeat_enable(int cpu)
  443. {
  444. while (!uv_cpu_hub_info(cpu)->scir.enabled) {
  445. struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
  446. uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
  447. setup_timer(timer, uv_heartbeat, cpu);
  448. timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
  449. add_timer_on(timer, cpu);
  450. uv_cpu_hub_info(cpu)->scir.enabled = 1;
  451. /* also ensure that boot cpu is enabled */
  452. cpu = 0;
  453. }
  454. }
  455. #ifdef CONFIG_HOTPLUG_CPU
  456. static void __cpuinit uv_heartbeat_disable(int cpu)
  457. {
  458. if (uv_cpu_hub_info(cpu)->scir.enabled) {
  459. uv_cpu_hub_info(cpu)->scir.enabled = 0;
  460. del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
  461. }
  462. uv_set_cpu_scir_bits(cpu, 0xff);
  463. }
  464. /*
  465. * cpu hotplug notifier
  466. */
  467. static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
  468. unsigned long action, void *hcpu)
  469. {
  470. long cpu = (long)hcpu;
  471. switch (action) {
  472. case CPU_ONLINE:
  473. uv_heartbeat_enable(cpu);
  474. break;
  475. case CPU_DOWN_PREPARE:
  476. uv_heartbeat_disable(cpu);
  477. break;
  478. default:
  479. break;
  480. }
  481. return NOTIFY_OK;
  482. }
  483. static __init void uv_scir_register_cpu_notifier(void)
  484. {
  485. hotcpu_notifier(uv_scir_cpu_notify, 0);
  486. }
  487. #else /* !CONFIG_HOTPLUG_CPU */
  488. static __init void uv_scir_register_cpu_notifier(void)
  489. {
  490. }
  491. static __init int uv_init_heartbeat(void)
  492. {
  493. int cpu;
  494. if (is_uv_system())
  495. for_each_online_cpu(cpu)
  496. uv_heartbeat_enable(cpu);
  497. return 0;
  498. }
  499. late_initcall(uv_init_heartbeat);
  500. #endif /* !CONFIG_HOTPLUG_CPU */
  501. /* Direct Legacy VGA I/O traffic to designated IOH */
  502. int uv_set_vga_state(struct pci_dev *pdev, bool decode,
  503. unsigned int command_bits, bool change_bridge)
  504. {
  505. int domain, bus, rc;
  506. PR_DEVEL("devfn %x decode %d cmd %x chg_brdg %d\n",
  507. pdev->devfn, decode, command_bits, change_bridge);
  508. if (!change_bridge)
  509. return 0;
  510. if ((command_bits & PCI_COMMAND_IO) == 0)
  511. return 0;
  512. domain = pci_domain_nr(pdev->bus);
  513. bus = pdev->bus->number;
  514. rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
  515. PR_DEVEL("vga decode %d %x:%x, rc: %d\n", decode, domain, bus, rc);
  516. return rc;
  517. }
  518. /*
  519. * Called on each cpu to initialize the per_cpu UV data area.
  520. * FIXME: hotplug not supported yet
  521. */
  522. void __cpuinit uv_cpu_init(void)
  523. {
  524. /* CPU 0 initilization will be done via uv_system_init. */
  525. if (!uv_blade_info)
  526. return;
  527. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  528. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  529. set_x2apic_extra_bits(uv_hub_info->pnode);
  530. }
  531. /*
  532. * When NMI is received, print a stack trace.
  533. */
  534. int uv_handle_nmi(struct notifier_block *self, unsigned long reason, void *data)
  535. {
  536. unsigned long real_uv_nmi;
  537. int bid;
  538. if (reason != DIE_NMIUNKNOWN)
  539. return NOTIFY_OK;
  540. if (in_crash_kexec)
  541. /* do nothing if entering the crash kernel */
  542. return NOTIFY_OK;
  543. /*
  544. * Each blade has an MMR that indicates when an NMI has been sent
  545. * to cpus on the blade. If an NMI is detected, atomically
  546. * clear the MMR and update a per-blade NMI count used to
  547. * cause each cpu on the blade to notice a new NMI.
  548. */
  549. bid = uv_numa_blade_id();
  550. real_uv_nmi = (uv_read_local_mmr(UVH_NMI_MMR) & UV_NMI_PENDING_MASK);
  551. if (unlikely(real_uv_nmi)) {
  552. spin_lock(&uv_blade_info[bid].nmi_lock);
  553. real_uv_nmi = (uv_read_local_mmr(UVH_NMI_MMR) & UV_NMI_PENDING_MASK);
  554. if (real_uv_nmi) {
  555. uv_blade_info[bid].nmi_count++;
  556. uv_write_local_mmr(UVH_NMI_MMR_CLEAR, UV_NMI_PENDING_MASK);
  557. }
  558. spin_unlock(&uv_blade_info[bid].nmi_lock);
  559. }
  560. if (likely(__get_cpu_var(cpu_last_nmi_count) == uv_blade_info[bid].nmi_count))
  561. return NOTIFY_DONE;
  562. __get_cpu_var(cpu_last_nmi_count) = uv_blade_info[bid].nmi_count;
  563. /*
  564. * Use a lock so only one cpu prints at a time.
  565. * This prevents intermixed output.
  566. */
  567. spin_lock(&uv_nmi_lock);
  568. pr_info("UV NMI stack dump cpu %u:\n", smp_processor_id());
  569. dump_stack();
  570. spin_unlock(&uv_nmi_lock);
  571. return NOTIFY_STOP;
  572. }
  573. static struct notifier_block uv_dump_stack_nmi_nb = {
  574. .notifier_call = uv_handle_nmi,
  575. .priority = NMI_LOCAL_LOW_PRIOR - 1,
  576. };
  577. void uv_register_nmi_notifier(void)
  578. {
  579. if (register_die_notifier(&uv_dump_stack_nmi_nb))
  580. printk(KERN_WARNING "UV NMI handler failed to register\n");
  581. }
  582. void uv_nmi_init(void)
  583. {
  584. unsigned int value;
  585. /*
  586. * Unmask NMI on all cpus
  587. */
  588. value = apic_read(APIC_LVT1) | APIC_DM_NMI;
  589. value &= ~APIC_LVT_MASKED;
  590. apic_write(APIC_LVT1, value);
  591. }
  592. void __init uv_system_init(void)
  593. {
  594. union uvh_rh_gam_config_mmr_u m_n_config;
  595. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  596. union uvh_node_id_u node_id;
  597. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  598. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val, n_io;
  599. int gnode_extra, max_pnode = 0;
  600. unsigned long mmr_base, present, paddr;
  601. unsigned short pnode_mask, pnode_io_mask;
  602. map_low_mmrs();
  603. m_n_config.v = uv_read_local_mmr(UVH_RH_GAM_CONFIG_MMR );
  604. m_val = m_n_config.s.m_skt;
  605. n_val = m_n_config.s.n_skt;
  606. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  607. n_io = mmioh.s.n_io;
  608. mmr_base =
  609. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  610. ~UV_MMR_ENABLE;
  611. pnode_mask = (1 << n_val) - 1;
  612. pnode_io_mask = (1 << n_io) - 1;
  613. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  614. gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
  615. gnode_upper = ((unsigned long)gnode_extra << m_val);
  616. printk(KERN_INFO "UV: N %d, M %d, N_IO: %d, gnode_upper 0x%lx, gnode_extra 0x%x, pnode_mask 0x%x, pnode_io_mask 0x%x\n",
  617. n_val, m_val, n_io, gnode_upper, gnode_extra, pnode_mask, pnode_io_mask);
  618. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  619. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  620. uv_possible_blades +=
  621. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  622. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  623. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  624. uv_blade_info = kzalloc(bytes, GFP_KERNEL);
  625. BUG_ON(!uv_blade_info);
  626. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  627. uv_blade_info[blade].memory_nid = -1;
  628. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  629. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  630. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  631. BUG_ON(!uv_node_to_blade);
  632. memset(uv_node_to_blade, 255, bytes);
  633. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  634. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  635. BUG_ON(!uv_cpu_to_blade);
  636. memset(uv_cpu_to_blade, 255, bytes);
  637. blade = 0;
  638. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  639. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  640. for (j = 0; j < 64; j++) {
  641. if (!test_bit(j, &present))
  642. continue;
  643. pnode = (i * 64 + j) & pnode_mask;
  644. uv_blade_info[blade].pnode = pnode;
  645. uv_blade_info[blade].nr_possible_cpus = 0;
  646. uv_blade_info[blade].nr_online_cpus = 0;
  647. spin_lock_init(&uv_blade_info[blade].nmi_lock);
  648. max_pnode = max(pnode, max_pnode);
  649. blade++;
  650. }
  651. }
  652. uv_bios_init();
  653. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id, &sn_coherency_id,
  654. &sn_region_size, &system_serial_number);
  655. uv_rtc_init();
  656. for_each_present_cpu(cpu) {
  657. int apicid = per_cpu(x86_cpu_to_apicid, cpu);
  658. nid = cpu_to_node(cpu);
  659. /*
  660. * apic_pnode_shift must be set before calling uv_apicid_to_pnode();
  661. */
  662. uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
  663. uv_cpu_hub_info(cpu)->apic_pnode_shift = uvh_apicid.s.pnode_shift;
  664. pnode = uv_apicid_to_pnode(apicid);
  665. blade = boot_pnode_to_blade(pnode);
  666. lcpu = uv_blade_info[blade].nr_possible_cpus;
  667. uv_blade_info[blade].nr_possible_cpus++;
  668. /* Any node on the blade, else will contain -1. */
  669. uv_blade_info[blade].memory_nid = nid;
  670. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  671. uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
  672. uv_cpu_hub_info(cpu)->m_val = m_val;
  673. uv_cpu_hub_info(cpu)->n_val = n_val;
  674. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  675. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  676. uv_cpu_hub_info(cpu)->pnode = pnode;
  677. uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
  678. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  679. uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
  680. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  681. uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
  682. uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
  683. uv_node_to_blade[nid] = blade;
  684. uv_cpu_to_blade[cpu] = blade;
  685. }
  686. /* Add blade/pnode info for nodes without cpus */
  687. for_each_online_node(nid) {
  688. if (uv_node_to_blade[nid] >= 0)
  689. continue;
  690. paddr = node_start_pfn(nid) << PAGE_SHIFT;
  691. paddr = uv_soc_phys_ram_to_gpa(paddr);
  692. pnode = (paddr >> m_val) & pnode_mask;
  693. blade = boot_pnode_to_blade(pnode);
  694. uv_node_to_blade[nid] = blade;
  695. }
  696. map_gru_high(max_pnode);
  697. map_mmr_high(max_pnode);
  698. map_mmioh_high(max_pnode & pnode_io_mask);
  699. uv_cpu_init();
  700. uv_scir_register_cpu_notifier();
  701. uv_register_nmi_notifier();
  702. proc_mkdir("sgi_uv", NULL);
  703. /* register Legacy VGA I/O redirection handler */
  704. pci_register_set_vga_state(uv_set_vga_state);
  705. /*
  706. * For a kdump kernel the reset must be BOOT_ACPI, not BOOT_EFI, as
  707. * EFI is not enabled in the kdump kernel.
  708. */
  709. if (is_kdump_kernel())
  710. reboot_type = BOOT_ACPI;
  711. }