exceptions-64e.S 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232
  1. /*
  2. * Boot code and exception vectors for Book3E processors
  3. *
  4. * Copyright (C) 2007 Ben. Herrenschmidt (benh@kernel.crashing.org), IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/threads.h>
  12. #include <asm/reg.h>
  13. #include <asm/page.h>
  14. #include <asm/ppc_asm.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/cputable.h>
  17. #include <asm/setup.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/reg_a2.h>
  20. #include <asm/exception-64e.h>
  21. #include <asm/bug.h>
  22. #include <asm/irqflags.h>
  23. #include <asm/ptrace.h>
  24. #include <asm/ppc-opcode.h>
  25. #include <asm/mmu.h>
  26. /* XXX This will ultimately add space for a special exception save
  27. * structure used to save things like SRR0/SRR1, SPRGs, MAS, etc...
  28. * when taking special interrupts. For now we don't support that,
  29. * special interrupts from within a non-standard level will probably
  30. * blow you up
  31. */
  32. #define SPECIAL_EXC_FRAME_SIZE INT_FRAME_SIZE
  33. /* Exception prolog code for all exceptions */
  34. #define EXCEPTION_PROLOG(n, type, addition) \
  35. mtspr SPRN_SPRG_##type##_SCRATCH,r13; /* get spare registers */ \
  36. mfspr r13,SPRN_SPRG_PACA; /* get PACA */ \
  37. std r10,PACA_EX##type+EX_R10(r13); \
  38. std r11,PACA_EX##type+EX_R11(r13); \
  39. mfcr r10; /* save CR */ \
  40. addition; /* additional code for that exc. */ \
  41. std r1,PACA_EX##type+EX_R1(r13); /* save old r1 in the PACA */ \
  42. stw r10,PACA_EX##type+EX_CR(r13); /* save old CR in the PACA */ \
  43. mfspr r11,SPRN_##type##_SRR1;/* what are we coming from */ \
  44. type##_SET_KSTACK; /* get special stack if necessary */\
  45. andi. r10,r11,MSR_PR; /* save stack pointer */ \
  46. beq 1f; /* branch around if supervisor */ \
  47. ld r1,PACAKSAVE(r13); /* get kernel stack coming from usr */\
  48. 1: cmpdi cr1,r1,0; /* check if SP makes sense */ \
  49. bge- cr1,exc_##n##_bad_stack;/* bad stack (TODO: out of line) */ \
  50. mfspr r10,SPRN_##type##_SRR0; /* read SRR0 before touching stack */
  51. /* Exception type-specific macros */
  52. #define GEN_SET_KSTACK \
  53. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */
  54. #define SPRN_GEN_SRR0 SPRN_SRR0
  55. #define SPRN_GEN_SRR1 SPRN_SRR1
  56. #define CRIT_SET_KSTACK \
  57. ld r1,PACA_CRIT_STACK(r13); \
  58. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  59. #define SPRN_CRIT_SRR0 SPRN_CSRR0
  60. #define SPRN_CRIT_SRR1 SPRN_CSRR1
  61. #define DBG_SET_KSTACK \
  62. ld r1,PACA_DBG_STACK(r13); \
  63. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  64. #define SPRN_DBG_SRR0 SPRN_DSRR0
  65. #define SPRN_DBG_SRR1 SPRN_DSRR1
  66. #define MC_SET_KSTACK \
  67. ld r1,PACA_MC_STACK(r13); \
  68. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  69. #define SPRN_MC_SRR0 SPRN_MCSRR0
  70. #define SPRN_MC_SRR1 SPRN_MCSRR1
  71. #define NORMAL_EXCEPTION_PROLOG(n, addition) \
  72. EXCEPTION_PROLOG(n, GEN, addition##_GEN)
  73. #define CRIT_EXCEPTION_PROLOG(n, addition) \
  74. EXCEPTION_PROLOG(n, CRIT, addition##_CRIT)
  75. #define DBG_EXCEPTION_PROLOG(n, addition) \
  76. EXCEPTION_PROLOG(n, DBG, addition##_DBG)
  77. #define MC_EXCEPTION_PROLOG(n, addition) \
  78. EXCEPTION_PROLOG(n, MC, addition##_MC)
  79. /* Variants of the "addition" argument for the prolog
  80. */
  81. #define PROLOG_ADDITION_NONE_GEN
  82. #define PROLOG_ADDITION_NONE_CRIT
  83. #define PROLOG_ADDITION_NONE_DBG
  84. #define PROLOG_ADDITION_NONE_MC
  85. #define PROLOG_ADDITION_MASKABLE_GEN \
  86. lbz r11,PACASOFTIRQEN(r13); /* are irqs soft-disabled ? */ \
  87. cmpwi cr0,r11,0; /* yes -> go out of line */ \
  88. beq masked_interrupt_book3e;
  89. #define PROLOG_ADDITION_2REGS_GEN \
  90. std r14,PACA_EXGEN+EX_R14(r13); \
  91. std r15,PACA_EXGEN+EX_R15(r13)
  92. #define PROLOG_ADDITION_1REG_GEN \
  93. std r14,PACA_EXGEN+EX_R14(r13);
  94. #define PROLOG_ADDITION_2REGS_CRIT \
  95. std r14,PACA_EXCRIT+EX_R14(r13); \
  96. std r15,PACA_EXCRIT+EX_R15(r13)
  97. #define PROLOG_ADDITION_2REGS_DBG \
  98. std r14,PACA_EXDBG+EX_R14(r13); \
  99. std r15,PACA_EXDBG+EX_R15(r13)
  100. #define PROLOG_ADDITION_2REGS_MC \
  101. std r14,PACA_EXMC+EX_R14(r13); \
  102. std r15,PACA_EXMC+EX_R15(r13)
  103. /* Core exception code for all exceptions except TLB misses.
  104. * XXX: Needs to make SPRN_SPRG_GEN depend on exception type
  105. */
  106. #define EXCEPTION_COMMON(n, excf, ints) \
  107. std r0,GPR0(r1); /* save r0 in stackframe */ \
  108. std r2,GPR2(r1); /* save r2 in stackframe */ \
  109. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  110. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  111. std r9,GPR9(r1); /* save r9 in stackframe */ \
  112. std r10,_NIP(r1); /* save SRR0 to stackframe */ \
  113. std r11,_MSR(r1); /* save SRR1 to stackframe */ \
  114. ACCOUNT_CPU_USER_ENTRY(r10,r11);/* accounting (uses cr0+eq) */ \
  115. ld r3,excf+EX_R10(r13); /* get back r10 */ \
  116. ld r4,excf+EX_R11(r13); /* get back r11 */ \
  117. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 */ \
  118. std r12,GPR12(r1); /* save r12 in stackframe */ \
  119. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  120. mflr r6; /* save LR in stackframe */ \
  121. mfctr r7; /* save CTR in stackframe */ \
  122. mfspr r8,SPRN_XER; /* save XER in stackframe */ \
  123. ld r9,excf+EX_R1(r13); /* load orig r1 back from PACA */ \
  124. lwz r10,excf+EX_CR(r13); /* load orig CR back from PACA */ \
  125. lbz r11,PACASOFTIRQEN(r13); /* get current IRQ softe */ \
  126. ld r12,exception_marker@toc(r2); \
  127. li r0,0; \
  128. std r3,GPR10(r1); /* save r10 to stackframe */ \
  129. std r4,GPR11(r1); /* save r11 to stackframe */ \
  130. std r5,GPR13(r1); /* save it to stackframe */ \
  131. std r6,_LINK(r1); \
  132. std r7,_CTR(r1); \
  133. std r8,_XER(r1); \
  134. li r3,(n)+1; /* indicate partial regs in trap */ \
  135. std r9,0(r1); /* store stack frame back link */ \
  136. std r10,_CCR(r1); /* store orig CR in stackframe */ \
  137. std r9,GPR1(r1); /* store stack frame back link */ \
  138. std r11,SOFTE(r1); /* and save it to stackframe */ \
  139. std r12,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
  140. std r3,_TRAP(r1); /* set trap number */ \
  141. std r0,RESULT(r1); /* clear regs->result */ \
  142. ints;
  143. /* Variants for the "ints" argument */
  144. #define INTS_KEEP
  145. #define INTS_DISABLE_SOFT \
  146. stb r0,PACASOFTIRQEN(r13); /* mark interrupts soft-disabled */ \
  147. TRACE_DISABLE_INTS;
  148. #define INTS_DISABLE_HARD \
  149. stb r0,PACAHARDIRQEN(r13); /* and hard disabled */
  150. #define INTS_DISABLE_ALL \
  151. INTS_DISABLE_SOFT \
  152. INTS_DISABLE_HARD
  153. /* This is called by exceptions that used INTS_KEEP (that is did not clear
  154. * neither soft nor hard IRQ indicators in the PACA. This will restore MSR:EE
  155. * to it's previous value
  156. *
  157. * XXX In the long run, we may want to open-code it in order to separate the
  158. * load from the wrtee, thus limiting the latency caused by the dependency
  159. * but at this point, I'll favor code clarity until we have a near to final
  160. * implementation
  161. */
  162. #define INTS_RESTORE_HARD \
  163. ld r11,_MSR(r1); \
  164. wrtee r11;
  165. /* XXX FIXME: Restore r14/r15 when necessary */
  166. #define BAD_STACK_TRAMPOLINE(n) \
  167. exc_##n##_bad_stack: \
  168. li r1,(n); /* get exception number */ \
  169. sth r1,PACA_TRAP_SAVE(r13); /* store trap */ \
  170. b bad_stack_book3e; /* bad stack error */
  171. /* WARNING: If you change the layout of this stub, make sure you chcek
  172. * the debug exception handler which handles single stepping
  173. * into exceptions from userspace, and the MM code in
  174. * arch/powerpc/mm/tlb_nohash.c which patches the branch here
  175. * and would need to be updated if that branch is moved
  176. */
  177. #define EXCEPTION_STUB(loc, label) \
  178. . = interrupt_base_book3e + loc; \
  179. nop; /* To make debug interrupts happy */ \
  180. b exc_##label##_book3e;
  181. #define ACK_NONE(r)
  182. #define ACK_DEC(r) \
  183. lis r,TSR_DIS@h; \
  184. mtspr SPRN_TSR,r
  185. #define ACK_FIT(r) \
  186. lis r,TSR_FIS@h; \
  187. mtspr SPRN_TSR,r
  188. /* Used by asynchronous interrupt that may happen in the idle loop.
  189. *
  190. * This check if the thread was in the idle loop, and if yes, returns
  191. * to the caller rather than the PC. This is to avoid a race if
  192. * interrupts happen before the wait instruction.
  193. */
  194. #define CHECK_NAPPING() \
  195. clrrdi r11,r1,THREAD_SHIFT; \
  196. ld r10,TI_LOCAL_FLAGS(r11); \
  197. andi. r9,r10,_TLF_NAPPING; \
  198. beq+ 1f; \
  199. ld r8,_LINK(r1); \
  200. rlwinm r7,r10,0,~_TLF_NAPPING; \
  201. std r8,_NIP(r1); \
  202. std r7,TI_LOCAL_FLAGS(r11); \
  203. 1:
  204. #define MASKABLE_EXCEPTION(trapnum, label, hdlr, ack) \
  205. START_EXCEPTION(label); \
  206. NORMAL_EXCEPTION_PROLOG(trapnum, PROLOG_ADDITION_MASKABLE) \
  207. EXCEPTION_COMMON(trapnum, PACA_EXGEN, INTS_DISABLE_ALL) \
  208. ack(r8); \
  209. CHECK_NAPPING(); \
  210. addi r3,r1,STACK_FRAME_OVERHEAD; \
  211. bl hdlr; \
  212. b .ret_from_except_lite;
  213. /* This value is used to mark exception frames on the stack. */
  214. .section ".toc","aw"
  215. exception_marker:
  216. .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
  217. /*
  218. * And here we have the exception vectors !
  219. */
  220. .text
  221. .balign 0x1000
  222. .globl interrupt_base_book3e
  223. interrupt_base_book3e: /* fake trap */
  224. EXCEPTION_STUB(0x000, machine_check) /* 0x0200 */
  225. EXCEPTION_STUB(0x020, critical_input) /* 0x0580 */
  226. EXCEPTION_STUB(0x040, debug_crit) /* 0x0d00 */
  227. EXCEPTION_STUB(0x060, data_storage) /* 0x0300 */
  228. EXCEPTION_STUB(0x080, instruction_storage) /* 0x0400 */
  229. EXCEPTION_STUB(0x0a0, external_input) /* 0x0500 */
  230. EXCEPTION_STUB(0x0c0, alignment) /* 0x0600 */
  231. EXCEPTION_STUB(0x0e0, program) /* 0x0700 */
  232. EXCEPTION_STUB(0x100, fp_unavailable) /* 0x0800 */
  233. EXCEPTION_STUB(0x120, system_call) /* 0x0c00 */
  234. EXCEPTION_STUB(0x140, ap_unavailable) /* 0x0f20 */
  235. EXCEPTION_STUB(0x160, decrementer) /* 0x0900 */
  236. EXCEPTION_STUB(0x180, fixed_interval) /* 0x0980 */
  237. EXCEPTION_STUB(0x1a0, watchdog) /* 0x09f0 */
  238. EXCEPTION_STUB(0x1c0, data_tlb_miss)
  239. EXCEPTION_STUB(0x1e0, instruction_tlb_miss)
  240. EXCEPTION_STUB(0x260, perfmon)
  241. EXCEPTION_STUB(0x280, doorbell)
  242. EXCEPTION_STUB(0x2a0, doorbell_crit)
  243. EXCEPTION_STUB(0x2c0, guest_doorbell)
  244. EXCEPTION_STUB(0x2e0, guest_doorbell_crit)
  245. EXCEPTION_STUB(0x300, hypercall)
  246. EXCEPTION_STUB(0x320, ehpriv)
  247. .globl interrupt_end_book3e
  248. interrupt_end_book3e:
  249. /* Critical Input Interrupt */
  250. START_EXCEPTION(critical_input);
  251. CRIT_EXCEPTION_PROLOG(0x100, PROLOG_ADDITION_NONE)
  252. // EXCEPTION_COMMON(0x100, PACA_EXCRIT, INTS_DISABLE_ALL)
  253. // bl special_reg_save_crit
  254. // CHECK_NAPPING();
  255. // addi r3,r1,STACK_FRAME_OVERHEAD
  256. // bl .critical_exception
  257. // b ret_from_crit_except
  258. b .
  259. /* Machine Check Interrupt */
  260. START_EXCEPTION(machine_check);
  261. CRIT_EXCEPTION_PROLOG(0x200, PROLOG_ADDITION_NONE)
  262. // EXCEPTION_COMMON(0x200, PACA_EXMC, INTS_DISABLE_ALL)
  263. // bl special_reg_save_mc
  264. // addi r3,r1,STACK_FRAME_OVERHEAD
  265. // CHECK_NAPPING();
  266. // bl .machine_check_exception
  267. // b ret_from_mc_except
  268. b .
  269. /* Data Storage Interrupt */
  270. START_EXCEPTION(data_storage)
  271. NORMAL_EXCEPTION_PROLOG(0x300, PROLOG_ADDITION_2REGS)
  272. mfspr r14,SPRN_DEAR
  273. mfspr r15,SPRN_ESR
  274. EXCEPTION_COMMON(0x300, PACA_EXGEN, INTS_KEEP)
  275. b storage_fault_common
  276. /* Instruction Storage Interrupt */
  277. START_EXCEPTION(instruction_storage);
  278. NORMAL_EXCEPTION_PROLOG(0x400, PROLOG_ADDITION_2REGS)
  279. li r15,0
  280. mr r14,r10
  281. EXCEPTION_COMMON(0x400, PACA_EXGEN, INTS_KEEP)
  282. b storage_fault_common
  283. /* External Input Interrupt */
  284. MASKABLE_EXCEPTION(0x500, external_input, .do_IRQ, ACK_NONE)
  285. /* Alignment */
  286. START_EXCEPTION(alignment);
  287. NORMAL_EXCEPTION_PROLOG(0x600, PROLOG_ADDITION_2REGS)
  288. mfspr r14,SPRN_DEAR
  289. mfspr r15,SPRN_ESR
  290. EXCEPTION_COMMON(0x600, PACA_EXGEN, INTS_KEEP)
  291. b alignment_more /* no room, go out of line */
  292. /* Program Interrupt */
  293. START_EXCEPTION(program);
  294. NORMAL_EXCEPTION_PROLOG(0x700, PROLOG_ADDITION_1REG)
  295. mfspr r14,SPRN_ESR
  296. EXCEPTION_COMMON(0x700, PACA_EXGEN, INTS_DISABLE_SOFT)
  297. std r14,_DSISR(r1)
  298. addi r3,r1,STACK_FRAME_OVERHEAD
  299. ld r14,PACA_EXGEN+EX_R14(r13)
  300. bl .save_nvgprs
  301. INTS_RESTORE_HARD
  302. bl .program_check_exception
  303. b .ret_from_except
  304. /* Floating Point Unavailable Interrupt */
  305. START_EXCEPTION(fp_unavailable);
  306. NORMAL_EXCEPTION_PROLOG(0x800, PROLOG_ADDITION_NONE)
  307. /* we can probably do a shorter exception entry for that one... */
  308. EXCEPTION_COMMON(0x800, PACA_EXGEN, INTS_KEEP)
  309. bne 1f /* if from user, just load it up */
  310. bl .save_nvgprs
  311. addi r3,r1,STACK_FRAME_OVERHEAD
  312. INTS_RESTORE_HARD
  313. bl .kernel_fp_unavailable_exception
  314. BUG_OPCODE
  315. 1: ld r12,_MSR(r1)
  316. bl .load_up_fpu
  317. b fast_exception_return
  318. /* Decrementer Interrupt */
  319. MASKABLE_EXCEPTION(0x900, decrementer, .timer_interrupt, ACK_DEC)
  320. /* Fixed Interval Timer Interrupt */
  321. MASKABLE_EXCEPTION(0x980, fixed_interval, .unknown_exception, ACK_FIT)
  322. /* Watchdog Timer Interrupt */
  323. START_EXCEPTION(watchdog);
  324. CRIT_EXCEPTION_PROLOG(0x9f0, PROLOG_ADDITION_NONE)
  325. // EXCEPTION_COMMON(0x9f0, PACA_EXCRIT, INTS_DISABLE_ALL)
  326. // bl special_reg_save_crit
  327. // CHECK_NAPPING();
  328. // addi r3,r1,STACK_FRAME_OVERHEAD
  329. // bl .unknown_exception
  330. // b ret_from_crit_except
  331. b .
  332. /* System Call Interrupt */
  333. START_EXCEPTION(system_call)
  334. mr r9,r13 /* keep a copy of userland r13 */
  335. mfspr r11,SPRN_SRR0 /* get return address */
  336. mfspr r12,SPRN_SRR1 /* get previous MSR */
  337. mfspr r13,SPRN_SPRG_PACA /* get our PACA */
  338. b system_call_common
  339. /* Auxiliary Processor Unavailable Interrupt */
  340. START_EXCEPTION(ap_unavailable);
  341. NORMAL_EXCEPTION_PROLOG(0xf20, PROLOG_ADDITION_NONE)
  342. EXCEPTION_COMMON(0xf20, PACA_EXGEN, INTS_KEEP)
  343. addi r3,r1,STACK_FRAME_OVERHEAD
  344. bl .save_nvgprs
  345. INTS_RESTORE_HARD
  346. bl .unknown_exception
  347. b .ret_from_except
  348. /* Debug exception as a critical interrupt*/
  349. START_EXCEPTION(debug_crit);
  350. CRIT_EXCEPTION_PROLOG(0xd00, PROLOG_ADDITION_2REGS)
  351. /*
  352. * If there is a single step or branch-taken exception in an
  353. * exception entry sequence, it was probably meant to apply to
  354. * the code where the exception occurred (since exception entry
  355. * doesn't turn off DE automatically). We simulate the effect
  356. * of turning off DE on entry to an exception handler by turning
  357. * off DE in the CSRR1 value and clearing the debug status.
  358. */
  359. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  360. andis. r15,r14,DBSR_IC@h
  361. beq+ 1f
  362. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  363. LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
  364. cmpld cr0,r10,r14
  365. cmpld cr1,r10,r15
  366. blt+ cr0,1f
  367. bge+ cr1,1f
  368. /* here it looks like we got an inappropriate debug exception. */
  369. lis r14,DBSR_IC@h /* clear the IC event */
  370. rlwinm r11,r11,0,~MSR_DE /* clear DE in the CSRR1 value */
  371. mtspr SPRN_DBSR,r14
  372. mtspr SPRN_CSRR1,r11
  373. lwz r10,PACA_EXCRIT+EX_CR(r13) /* restore registers */
  374. ld r1,PACA_EXCRIT+EX_R1(r13)
  375. ld r14,PACA_EXCRIT+EX_R14(r13)
  376. ld r15,PACA_EXCRIT+EX_R15(r13)
  377. mtcr r10
  378. ld r10,PACA_EXCRIT+EX_R10(r13) /* restore registers */
  379. ld r11,PACA_EXCRIT+EX_R11(r13)
  380. mfspr r13,SPRN_SPRG_CRIT_SCRATCH
  381. rfci
  382. /* Normal debug exception */
  383. /* XXX We only handle coming from userspace for now since we can't
  384. * quite save properly an interrupted kernel state yet
  385. */
  386. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  387. beq kernel_dbg_exc; /* if from kernel mode */
  388. /* Now we mash up things to make it look like we are coming on a
  389. * normal exception
  390. */
  391. mfspr r15,SPRN_SPRG_CRIT_SCRATCH
  392. mtspr SPRN_SPRG_GEN_SCRATCH,r15
  393. mfspr r14,SPRN_DBSR
  394. EXCEPTION_COMMON(0xd00, PACA_EXCRIT, INTS_DISABLE_ALL)
  395. std r14,_DSISR(r1)
  396. addi r3,r1,STACK_FRAME_OVERHEAD
  397. mr r4,r14
  398. ld r14,PACA_EXCRIT+EX_R14(r13)
  399. ld r15,PACA_EXCRIT+EX_R15(r13)
  400. bl .save_nvgprs
  401. bl .DebugException
  402. b .ret_from_except
  403. kernel_dbg_exc:
  404. b . /* NYI */
  405. /* Debug exception as a debug interrupt*/
  406. START_EXCEPTION(debug_debug);
  407. DBG_EXCEPTION_PROLOG(0xd00, PROLOG_ADDITION_2REGS)
  408. /*
  409. * If there is a single step or branch-taken exception in an
  410. * exception entry sequence, it was probably meant to apply to
  411. * the code where the exception occurred (since exception entry
  412. * doesn't turn off DE automatically). We simulate the effect
  413. * of turning off DE on entry to an exception handler by turning
  414. * off DE in the DSRR1 value and clearing the debug status.
  415. */
  416. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  417. andis. r15,r14,DBSR_IC@h
  418. beq+ 1f
  419. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  420. LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
  421. cmpld cr0,r10,r14
  422. cmpld cr1,r10,r15
  423. blt+ cr0,1f
  424. bge+ cr1,1f
  425. /* here it looks like we got an inappropriate debug exception. */
  426. lis r14,DBSR_IC@h /* clear the IC event */
  427. rlwinm r11,r11,0,~MSR_DE /* clear DE in the DSRR1 value */
  428. mtspr SPRN_DBSR,r14
  429. mtspr SPRN_DSRR1,r11
  430. lwz r10,PACA_EXDBG+EX_CR(r13) /* restore registers */
  431. ld r1,PACA_EXDBG+EX_R1(r13)
  432. ld r14,PACA_EXDBG+EX_R14(r13)
  433. ld r15,PACA_EXDBG+EX_R15(r13)
  434. mtcr r10
  435. ld r10,PACA_EXDBG+EX_R10(r13) /* restore registers */
  436. ld r11,PACA_EXDBG+EX_R11(r13)
  437. mfspr r13,SPRN_SPRG_DBG_SCRATCH
  438. rfdi
  439. /* Normal debug exception */
  440. /* XXX We only handle coming from userspace for now since we can't
  441. * quite save properly an interrupted kernel state yet
  442. */
  443. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  444. beq kernel_dbg_exc; /* if from kernel mode */
  445. /* Now we mash up things to make it look like we are coming on a
  446. * normal exception
  447. */
  448. mfspr r15,SPRN_SPRG_DBG_SCRATCH
  449. mtspr SPRN_SPRG_GEN_SCRATCH,r15
  450. mfspr r14,SPRN_DBSR
  451. EXCEPTION_COMMON(0xd00, PACA_EXDBG, INTS_DISABLE_ALL)
  452. std r14,_DSISR(r1)
  453. addi r3,r1,STACK_FRAME_OVERHEAD
  454. mr r4,r14
  455. ld r14,PACA_EXDBG+EX_R14(r13)
  456. ld r15,PACA_EXDBG+EX_R15(r13)
  457. bl .save_nvgprs
  458. bl .DebugException
  459. b .ret_from_except
  460. MASKABLE_EXCEPTION(0x260, perfmon, .performance_monitor_exception, ACK_NONE)
  461. /* Doorbell interrupt */
  462. MASKABLE_EXCEPTION(0x2070, doorbell, .doorbell_exception, ACK_NONE)
  463. /* Doorbell critical Interrupt */
  464. START_EXCEPTION(doorbell_crit);
  465. CRIT_EXCEPTION_PROLOG(0x2080, PROLOG_ADDITION_NONE)
  466. // EXCEPTION_COMMON(0x2080, PACA_EXCRIT, INTS_DISABLE_ALL)
  467. // bl special_reg_save_crit
  468. // CHECK_NAPPING();
  469. // addi r3,r1,STACK_FRAME_OVERHEAD
  470. // bl .doorbell_critical_exception
  471. // b ret_from_crit_except
  472. b .
  473. MASKABLE_EXCEPTION(0x2c0, guest_doorbell, .unknown_exception, ACK_NONE)
  474. MASKABLE_EXCEPTION(0x2e0, guest_doorbell_crit, .unknown_exception, ACK_NONE)
  475. MASKABLE_EXCEPTION(0x310, hypercall, .unknown_exception, ACK_NONE)
  476. MASKABLE_EXCEPTION(0x320, ehpriv, .unknown_exception, ACK_NONE)
  477. /*
  478. * An interrupt came in while soft-disabled; clear EE in SRR1,
  479. * clear paca->hard_enabled and return.
  480. */
  481. masked_interrupt_book3e:
  482. mtcr r10
  483. stb r11,PACAHARDIRQEN(r13)
  484. mfspr r10,SPRN_SRR1
  485. rldicl r11,r10,48,1 /* clear MSR_EE */
  486. rotldi r10,r11,16
  487. mtspr SPRN_SRR1,r10
  488. ld r10,PACA_EXGEN+EX_R10(r13); /* restore registers */
  489. ld r11,PACA_EXGEN+EX_R11(r13);
  490. mfspr r13,SPRN_SPRG_GEN_SCRATCH;
  491. rfi
  492. b .
  493. /*
  494. * This is called from 0x300 and 0x400 handlers after the prologs with
  495. * r14 and r15 containing the fault address and error code, with the
  496. * original values stashed away in the PACA
  497. */
  498. storage_fault_common:
  499. std r14,_DAR(r1)
  500. std r15,_DSISR(r1)
  501. addi r3,r1,STACK_FRAME_OVERHEAD
  502. mr r4,r14
  503. mr r5,r15
  504. ld r14,PACA_EXGEN+EX_R14(r13)
  505. ld r15,PACA_EXGEN+EX_R15(r13)
  506. INTS_RESTORE_HARD
  507. bl .do_page_fault
  508. cmpdi r3,0
  509. bne- 1f
  510. b .ret_from_except_lite
  511. 1: bl .save_nvgprs
  512. mr r5,r3
  513. addi r3,r1,STACK_FRAME_OVERHEAD
  514. ld r4,_DAR(r1)
  515. bl .bad_page_fault
  516. b .ret_from_except
  517. /*
  518. * Alignment exception doesn't fit entirely in the 0x100 bytes so it
  519. * continues here.
  520. */
  521. alignment_more:
  522. std r14,_DAR(r1)
  523. std r15,_DSISR(r1)
  524. addi r3,r1,STACK_FRAME_OVERHEAD
  525. ld r14,PACA_EXGEN+EX_R14(r13)
  526. ld r15,PACA_EXGEN+EX_R15(r13)
  527. bl .save_nvgprs
  528. INTS_RESTORE_HARD
  529. bl .alignment_exception
  530. b .ret_from_except
  531. /*
  532. * We branch here from entry_64.S for the last stage of the exception
  533. * return code path. MSR:EE is expected to be off at that point
  534. */
  535. _GLOBAL(exception_return_book3e)
  536. b 1f
  537. /* This is the return from load_up_fpu fast path which could do with
  538. * less GPR restores in fact, but for now we have a single return path
  539. */
  540. .globl fast_exception_return
  541. fast_exception_return:
  542. wrteei 0
  543. 1: mr r0,r13
  544. ld r10,_MSR(r1)
  545. REST_4GPRS(2, r1)
  546. andi. r6,r10,MSR_PR
  547. REST_2GPRS(6, r1)
  548. beq 1f
  549. ACCOUNT_CPU_USER_EXIT(r10, r11)
  550. ld r0,GPR13(r1)
  551. 1: stdcx. r0,0,r1 /* to clear the reservation */
  552. ld r8,_CCR(r1)
  553. ld r9,_LINK(r1)
  554. ld r10,_CTR(r1)
  555. ld r11,_XER(r1)
  556. mtcr r8
  557. mtlr r9
  558. mtctr r10
  559. mtxer r11
  560. REST_2GPRS(8, r1)
  561. ld r10,GPR10(r1)
  562. ld r11,GPR11(r1)
  563. ld r12,GPR12(r1)
  564. mtspr SPRN_SPRG_GEN_SCRATCH,r0
  565. std r10,PACA_EXGEN+EX_R10(r13);
  566. std r11,PACA_EXGEN+EX_R11(r13);
  567. ld r10,_NIP(r1)
  568. ld r11,_MSR(r1)
  569. ld r0,GPR0(r1)
  570. ld r1,GPR1(r1)
  571. mtspr SPRN_SRR0,r10
  572. mtspr SPRN_SRR1,r11
  573. ld r10,PACA_EXGEN+EX_R10(r13)
  574. ld r11,PACA_EXGEN+EX_R11(r13)
  575. mfspr r13,SPRN_SPRG_GEN_SCRATCH
  576. rfi
  577. /*
  578. * Trampolines used when spotting a bad kernel stack pointer in
  579. * the exception entry code.
  580. *
  581. * TODO: move some bits like SRR0 read to trampoline, pass PACA
  582. * index around, etc... to handle crit & mcheck
  583. */
  584. BAD_STACK_TRAMPOLINE(0x000)
  585. BAD_STACK_TRAMPOLINE(0x100)
  586. BAD_STACK_TRAMPOLINE(0x200)
  587. BAD_STACK_TRAMPOLINE(0x260)
  588. BAD_STACK_TRAMPOLINE(0x2c0)
  589. BAD_STACK_TRAMPOLINE(0x2e0)
  590. BAD_STACK_TRAMPOLINE(0x300)
  591. BAD_STACK_TRAMPOLINE(0x310)
  592. BAD_STACK_TRAMPOLINE(0x320)
  593. BAD_STACK_TRAMPOLINE(0x400)
  594. BAD_STACK_TRAMPOLINE(0x500)
  595. BAD_STACK_TRAMPOLINE(0x600)
  596. BAD_STACK_TRAMPOLINE(0x700)
  597. BAD_STACK_TRAMPOLINE(0x800)
  598. BAD_STACK_TRAMPOLINE(0x900)
  599. BAD_STACK_TRAMPOLINE(0x980)
  600. BAD_STACK_TRAMPOLINE(0x9f0)
  601. BAD_STACK_TRAMPOLINE(0xa00)
  602. BAD_STACK_TRAMPOLINE(0xb00)
  603. BAD_STACK_TRAMPOLINE(0xc00)
  604. BAD_STACK_TRAMPOLINE(0xd00)
  605. BAD_STACK_TRAMPOLINE(0xe00)
  606. BAD_STACK_TRAMPOLINE(0xf00)
  607. BAD_STACK_TRAMPOLINE(0xf20)
  608. BAD_STACK_TRAMPOLINE(0x2070)
  609. BAD_STACK_TRAMPOLINE(0x2080)
  610. .globl bad_stack_book3e
  611. bad_stack_book3e:
  612. /* XXX: Needs to make SPRN_SPRG_GEN depend on exception type */
  613. mfspr r10,SPRN_SRR0; /* read SRR0 before touching stack */
  614. ld r1,PACAEMERGSP(r13)
  615. subi r1,r1,64+INT_FRAME_SIZE
  616. std r10,_NIP(r1)
  617. std r11,_MSR(r1)
  618. ld r10,PACA_EXGEN+EX_R1(r13) /* FIXME for crit & mcheck */
  619. lwz r11,PACA_EXGEN+EX_CR(r13) /* FIXME for crit & mcheck */
  620. std r10,GPR1(r1)
  621. std r11,_CCR(r1)
  622. mfspr r10,SPRN_DEAR
  623. mfspr r11,SPRN_ESR
  624. std r10,_DAR(r1)
  625. std r11,_DSISR(r1)
  626. std r0,GPR0(r1); /* save r0 in stackframe */ \
  627. std r2,GPR2(r1); /* save r2 in stackframe */ \
  628. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  629. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  630. std r9,GPR9(r1); /* save r9 in stackframe */ \
  631. ld r3,PACA_EXGEN+EX_R10(r13);/* get back r10 */ \
  632. ld r4,PACA_EXGEN+EX_R11(r13);/* get back r11 */ \
  633. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 XXX can be wrong */ \
  634. std r3,GPR10(r1); /* save r10 to stackframe */ \
  635. std r4,GPR11(r1); /* save r11 to stackframe */ \
  636. std r12,GPR12(r1); /* save r12 in stackframe */ \
  637. std r5,GPR13(r1); /* save it to stackframe */ \
  638. mflr r10
  639. mfctr r11
  640. mfxer r12
  641. std r10,_LINK(r1)
  642. std r11,_CTR(r1)
  643. std r12,_XER(r1)
  644. SAVE_10GPRS(14,r1)
  645. SAVE_8GPRS(24,r1)
  646. lhz r12,PACA_TRAP_SAVE(r13)
  647. std r12,_TRAP(r1)
  648. addi r11,r1,INT_FRAME_SIZE
  649. std r11,0(r1)
  650. li r12,0
  651. std r12,0(r11)
  652. ld r2,PACATOC(r13)
  653. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  654. bl .kernel_bad_stack
  655. b 1b
  656. /*
  657. * Setup the initial TLB for a core. This current implementation
  658. * assume that whatever we are running off will not conflict with
  659. * the new mapping at PAGE_OFFSET.
  660. */
  661. _GLOBAL(initial_tlb_book3e)
  662. /* Look for the first TLB with IPROT set */
  663. mfspr r4,SPRN_TLB0CFG
  664. andi. r3,r4,TLBnCFG_IPROT
  665. lis r3,MAS0_TLBSEL(0)@h
  666. bne found_iprot
  667. mfspr r4,SPRN_TLB1CFG
  668. andi. r3,r4,TLBnCFG_IPROT
  669. lis r3,MAS0_TLBSEL(1)@h
  670. bne found_iprot
  671. mfspr r4,SPRN_TLB2CFG
  672. andi. r3,r4,TLBnCFG_IPROT
  673. lis r3,MAS0_TLBSEL(2)@h
  674. bne found_iprot
  675. lis r3,MAS0_TLBSEL(3)@h
  676. mfspr r4,SPRN_TLB3CFG
  677. /* fall through */
  678. found_iprot:
  679. andi. r5,r4,TLBnCFG_HES
  680. bne have_hes
  681. mflr r8 /* save LR */
  682. /* 1. Find the index of the entry we're executing in
  683. *
  684. * r3 = MAS0_TLBSEL (for the iprot array)
  685. * r4 = SPRN_TLBnCFG
  686. */
  687. bl invstr /* Find our address */
  688. invstr: mflr r6 /* Make it accessible */
  689. mfmsr r7
  690. rlwinm r5,r7,27,31,31 /* extract MSR[IS] */
  691. mfspr r7,SPRN_PID
  692. slwi r7,r7,16
  693. or r7,r7,r5
  694. mtspr SPRN_MAS6,r7
  695. tlbsx 0,r6 /* search MSR[IS], SPID=PID */
  696. mfspr r3,SPRN_MAS0
  697. rlwinm r5,r3,16,20,31 /* Extract MAS0(Entry) */
  698. mfspr r7,SPRN_MAS1 /* Insure IPROT set */
  699. oris r7,r7,MAS1_IPROT@h
  700. mtspr SPRN_MAS1,r7
  701. tlbwe
  702. /* 2. Invalidate all entries except the entry we're executing in
  703. *
  704. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  705. * r4 = SPRN_TLBnCFG
  706. * r5 = ESEL of entry we are running in
  707. */
  708. andi. r4,r4,TLBnCFG_N_ENTRY /* Extract # entries */
  709. li r6,0 /* Set Entry counter to 0 */
  710. 1: mr r7,r3 /* Set MAS0(TLBSEL) */
  711. rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */
  712. mtspr SPRN_MAS0,r7
  713. tlbre
  714. mfspr r7,SPRN_MAS1
  715. rlwinm r7,r7,0,2,31 /* Clear MAS1 Valid and IPROT */
  716. cmpw r5,r6
  717. beq skpinv /* Dont update the current execution TLB */
  718. mtspr SPRN_MAS1,r7
  719. tlbwe
  720. isync
  721. skpinv: addi r6,r6,1 /* Increment */
  722. cmpw r6,r4 /* Are we done? */
  723. bne 1b /* If not, repeat */
  724. /* Invalidate all TLBs */
  725. PPC_TLBILX_ALL(0,0)
  726. sync
  727. isync
  728. /* 3. Setup a temp mapping and jump to it
  729. *
  730. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  731. * r5 = ESEL of entry we are running in
  732. */
  733. andi. r7,r5,0x1 /* Find an entry not used and is non-zero */
  734. addi r7,r7,0x1
  735. mr r4,r3 /* Set MAS0(TLBSEL) = 1 */
  736. mtspr SPRN_MAS0,r4
  737. tlbre
  738. rlwimi r4,r7,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r7) */
  739. mtspr SPRN_MAS0,r4
  740. mfspr r7,SPRN_MAS1
  741. xori r6,r7,MAS1_TS /* Setup TMP mapping in the other Address space */
  742. mtspr SPRN_MAS1,r6
  743. tlbwe
  744. mfmsr r6
  745. xori r6,r6,MSR_IS
  746. mtspr SPRN_SRR1,r6
  747. bl 1f /* Find our address */
  748. 1: mflr r6
  749. addi r6,r6,(2f - 1b)
  750. mtspr SPRN_SRR0,r6
  751. rfi
  752. 2:
  753. /* 4. Clear out PIDs & Search info
  754. *
  755. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  756. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  757. * r5 = MAS3
  758. */
  759. li r6,0
  760. mtspr SPRN_MAS6,r6
  761. mtspr SPRN_PID,r6
  762. /* 5. Invalidate mapping we started in
  763. *
  764. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  765. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  766. * r5 = MAS3
  767. */
  768. mtspr SPRN_MAS0,r3
  769. tlbre
  770. mfspr r6,SPRN_MAS1
  771. rlwinm r6,r6,0,2,0 /* clear IPROT */
  772. mtspr SPRN_MAS1,r6
  773. tlbwe
  774. /* Invalidate TLB1 */
  775. PPC_TLBILX_ALL(0,0)
  776. sync
  777. isync
  778. /* The mapping only needs to be cache-coherent on SMP */
  779. #ifdef CONFIG_SMP
  780. #define M_IF_SMP MAS2_M
  781. #else
  782. #define M_IF_SMP 0
  783. #endif
  784. /* 6. Setup KERNELBASE mapping in TLB[0]
  785. *
  786. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  787. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  788. * r5 = MAS3
  789. */
  790. rlwinm r3,r3,0,16,3 /* clear ESEL */
  791. mtspr SPRN_MAS0,r3
  792. lis r6,(MAS1_VALID|MAS1_IPROT)@h
  793. ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_1GB))@l
  794. mtspr SPRN_MAS1,r6
  795. LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET | M_IF_SMP)
  796. mtspr SPRN_MAS2,r6
  797. rlwinm r5,r5,0,0,25
  798. ori r5,r5,MAS3_SR | MAS3_SW | MAS3_SX
  799. mtspr SPRN_MAS3,r5
  800. li r5,-1
  801. rlwinm r5,r5,0,0,25
  802. tlbwe
  803. /* 7. Jump to KERNELBASE mapping
  804. *
  805. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  806. */
  807. /* Now we branch the new virtual address mapped by this entry */
  808. LOAD_REG_IMMEDIATE(r6,2f)
  809. lis r7,MSR_KERNEL@h
  810. ori r7,r7,MSR_KERNEL@l
  811. mtspr SPRN_SRR0,r6
  812. mtspr SPRN_SRR1,r7
  813. rfi /* start execution out of TLB1[0] entry */
  814. 2:
  815. /* 8. Clear out the temp mapping
  816. *
  817. * r4 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  818. */
  819. mtspr SPRN_MAS0,r4
  820. tlbre
  821. mfspr r5,SPRN_MAS1
  822. rlwinm r5,r5,0,2,0 /* clear IPROT */
  823. mtspr SPRN_MAS1,r5
  824. tlbwe
  825. /* Invalidate TLB1 */
  826. PPC_TLBILX_ALL(0,0)
  827. sync
  828. isync
  829. /* We translate LR and return */
  830. tovirt(r8,r8)
  831. mtlr r8
  832. blr
  833. have_hes:
  834. /* Setup MAS 0,1,2,3 and 7 for tlbwe of a 1G entry that maps the
  835. * kernel linear mapping. We also set MAS8 once for all here though
  836. * that will have to be made dependent on whether we are running under
  837. * a hypervisor I suppose.
  838. */
  839. /* BEWARE, MAGIC
  840. * This code is called as an ordinary function on the boot CPU. But to
  841. * avoid duplication, this code is also used in SCOM bringup of
  842. * secondary CPUs. We read the code between the initial_tlb_code_start
  843. * and initial_tlb_code_end labels one instruction at a time and RAM it
  844. * into the new core via SCOM. That doesn't process branches, so there
  845. * must be none between those two labels. It also means if this code
  846. * ever takes any parameters, the SCOM code must also be updated to
  847. * provide them.
  848. */
  849. .globl a2_tlbinit_code_start
  850. a2_tlbinit_code_start:
  851. ori r11,r3,MAS0_WQ_ALLWAYS
  852. oris r11,r11,MAS0_ESEL(3)@h /* Use way 3: workaround A2 erratum 376 */
  853. mtspr SPRN_MAS0,r11
  854. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  855. ori r3,r3,BOOK3E_PAGESZ_1GB << MAS1_TSIZE_SHIFT
  856. mtspr SPRN_MAS1,r3
  857. LOAD_REG_IMMEDIATE(r3, PAGE_OFFSET | MAS2_M)
  858. mtspr SPRN_MAS2,r3
  859. li r3,MAS3_SR | MAS3_SW | MAS3_SX
  860. mtspr SPRN_MAS7_MAS3,r3
  861. li r3,0
  862. mtspr SPRN_MAS8,r3
  863. /* Write the TLB entry */
  864. tlbwe
  865. .globl a2_tlbinit_after_linear_map
  866. a2_tlbinit_after_linear_map:
  867. /* Now we branch the new virtual address mapped by this entry */
  868. LOAD_REG_IMMEDIATE(r3,1f)
  869. mtctr r3
  870. bctr
  871. 1: /* We are now running at PAGE_OFFSET, clean the TLB of everything
  872. * else (including IPROTed things left by firmware)
  873. * r4 = TLBnCFG
  874. * r3 = current address (more or less)
  875. */
  876. li r5,0
  877. mtspr SPRN_MAS6,r5
  878. tlbsx 0,r3
  879. rlwinm r9,r4,0,TLBnCFG_N_ENTRY
  880. rlwinm r10,r4,8,0xff
  881. addi r10,r10,-1 /* Get inner loop mask */
  882. li r3,1
  883. mfspr r5,SPRN_MAS1
  884. rlwinm r5,r5,0,(~(MAS1_VALID|MAS1_IPROT))
  885. mfspr r6,SPRN_MAS2
  886. rldicr r6,r6,0,51 /* Extract EPN */
  887. mfspr r7,SPRN_MAS0
  888. rlwinm r7,r7,0,0xffff0fff /* Clear HES and WQ */
  889. rlwinm r8,r7,16,0xfff /* Extract ESEL */
  890. 2: add r4,r3,r8
  891. and r4,r4,r10
  892. rlwimi r7,r4,16,MAS0_ESEL_MASK
  893. mtspr SPRN_MAS0,r7
  894. mtspr SPRN_MAS1,r5
  895. mtspr SPRN_MAS2,r6
  896. tlbwe
  897. addi r3,r3,1
  898. and. r4,r3,r10
  899. bne 3f
  900. addis r6,r6,(1<<30)@h
  901. 3:
  902. cmpw r3,r9
  903. blt 2b
  904. .globl a2_tlbinit_after_iprot_flush
  905. a2_tlbinit_after_iprot_flush:
  906. #ifdef CONFIG_PPC_EARLY_DEBUG_WSP
  907. /* Now establish early debug mappings if applicable */
  908. /* Restore the MAS0 we used for linear mapping load */
  909. mtspr SPRN_MAS0,r11
  910. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  911. ori r3,r3,(BOOK3E_PAGESZ_4K << MAS1_TSIZE_SHIFT)
  912. mtspr SPRN_MAS1,r3
  913. LOAD_REG_IMMEDIATE(r3, WSP_UART_VIRT | MAS2_I | MAS2_G)
  914. mtspr SPRN_MAS2,r3
  915. LOAD_REG_IMMEDIATE(r3, WSP_UART_PHYS | MAS3_SR | MAS3_SW)
  916. mtspr SPRN_MAS7_MAS3,r3
  917. /* re-use the MAS8 value from the linear mapping */
  918. tlbwe
  919. #endif /* CONFIG_PPC_EARLY_DEBUG_WSP */
  920. PPC_TLBILX(0,0,0)
  921. sync
  922. isync
  923. .globl a2_tlbinit_code_end
  924. a2_tlbinit_code_end:
  925. /* We translate LR and return */
  926. mflr r3
  927. tovirt(r3,r3)
  928. mtlr r3
  929. blr
  930. /*
  931. * Main entry (boot CPU, thread 0)
  932. *
  933. * We enter here from head_64.S, possibly after the prom_init trampoline
  934. * with r3 and r4 already saved to r31 and 30 respectively and in 64 bits
  935. * mode. Anything else is as it was left by the bootloader
  936. *
  937. * Initial requirements of this port:
  938. *
  939. * - Kernel loaded at 0 physical
  940. * - A good lump of memory mapped 0:0 by UTLB entry 0
  941. * - MSR:IS & MSR:DS set to 0
  942. *
  943. * Note that some of the above requirements will be relaxed in the future
  944. * as the kernel becomes smarter at dealing with different initial conditions
  945. * but for now you have to be careful
  946. */
  947. _GLOBAL(start_initialization_book3e)
  948. mflr r28
  949. /* First, we need to setup some initial TLBs to map the kernel
  950. * text, data and bss at PAGE_OFFSET. We don't have a real mode
  951. * and always use AS 0, so we just set it up to match our link
  952. * address and never use 0 based addresses.
  953. */
  954. bl .initial_tlb_book3e
  955. /* Init global core bits */
  956. bl .init_core_book3e
  957. /* Init per-thread bits */
  958. bl .init_thread_book3e
  959. /* Return to common init code */
  960. tovirt(r28,r28)
  961. mtlr r28
  962. blr
  963. /*
  964. * Secondary core/processor entry
  965. *
  966. * This is entered for thread 0 of a secondary core, all other threads
  967. * are expected to be stopped. It's similar to start_initialization_book3e
  968. * except that it's generally entered from the holding loop in head_64.S
  969. * after CPUs have been gathered by Open Firmware.
  970. *
  971. * We assume we are in 32 bits mode running with whatever TLB entry was
  972. * set for us by the firmware or POR engine.
  973. */
  974. _GLOBAL(book3e_secondary_core_init_tlb_set)
  975. li r4,1
  976. b .generic_secondary_smp_init
  977. _GLOBAL(book3e_secondary_core_init)
  978. mflr r28
  979. /* Do we need to setup initial TLB entry ? */
  980. cmplwi r4,0
  981. bne 2f
  982. /* Setup TLB for this core */
  983. bl .initial_tlb_book3e
  984. /* We can return from the above running at a different
  985. * address, so recalculate r2 (TOC)
  986. */
  987. bl .relative_toc
  988. /* Init global core bits */
  989. 2: bl .init_core_book3e
  990. /* Init per-thread bits */
  991. 3: bl .init_thread_book3e
  992. /* Return to common init code at proper virtual address.
  993. *
  994. * Due to various previous assumptions, we know we entered this
  995. * function at either the final PAGE_OFFSET mapping or using a
  996. * 1:1 mapping at 0, so we don't bother doing a complicated check
  997. * here, we just ensure the return address has the right top bits.
  998. *
  999. * Note that if we ever want to be smarter about where we can be
  1000. * started from, we have to be careful that by the time we reach
  1001. * the code below we may already be running at a different location
  1002. * than the one we were called from since initial_tlb_book3e can
  1003. * have moved us already.
  1004. */
  1005. cmpdi cr0,r28,0
  1006. blt 1f
  1007. lis r3,PAGE_OFFSET@highest
  1008. sldi r3,r3,32
  1009. or r28,r28,r3
  1010. 1: mtlr r28
  1011. blr
  1012. _GLOBAL(book3e_secondary_thread_init)
  1013. mflr r28
  1014. b 3b
  1015. _STATIC(init_core_book3e)
  1016. /* Establish the interrupt vector base */
  1017. LOAD_REG_IMMEDIATE(r3, interrupt_base_book3e)
  1018. mtspr SPRN_IVPR,r3
  1019. sync
  1020. blr
  1021. _STATIC(init_thread_book3e)
  1022. lis r3,(SPRN_EPCR_ICM | SPRN_EPCR_GICM)@h
  1023. mtspr SPRN_EPCR,r3
  1024. /* Make sure interrupts are off */
  1025. wrteei 0
  1026. /* disable all timers and clear out status */
  1027. li r3,0
  1028. mtspr SPRN_TCR,r3
  1029. mfspr r3,SPRN_TSR
  1030. mtspr SPRN_TSR,r3
  1031. blr
  1032. _GLOBAL(__setup_base_ivors)
  1033. SET_IVOR(0, 0x020) /* Critical Input */
  1034. SET_IVOR(1, 0x000) /* Machine Check */
  1035. SET_IVOR(2, 0x060) /* Data Storage */
  1036. SET_IVOR(3, 0x080) /* Instruction Storage */
  1037. SET_IVOR(4, 0x0a0) /* External Input */
  1038. SET_IVOR(5, 0x0c0) /* Alignment */
  1039. SET_IVOR(6, 0x0e0) /* Program */
  1040. SET_IVOR(7, 0x100) /* FP Unavailable */
  1041. SET_IVOR(8, 0x120) /* System Call */
  1042. SET_IVOR(9, 0x140) /* Auxiliary Processor Unavailable */
  1043. SET_IVOR(10, 0x160) /* Decrementer */
  1044. SET_IVOR(11, 0x180) /* Fixed Interval Timer */
  1045. SET_IVOR(12, 0x1a0) /* Watchdog Timer */
  1046. SET_IVOR(13, 0x1c0) /* Data TLB Error */
  1047. SET_IVOR(14, 0x1e0) /* Instruction TLB Error */
  1048. SET_IVOR(15, 0x040) /* Debug */
  1049. sync
  1050. blr
  1051. _GLOBAL(setup_perfmon_ivor)
  1052. SET_IVOR(35, 0x260) /* Performance Monitor */
  1053. blr
  1054. _GLOBAL(setup_doorbell_ivors)
  1055. SET_IVOR(36, 0x280) /* Processor Doorbell */
  1056. SET_IVOR(37, 0x2a0) /* Processor Doorbell Crit */
  1057. /* Check MMUCFG[LPIDSIZE] to determine if we have category E.HV */
  1058. mfspr r10,SPRN_MMUCFG
  1059. rlwinm. r10,r10,0,MMUCFG_LPIDSIZE
  1060. beqlr
  1061. SET_IVOR(38, 0x2c0) /* Guest Processor Doorbell */
  1062. SET_IVOR(39, 0x2e0) /* Guest Processor Doorbell Crit/MC */
  1063. blr
  1064. _GLOBAL(setup_ehv_ivors)
  1065. /*
  1066. * We may be running as a guest and lack E.HV even on a chip
  1067. * that normally has it.
  1068. */
  1069. mfspr r10,SPRN_MMUCFG
  1070. rlwinm. r10,r10,0,MMUCFG_LPIDSIZE
  1071. beqlr
  1072. SET_IVOR(40, 0x300) /* Embedded Hypervisor System Call */
  1073. SET_IVOR(41, 0x320) /* Embedded Hypervisor Privilege */
  1074. blr