devices-da8xx.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842
  1. /*
  2. * DA8XX/OMAP L1XX platform device data
  3. *
  4. * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
  5. * Derived from code that was:
  6. * Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <mach/cputype.h>
  18. #include <mach/common.h>
  19. #include <mach/time.h>
  20. #include <mach/da8xx.h>
  21. #include <mach/cpuidle.h>
  22. #include "clock.h"
  23. #define DA8XX_TPCC_BASE 0x01c00000
  24. #define DA850_MMCSD1_BASE 0x01e1b000
  25. #define DA850_TPCC1_BASE 0x01e30000
  26. #define DA8XX_TPTC0_BASE 0x01c08000
  27. #define DA8XX_TPTC1_BASE 0x01c08400
  28. #define DA850_TPTC2_BASE 0x01e38000
  29. #define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */
  30. #define DA8XX_I2C0_BASE 0x01c22000
  31. #define DA8XX_RTC_BASE 0x01C23000
  32. #define DA8XX_EMAC_CPPI_PORT_BASE 0x01e20000
  33. #define DA8XX_EMAC_CPGMACSS_BASE 0x01e22000
  34. #define DA8XX_EMAC_CPGMAC_BASE 0x01e23000
  35. #define DA8XX_EMAC_MDIO_BASE 0x01e24000
  36. #define DA8XX_GPIO_BASE 0x01e26000
  37. #define DA8XX_I2C1_BASE 0x01e28000
  38. #define DA8XX_SPI0_BASE 0x01c41000
  39. #define DA830_SPI1_BASE 0x01e12000
  40. #define DA850_SPI1_BASE 0x01f0e000
  41. #define DA8XX_EMAC_CTRL_REG_OFFSET 0x3000
  42. #define DA8XX_EMAC_MOD_REG_OFFSET 0x2000
  43. #define DA8XX_EMAC_RAM_OFFSET 0x0000
  44. #define DA8XX_EMAC_CTRL_RAM_SIZE SZ_8K
  45. #define DA8XX_DMA_SPI0_RX EDMA_CTLR_CHAN(0, 14)
  46. #define DA8XX_DMA_SPI0_TX EDMA_CTLR_CHAN(0, 15)
  47. #define DA8XX_DMA_MMCSD0_RX EDMA_CTLR_CHAN(0, 16)
  48. #define DA8XX_DMA_MMCSD0_TX EDMA_CTLR_CHAN(0, 17)
  49. #define DA8XX_DMA_SPI1_RX EDMA_CTLR_CHAN(0, 18)
  50. #define DA8XX_DMA_SPI1_TX EDMA_CTLR_CHAN(0, 19)
  51. #define DA850_DMA_MMCSD1_RX EDMA_CTLR_CHAN(1, 28)
  52. #define DA850_DMA_MMCSD1_TX EDMA_CTLR_CHAN(1, 29)
  53. void __iomem *da8xx_syscfg0_base;
  54. void __iomem *da8xx_syscfg1_base;
  55. static struct plat_serial8250_port da8xx_serial_pdata[] = {
  56. {
  57. .mapbase = DA8XX_UART0_BASE,
  58. .irq = IRQ_DA8XX_UARTINT0,
  59. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  60. UPF_IOREMAP,
  61. .iotype = UPIO_MEM,
  62. .regshift = 2,
  63. },
  64. {
  65. .mapbase = DA8XX_UART1_BASE,
  66. .irq = IRQ_DA8XX_UARTINT1,
  67. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  68. UPF_IOREMAP,
  69. .iotype = UPIO_MEM,
  70. .regshift = 2,
  71. },
  72. {
  73. .mapbase = DA8XX_UART2_BASE,
  74. .irq = IRQ_DA8XX_UARTINT2,
  75. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  76. UPF_IOREMAP,
  77. .iotype = UPIO_MEM,
  78. .regshift = 2,
  79. },
  80. {
  81. .flags = 0,
  82. },
  83. };
  84. struct platform_device da8xx_serial_device = {
  85. .name = "serial8250",
  86. .id = PLAT8250_DEV_PLATFORM,
  87. .dev = {
  88. .platform_data = da8xx_serial_pdata,
  89. },
  90. };
  91. static const s8 da8xx_queue_tc_mapping[][2] = {
  92. /* {event queue no, TC no} */
  93. {0, 0},
  94. {1, 1},
  95. {-1, -1}
  96. };
  97. static const s8 da8xx_queue_priority_mapping[][2] = {
  98. /* {event queue no, Priority} */
  99. {0, 3},
  100. {1, 7},
  101. {-1, -1}
  102. };
  103. static const s8 da850_queue_tc_mapping[][2] = {
  104. /* {event queue no, TC no} */
  105. {0, 0},
  106. {-1, -1}
  107. };
  108. static const s8 da850_queue_priority_mapping[][2] = {
  109. /* {event queue no, Priority} */
  110. {0, 3},
  111. {-1, -1}
  112. };
  113. static struct edma_soc_info da830_edma_cc0_info = {
  114. .n_channel = 32,
  115. .n_region = 4,
  116. .n_slot = 128,
  117. .n_tc = 2,
  118. .n_cc = 1,
  119. .queue_tc_mapping = da8xx_queue_tc_mapping,
  120. .queue_priority_mapping = da8xx_queue_priority_mapping,
  121. };
  122. static struct edma_soc_info *da830_edma_info[EDMA_MAX_CC] = {
  123. &da830_edma_cc0_info,
  124. };
  125. static struct edma_soc_info da850_edma_cc_info[] = {
  126. {
  127. .n_channel = 32,
  128. .n_region = 4,
  129. .n_slot = 128,
  130. .n_tc = 2,
  131. .n_cc = 1,
  132. .queue_tc_mapping = da8xx_queue_tc_mapping,
  133. .queue_priority_mapping = da8xx_queue_priority_mapping,
  134. },
  135. {
  136. .n_channel = 32,
  137. .n_region = 4,
  138. .n_slot = 128,
  139. .n_tc = 1,
  140. .n_cc = 1,
  141. .queue_tc_mapping = da850_queue_tc_mapping,
  142. .queue_priority_mapping = da850_queue_priority_mapping,
  143. },
  144. };
  145. static struct edma_soc_info *da850_edma_info[EDMA_MAX_CC] = {
  146. &da850_edma_cc_info[0],
  147. &da850_edma_cc_info[1],
  148. };
  149. static struct resource da830_edma_resources[] = {
  150. {
  151. .name = "edma_cc0",
  152. .start = DA8XX_TPCC_BASE,
  153. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  154. .flags = IORESOURCE_MEM,
  155. },
  156. {
  157. .name = "edma_tc0",
  158. .start = DA8XX_TPTC0_BASE,
  159. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  160. .flags = IORESOURCE_MEM,
  161. },
  162. {
  163. .name = "edma_tc1",
  164. .start = DA8XX_TPTC1_BASE,
  165. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  166. .flags = IORESOURCE_MEM,
  167. },
  168. {
  169. .name = "edma0",
  170. .start = IRQ_DA8XX_CCINT0,
  171. .flags = IORESOURCE_IRQ,
  172. },
  173. {
  174. .name = "edma0_err",
  175. .start = IRQ_DA8XX_CCERRINT,
  176. .flags = IORESOURCE_IRQ,
  177. },
  178. };
  179. static struct resource da850_edma_resources[] = {
  180. {
  181. .name = "edma_cc0",
  182. .start = DA8XX_TPCC_BASE,
  183. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  184. .flags = IORESOURCE_MEM,
  185. },
  186. {
  187. .name = "edma_tc0",
  188. .start = DA8XX_TPTC0_BASE,
  189. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  190. .flags = IORESOURCE_MEM,
  191. },
  192. {
  193. .name = "edma_tc1",
  194. .start = DA8XX_TPTC1_BASE,
  195. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  196. .flags = IORESOURCE_MEM,
  197. },
  198. {
  199. .name = "edma_cc1",
  200. .start = DA850_TPCC1_BASE,
  201. .end = DA850_TPCC1_BASE + SZ_32K - 1,
  202. .flags = IORESOURCE_MEM,
  203. },
  204. {
  205. .name = "edma_tc2",
  206. .start = DA850_TPTC2_BASE,
  207. .end = DA850_TPTC2_BASE + SZ_1K - 1,
  208. .flags = IORESOURCE_MEM,
  209. },
  210. {
  211. .name = "edma0",
  212. .start = IRQ_DA8XX_CCINT0,
  213. .flags = IORESOURCE_IRQ,
  214. },
  215. {
  216. .name = "edma0_err",
  217. .start = IRQ_DA8XX_CCERRINT,
  218. .flags = IORESOURCE_IRQ,
  219. },
  220. {
  221. .name = "edma1",
  222. .start = IRQ_DA850_CCINT1,
  223. .flags = IORESOURCE_IRQ,
  224. },
  225. {
  226. .name = "edma1_err",
  227. .start = IRQ_DA850_CCERRINT1,
  228. .flags = IORESOURCE_IRQ,
  229. },
  230. };
  231. static struct platform_device da830_edma_device = {
  232. .name = "edma",
  233. .id = -1,
  234. .dev = {
  235. .platform_data = da830_edma_info,
  236. },
  237. .num_resources = ARRAY_SIZE(da830_edma_resources),
  238. .resource = da830_edma_resources,
  239. };
  240. static struct platform_device da850_edma_device = {
  241. .name = "edma",
  242. .id = -1,
  243. .dev = {
  244. .platform_data = da850_edma_info,
  245. },
  246. .num_resources = ARRAY_SIZE(da850_edma_resources),
  247. .resource = da850_edma_resources,
  248. };
  249. int __init da830_register_edma(struct edma_rsv_info *rsv)
  250. {
  251. da830_edma_cc0_info.rsv = rsv;
  252. return platform_device_register(&da830_edma_device);
  253. }
  254. int __init da850_register_edma(struct edma_rsv_info *rsv[2])
  255. {
  256. if (rsv) {
  257. da850_edma_cc_info[0].rsv = rsv[0];
  258. da850_edma_cc_info[1].rsv = rsv[1];
  259. }
  260. return platform_device_register(&da850_edma_device);
  261. }
  262. static struct resource da8xx_i2c_resources0[] = {
  263. {
  264. .start = DA8XX_I2C0_BASE,
  265. .end = DA8XX_I2C0_BASE + SZ_4K - 1,
  266. .flags = IORESOURCE_MEM,
  267. },
  268. {
  269. .start = IRQ_DA8XX_I2CINT0,
  270. .end = IRQ_DA8XX_I2CINT0,
  271. .flags = IORESOURCE_IRQ,
  272. },
  273. };
  274. static struct platform_device da8xx_i2c_device0 = {
  275. .name = "i2c_davinci",
  276. .id = 1,
  277. .num_resources = ARRAY_SIZE(da8xx_i2c_resources0),
  278. .resource = da8xx_i2c_resources0,
  279. };
  280. static struct resource da8xx_i2c_resources1[] = {
  281. {
  282. .start = DA8XX_I2C1_BASE,
  283. .end = DA8XX_I2C1_BASE + SZ_4K - 1,
  284. .flags = IORESOURCE_MEM,
  285. },
  286. {
  287. .start = IRQ_DA8XX_I2CINT1,
  288. .end = IRQ_DA8XX_I2CINT1,
  289. .flags = IORESOURCE_IRQ,
  290. },
  291. };
  292. static struct platform_device da8xx_i2c_device1 = {
  293. .name = "i2c_davinci",
  294. .id = 2,
  295. .num_resources = ARRAY_SIZE(da8xx_i2c_resources1),
  296. .resource = da8xx_i2c_resources1,
  297. };
  298. int __init da8xx_register_i2c(int instance,
  299. struct davinci_i2c_platform_data *pdata)
  300. {
  301. struct platform_device *pdev;
  302. if (instance == 0)
  303. pdev = &da8xx_i2c_device0;
  304. else if (instance == 1)
  305. pdev = &da8xx_i2c_device1;
  306. else
  307. return -EINVAL;
  308. pdev->dev.platform_data = pdata;
  309. return platform_device_register(pdev);
  310. }
  311. static struct resource da8xx_watchdog_resources[] = {
  312. {
  313. .start = DA8XX_WDOG_BASE,
  314. .end = DA8XX_WDOG_BASE + SZ_4K - 1,
  315. .flags = IORESOURCE_MEM,
  316. },
  317. };
  318. struct platform_device da8xx_wdt_device = {
  319. .name = "watchdog",
  320. .id = -1,
  321. .num_resources = ARRAY_SIZE(da8xx_watchdog_resources),
  322. .resource = da8xx_watchdog_resources,
  323. };
  324. int __init da8xx_register_watchdog(void)
  325. {
  326. return platform_device_register(&da8xx_wdt_device);
  327. }
  328. static struct resource da8xx_emac_resources[] = {
  329. {
  330. .start = DA8XX_EMAC_CPPI_PORT_BASE,
  331. .end = DA8XX_EMAC_CPPI_PORT_BASE + SZ_16K - 1,
  332. .flags = IORESOURCE_MEM,
  333. },
  334. {
  335. .start = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  336. .end = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  337. .flags = IORESOURCE_IRQ,
  338. },
  339. {
  340. .start = IRQ_DA8XX_C0_RX_PULSE,
  341. .end = IRQ_DA8XX_C0_RX_PULSE,
  342. .flags = IORESOURCE_IRQ,
  343. },
  344. {
  345. .start = IRQ_DA8XX_C0_TX_PULSE,
  346. .end = IRQ_DA8XX_C0_TX_PULSE,
  347. .flags = IORESOURCE_IRQ,
  348. },
  349. {
  350. .start = IRQ_DA8XX_C0_MISC_PULSE,
  351. .end = IRQ_DA8XX_C0_MISC_PULSE,
  352. .flags = IORESOURCE_IRQ,
  353. },
  354. };
  355. struct emac_platform_data da8xx_emac_pdata = {
  356. .ctrl_reg_offset = DA8XX_EMAC_CTRL_REG_OFFSET,
  357. .ctrl_mod_reg_offset = DA8XX_EMAC_MOD_REG_OFFSET,
  358. .ctrl_ram_offset = DA8XX_EMAC_RAM_OFFSET,
  359. .ctrl_ram_size = DA8XX_EMAC_CTRL_RAM_SIZE,
  360. .version = EMAC_VERSION_2,
  361. };
  362. static struct platform_device da8xx_emac_device = {
  363. .name = "davinci_emac",
  364. .id = 1,
  365. .dev = {
  366. .platform_data = &da8xx_emac_pdata,
  367. },
  368. .num_resources = ARRAY_SIZE(da8xx_emac_resources),
  369. .resource = da8xx_emac_resources,
  370. };
  371. static struct resource da8xx_mdio_resources[] = {
  372. {
  373. .start = DA8XX_EMAC_MDIO_BASE,
  374. .end = DA8XX_EMAC_MDIO_BASE + SZ_4K - 1,
  375. .flags = IORESOURCE_MEM,
  376. },
  377. };
  378. static struct platform_device da8xx_mdio_device = {
  379. .name = "davinci_mdio",
  380. .id = 0,
  381. .num_resources = ARRAY_SIZE(da8xx_mdio_resources),
  382. .resource = da8xx_mdio_resources,
  383. };
  384. int __init da8xx_register_emac(void)
  385. {
  386. int ret;
  387. ret = platform_device_register(&da8xx_mdio_device);
  388. if (ret < 0)
  389. return ret;
  390. ret = platform_device_register(&da8xx_emac_device);
  391. if (ret < 0)
  392. return ret;
  393. ret = clk_add_alias(NULL, dev_name(&da8xx_mdio_device.dev),
  394. NULL, &da8xx_emac_device.dev);
  395. return ret;
  396. }
  397. static struct resource da830_mcasp1_resources[] = {
  398. {
  399. .name = "mcasp1",
  400. .start = DAVINCI_DA830_MCASP1_REG_BASE,
  401. .end = DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
  402. .flags = IORESOURCE_MEM,
  403. },
  404. /* TX event */
  405. {
  406. .start = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  407. .end = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  408. .flags = IORESOURCE_DMA,
  409. },
  410. /* RX event */
  411. {
  412. .start = DAVINCI_DA830_DMA_MCASP1_AREVT,
  413. .end = DAVINCI_DA830_DMA_MCASP1_AREVT,
  414. .flags = IORESOURCE_DMA,
  415. },
  416. };
  417. static struct platform_device da830_mcasp1_device = {
  418. .name = "davinci-mcasp",
  419. .id = 1,
  420. .num_resources = ARRAY_SIZE(da830_mcasp1_resources),
  421. .resource = da830_mcasp1_resources,
  422. };
  423. static struct resource da850_mcasp_resources[] = {
  424. {
  425. .name = "mcasp",
  426. .start = DAVINCI_DA8XX_MCASP0_REG_BASE,
  427. .end = DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
  428. .flags = IORESOURCE_MEM,
  429. },
  430. /* TX event */
  431. {
  432. .start = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  433. .end = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  434. .flags = IORESOURCE_DMA,
  435. },
  436. /* RX event */
  437. {
  438. .start = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  439. .end = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  440. .flags = IORESOURCE_DMA,
  441. },
  442. };
  443. static struct platform_device da850_mcasp_device = {
  444. .name = "davinci-mcasp",
  445. .id = 0,
  446. .num_resources = ARRAY_SIZE(da850_mcasp_resources),
  447. .resource = da850_mcasp_resources,
  448. };
  449. struct platform_device davinci_pcm_device = {
  450. .name = "davinci-pcm-audio",
  451. .id = -1,
  452. };
  453. void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
  454. {
  455. platform_device_register(&davinci_pcm_device);
  456. /* DA830/OMAP-L137 has 3 instances of McASP */
  457. if (cpu_is_davinci_da830() && id == 1) {
  458. da830_mcasp1_device.dev.platform_data = pdata;
  459. platform_device_register(&da830_mcasp1_device);
  460. } else if (cpu_is_davinci_da850()) {
  461. da850_mcasp_device.dev.platform_data = pdata;
  462. platform_device_register(&da850_mcasp_device);
  463. }
  464. }
  465. static const struct display_panel disp_panel = {
  466. QVGA,
  467. 16,
  468. 16,
  469. COLOR_ACTIVE,
  470. };
  471. static struct lcd_ctrl_config lcd_cfg = {
  472. &disp_panel,
  473. .ac_bias = 255,
  474. .ac_bias_intrpt = 0,
  475. .dma_burst_sz = 16,
  476. .bpp = 16,
  477. .fdd = 255,
  478. .tft_alt_mode = 0,
  479. .stn_565_mode = 0,
  480. .mono_8bit_mode = 0,
  481. .invert_line_clock = 1,
  482. .invert_frm_clock = 1,
  483. .sync_edge = 0,
  484. .sync_ctrl = 1,
  485. .raster_order = 0,
  486. };
  487. struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
  488. .manu_name = "sharp",
  489. .controller_data = &lcd_cfg,
  490. .type = "Sharp_LCD035Q3DG01",
  491. };
  492. struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
  493. .manu_name = "sharp",
  494. .controller_data = &lcd_cfg,
  495. .type = "Sharp_LK043T1DG01",
  496. };
  497. static struct resource da8xx_lcdc_resources[] = {
  498. [0] = { /* registers */
  499. .start = DA8XX_LCD_CNTRL_BASE,
  500. .end = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
  501. .flags = IORESOURCE_MEM,
  502. },
  503. [1] = { /* interrupt */
  504. .start = IRQ_DA8XX_LCDINT,
  505. .end = IRQ_DA8XX_LCDINT,
  506. .flags = IORESOURCE_IRQ,
  507. },
  508. };
  509. static struct platform_device da8xx_lcdc_device = {
  510. .name = "da8xx_lcdc",
  511. .id = 0,
  512. .num_resources = ARRAY_SIZE(da8xx_lcdc_resources),
  513. .resource = da8xx_lcdc_resources,
  514. };
  515. int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
  516. {
  517. da8xx_lcdc_device.dev.platform_data = pdata;
  518. return platform_device_register(&da8xx_lcdc_device);
  519. }
  520. static struct resource da8xx_mmcsd0_resources[] = {
  521. { /* registers */
  522. .start = DA8XX_MMCSD0_BASE,
  523. .end = DA8XX_MMCSD0_BASE + SZ_4K - 1,
  524. .flags = IORESOURCE_MEM,
  525. },
  526. { /* interrupt */
  527. .start = IRQ_DA8XX_MMCSDINT0,
  528. .end = IRQ_DA8XX_MMCSDINT0,
  529. .flags = IORESOURCE_IRQ,
  530. },
  531. { /* DMA RX */
  532. .start = DA8XX_DMA_MMCSD0_RX,
  533. .end = DA8XX_DMA_MMCSD0_RX,
  534. .flags = IORESOURCE_DMA,
  535. },
  536. { /* DMA TX */
  537. .start = DA8XX_DMA_MMCSD0_TX,
  538. .end = DA8XX_DMA_MMCSD0_TX,
  539. .flags = IORESOURCE_DMA,
  540. },
  541. };
  542. static struct platform_device da8xx_mmcsd0_device = {
  543. .name = "davinci_mmc",
  544. .id = 0,
  545. .num_resources = ARRAY_SIZE(da8xx_mmcsd0_resources),
  546. .resource = da8xx_mmcsd0_resources,
  547. };
  548. int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
  549. {
  550. da8xx_mmcsd0_device.dev.platform_data = config;
  551. return platform_device_register(&da8xx_mmcsd0_device);
  552. }
  553. #ifdef CONFIG_ARCH_DAVINCI_DA850
  554. static struct resource da850_mmcsd1_resources[] = {
  555. { /* registers */
  556. .start = DA850_MMCSD1_BASE,
  557. .end = DA850_MMCSD1_BASE + SZ_4K - 1,
  558. .flags = IORESOURCE_MEM,
  559. },
  560. { /* interrupt */
  561. .start = IRQ_DA850_MMCSDINT0_1,
  562. .end = IRQ_DA850_MMCSDINT0_1,
  563. .flags = IORESOURCE_IRQ,
  564. },
  565. { /* DMA RX */
  566. .start = DA850_DMA_MMCSD1_RX,
  567. .end = DA850_DMA_MMCSD1_RX,
  568. .flags = IORESOURCE_DMA,
  569. },
  570. { /* DMA TX */
  571. .start = DA850_DMA_MMCSD1_TX,
  572. .end = DA850_DMA_MMCSD1_TX,
  573. .flags = IORESOURCE_DMA,
  574. },
  575. };
  576. static struct platform_device da850_mmcsd1_device = {
  577. .name = "davinci_mmc",
  578. .id = 1,
  579. .num_resources = ARRAY_SIZE(da850_mmcsd1_resources),
  580. .resource = da850_mmcsd1_resources,
  581. };
  582. int __init da850_register_mmcsd1(struct davinci_mmc_config *config)
  583. {
  584. da850_mmcsd1_device.dev.platform_data = config;
  585. return platform_device_register(&da850_mmcsd1_device);
  586. }
  587. #endif
  588. static struct resource da8xx_rtc_resources[] = {
  589. {
  590. .start = DA8XX_RTC_BASE,
  591. .end = DA8XX_RTC_BASE + SZ_4K - 1,
  592. .flags = IORESOURCE_MEM,
  593. },
  594. { /* timer irq */
  595. .start = IRQ_DA8XX_RTC,
  596. .end = IRQ_DA8XX_RTC,
  597. .flags = IORESOURCE_IRQ,
  598. },
  599. { /* alarm irq */
  600. .start = IRQ_DA8XX_RTC,
  601. .end = IRQ_DA8XX_RTC,
  602. .flags = IORESOURCE_IRQ,
  603. },
  604. };
  605. static struct platform_device da8xx_rtc_device = {
  606. .name = "omap_rtc",
  607. .id = -1,
  608. .num_resources = ARRAY_SIZE(da8xx_rtc_resources),
  609. .resource = da8xx_rtc_resources,
  610. };
  611. int da8xx_register_rtc(void)
  612. {
  613. int ret;
  614. void __iomem *base;
  615. base = ioremap(DA8XX_RTC_BASE, SZ_4K);
  616. if (WARN_ON(!base))
  617. return -ENOMEM;
  618. /* Unlock the rtc's registers */
  619. __raw_writel(0x83e70b13, base + 0x6c);
  620. __raw_writel(0x95a4f1e0, base + 0x70);
  621. iounmap(base);
  622. ret = platform_device_register(&da8xx_rtc_device);
  623. if (!ret)
  624. /* Atleast on DA850, RTC is a wakeup source */
  625. device_init_wakeup(&da8xx_rtc_device.dev, true);
  626. return ret;
  627. }
  628. static void __iomem *da8xx_ddr2_ctlr_base;
  629. void __iomem * __init da8xx_get_mem_ctlr(void)
  630. {
  631. if (da8xx_ddr2_ctlr_base)
  632. return da8xx_ddr2_ctlr_base;
  633. da8xx_ddr2_ctlr_base = ioremap(DA8XX_DDR2_CTL_BASE, SZ_32K);
  634. if (!da8xx_ddr2_ctlr_base)
  635. pr_warning("%s: Unable to map DDR2 controller", __func__);
  636. return da8xx_ddr2_ctlr_base;
  637. }
  638. static struct resource da8xx_cpuidle_resources[] = {
  639. {
  640. .start = DA8XX_DDR2_CTL_BASE,
  641. .end = DA8XX_DDR2_CTL_BASE + SZ_32K - 1,
  642. .flags = IORESOURCE_MEM,
  643. },
  644. };
  645. /* DA8XX devices support DDR2 power down */
  646. static struct davinci_cpuidle_config da8xx_cpuidle_pdata = {
  647. .ddr2_pdown = 1,
  648. };
  649. static struct platform_device da8xx_cpuidle_device = {
  650. .name = "cpuidle-davinci",
  651. .num_resources = ARRAY_SIZE(da8xx_cpuidle_resources),
  652. .resource = da8xx_cpuidle_resources,
  653. .dev = {
  654. .platform_data = &da8xx_cpuidle_pdata,
  655. },
  656. };
  657. int __init da8xx_register_cpuidle(void)
  658. {
  659. da8xx_cpuidle_pdata.ddr2_ctlr_base = da8xx_get_mem_ctlr();
  660. return platform_device_register(&da8xx_cpuidle_device);
  661. }
  662. static struct resource da8xx_spi0_resources[] = {
  663. [0] = {
  664. .start = DA8XX_SPI0_BASE,
  665. .end = DA8XX_SPI0_BASE + SZ_4K - 1,
  666. .flags = IORESOURCE_MEM,
  667. },
  668. [1] = {
  669. .start = IRQ_DA8XX_SPINT0,
  670. .end = IRQ_DA8XX_SPINT0,
  671. .flags = IORESOURCE_IRQ,
  672. },
  673. [2] = {
  674. .start = DA8XX_DMA_SPI0_RX,
  675. .end = DA8XX_DMA_SPI0_RX,
  676. .flags = IORESOURCE_DMA,
  677. },
  678. [3] = {
  679. .start = DA8XX_DMA_SPI0_TX,
  680. .end = DA8XX_DMA_SPI0_TX,
  681. .flags = IORESOURCE_DMA,
  682. },
  683. };
  684. static struct resource da8xx_spi1_resources[] = {
  685. [0] = {
  686. .start = DA830_SPI1_BASE,
  687. .end = DA830_SPI1_BASE + SZ_4K - 1,
  688. .flags = IORESOURCE_MEM,
  689. },
  690. [1] = {
  691. .start = IRQ_DA8XX_SPINT1,
  692. .end = IRQ_DA8XX_SPINT1,
  693. .flags = IORESOURCE_IRQ,
  694. },
  695. [2] = {
  696. .start = DA8XX_DMA_SPI1_RX,
  697. .end = DA8XX_DMA_SPI1_RX,
  698. .flags = IORESOURCE_DMA,
  699. },
  700. [3] = {
  701. .start = DA8XX_DMA_SPI1_TX,
  702. .end = DA8XX_DMA_SPI1_TX,
  703. .flags = IORESOURCE_DMA,
  704. },
  705. };
  706. struct davinci_spi_platform_data da8xx_spi_pdata[] = {
  707. [0] = {
  708. .version = SPI_VERSION_2,
  709. .intr_line = 1,
  710. .dma_event_q = EVENTQ_0,
  711. },
  712. [1] = {
  713. .version = SPI_VERSION_2,
  714. .intr_line = 1,
  715. .dma_event_q = EVENTQ_0,
  716. },
  717. };
  718. static struct platform_device da8xx_spi_device[] = {
  719. [0] = {
  720. .name = "spi_davinci",
  721. .id = 0,
  722. .num_resources = ARRAY_SIZE(da8xx_spi0_resources),
  723. .resource = da8xx_spi0_resources,
  724. .dev = {
  725. .platform_data = &da8xx_spi_pdata[0],
  726. },
  727. },
  728. [1] = {
  729. .name = "spi_davinci",
  730. .id = 1,
  731. .num_resources = ARRAY_SIZE(da8xx_spi1_resources),
  732. .resource = da8xx_spi1_resources,
  733. .dev = {
  734. .platform_data = &da8xx_spi_pdata[1],
  735. },
  736. },
  737. };
  738. int __init da8xx_register_spi(int instance, struct spi_board_info *info,
  739. unsigned len)
  740. {
  741. int ret;
  742. if (instance < 0 || instance > 1)
  743. return -EINVAL;
  744. ret = spi_register_board_info(info, len);
  745. if (ret)
  746. pr_warning("%s: failed to register board info for spi %d :"
  747. " %d\n", __func__, instance, ret);
  748. da8xx_spi_pdata[instance].num_chipselect = len;
  749. if (instance == 1 && cpu_is_davinci_da850()) {
  750. da8xx_spi1_resources[0].start = DA850_SPI1_BASE;
  751. da8xx_spi1_resources[0].end = DA850_SPI1_BASE + SZ_4K - 1;
  752. }
  753. return platform_device_register(&da8xx_spi_device[instance]);
  754. }