apply.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515
  1. /*
  2. * Copyright (C) 2011 Texas Instruments
  3. * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #define DSS_SUBSYS_NAME "APPLY"
  18. #include <linux/kernel.h>
  19. #include <linux/slab.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/jiffies.h>
  22. #include <video/omapdss.h>
  23. #include "dss.h"
  24. #include "dss_features.h"
  25. /*
  26. * We have 4 levels of cache for the dispc settings. First two are in SW and
  27. * the latter two in HW.
  28. *
  29. * set_info()
  30. * v
  31. * +--------------------+
  32. * | user_info |
  33. * +--------------------+
  34. * v
  35. * apply()
  36. * v
  37. * +--------------------+
  38. * | info |
  39. * +--------------------+
  40. * v
  41. * write_regs()
  42. * v
  43. * +--------------------+
  44. * | shadow registers |
  45. * +--------------------+
  46. * v
  47. * VFP or lcd/digit_enable
  48. * v
  49. * +--------------------+
  50. * | registers |
  51. * +--------------------+
  52. */
  53. struct ovl_priv_data {
  54. bool user_info_dirty;
  55. struct omap_overlay_info user_info;
  56. bool info_dirty;
  57. struct omap_overlay_info info;
  58. bool shadow_info_dirty;
  59. bool extra_info_dirty;
  60. bool shadow_extra_info_dirty;
  61. bool enabled;
  62. enum omap_channel channel;
  63. u32 fifo_low, fifo_high;
  64. /*
  65. * True if overlay is to be enabled. Used to check and calculate configs
  66. * for the overlay before it is enabled in the HW.
  67. */
  68. bool enabling;
  69. };
  70. struct mgr_priv_data {
  71. bool user_info_dirty;
  72. struct omap_overlay_manager_info user_info;
  73. bool info_dirty;
  74. struct omap_overlay_manager_info info;
  75. bool shadow_info_dirty;
  76. /* If true, GO bit is up and shadow registers cannot be written.
  77. * Never true for manual update displays */
  78. bool busy;
  79. /* If true, dispc output is enabled */
  80. bool updating;
  81. /* If true, a display is enabled using this manager */
  82. bool enabled;
  83. };
  84. static struct {
  85. struct ovl_priv_data ovl_priv_data_array[MAX_DSS_OVERLAYS];
  86. struct mgr_priv_data mgr_priv_data_array[MAX_DSS_MANAGERS];
  87. bool fifo_merge_dirty;
  88. bool fifo_merge;
  89. bool irq_enabled;
  90. } dss_data;
  91. /* protects dss_data */
  92. static spinlock_t data_lock;
  93. /* lock for blocking functions */
  94. static DEFINE_MUTEX(apply_lock);
  95. static DECLARE_COMPLETION(extra_updated_completion);
  96. static void dss_register_vsync_isr(void);
  97. static struct ovl_priv_data *get_ovl_priv(struct omap_overlay *ovl)
  98. {
  99. return &dss_data.ovl_priv_data_array[ovl->id];
  100. }
  101. static struct mgr_priv_data *get_mgr_priv(struct omap_overlay_manager *mgr)
  102. {
  103. return &dss_data.mgr_priv_data_array[mgr->id];
  104. }
  105. void dss_apply_init(void)
  106. {
  107. const int num_ovls = dss_feat_get_num_ovls();
  108. int i;
  109. spin_lock_init(&data_lock);
  110. for (i = 0; i < num_ovls; ++i) {
  111. struct ovl_priv_data *op;
  112. op = &dss_data.ovl_priv_data_array[i];
  113. op->info.global_alpha = 255;
  114. switch (i) {
  115. case 0:
  116. op->info.zorder = 0;
  117. break;
  118. case 1:
  119. op->info.zorder =
  120. dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 3 : 0;
  121. break;
  122. case 2:
  123. op->info.zorder =
  124. dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 2 : 0;
  125. break;
  126. case 3:
  127. op->info.zorder =
  128. dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 1 : 0;
  129. break;
  130. }
  131. op->user_info = op->info;
  132. }
  133. }
  134. static bool ovl_manual_update(struct omap_overlay *ovl)
  135. {
  136. return ovl->manager->device->caps & OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE;
  137. }
  138. static bool mgr_manual_update(struct omap_overlay_manager *mgr)
  139. {
  140. return mgr->device->caps & OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE;
  141. }
  142. static int dss_check_settings_low(struct omap_overlay_manager *mgr,
  143. struct omap_dss_device *dssdev, bool applying)
  144. {
  145. struct omap_overlay_info *oi;
  146. struct omap_overlay_manager_info *mi;
  147. struct omap_overlay *ovl;
  148. struct omap_overlay_info *ois[MAX_DSS_OVERLAYS];
  149. struct ovl_priv_data *op;
  150. struct mgr_priv_data *mp;
  151. mp = get_mgr_priv(mgr);
  152. if (applying && mp->user_info_dirty)
  153. mi = &mp->user_info;
  154. else
  155. mi = &mp->info;
  156. /* collect the infos to be tested into the array */
  157. list_for_each_entry(ovl, &mgr->overlays, list) {
  158. op = get_ovl_priv(ovl);
  159. if (!op->enabled && !op->enabling)
  160. oi = NULL;
  161. else if (applying && op->user_info_dirty)
  162. oi = &op->user_info;
  163. else
  164. oi = &op->info;
  165. ois[ovl->id] = oi;
  166. }
  167. return dss_mgr_check(mgr, dssdev, mi, ois);
  168. }
  169. /*
  170. * check manager and overlay settings using overlay_info from data->info
  171. */
  172. static int dss_check_settings(struct omap_overlay_manager *mgr,
  173. struct omap_dss_device *dssdev)
  174. {
  175. return dss_check_settings_low(mgr, dssdev, false);
  176. }
  177. /*
  178. * check manager and overlay settings using overlay_info from ovl->info if
  179. * dirty and from data->info otherwise
  180. */
  181. static int dss_check_settings_apply(struct omap_overlay_manager *mgr,
  182. struct omap_dss_device *dssdev)
  183. {
  184. return dss_check_settings_low(mgr, dssdev, true);
  185. }
  186. static bool need_isr(void)
  187. {
  188. const int num_mgrs = dss_feat_get_num_mgrs();
  189. int i;
  190. for (i = 0; i < num_mgrs; ++i) {
  191. struct omap_overlay_manager *mgr;
  192. struct mgr_priv_data *mp;
  193. struct omap_overlay *ovl;
  194. mgr = omap_dss_get_overlay_manager(i);
  195. mp = get_mgr_priv(mgr);
  196. if (!mp->enabled)
  197. continue;
  198. if (mgr_manual_update(mgr)) {
  199. /* to catch FRAMEDONE */
  200. if (mp->updating)
  201. return true;
  202. } else {
  203. /* to catch GO bit going down */
  204. if (mp->busy)
  205. return true;
  206. /* to write new values to registers */
  207. if (mp->info_dirty)
  208. return true;
  209. /* to set GO bit */
  210. if (mp->shadow_info_dirty)
  211. return true;
  212. list_for_each_entry(ovl, &mgr->overlays, list) {
  213. struct ovl_priv_data *op;
  214. op = get_ovl_priv(ovl);
  215. /*
  216. * NOTE: we check extra_info flags even for
  217. * disabled overlays, as extra_infos need to be
  218. * always written.
  219. */
  220. /* to write new values to registers */
  221. if (op->extra_info_dirty)
  222. return true;
  223. /* to set GO bit */
  224. if (op->shadow_extra_info_dirty)
  225. return true;
  226. if (!op->enabled)
  227. continue;
  228. /* to write new values to registers */
  229. if (op->info_dirty)
  230. return true;
  231. /* to set GO bit */
  232. if (op->shadow_info_dirty)
  233. return true;
  234. }
  235. }
  236. }
  237. return false;
  238. }
  239. static bool need_go(struct omap_overlay_manager *mgr)
  240. {
  241. struct omap_overlay *ovl;
  242. struct mgr_priv_data *mp;
  243. struct ovl_priv_data *op;
  244. mp = get_mgr_priv(mgr);
  245. if (mp->shadow_info_dirty)
  246. return true;
  247. list_for_each_entry(ovl, &mgr->overlays, list) {
  248. op = get_ovl_priv(ovl);
  249. if (op->shadow_info_dirty || op->shadow_extra_info_dirty)
  250. return true;
  251. }
  252. return false;
  253. }
  254. /* returns true if an extra_info field is currently being updated */
  255. static bool extra_info_update_ongoing(void)
  256. {
  257. const int num_ovls = omap_dss_get_num_overlays();
  258. struct ovl_priv_data *op;
  259. struct omap_overlay *ovl;
  260. struct mgr_priv_data *mp;
  261. int i;
  262. for (i = 0; i < num_ovls; ++i) {
  263. ovl = omap_dss_get_overlay(i);
  264. op = get_ovl_priv(ovl);
  265. if (!ovl->manager)
  266. continue;
  267. mp = get_mgr_priv(ovl->manager);
  268. if (!mp->enabled)
  269. continue;
  270. if (!mp->updating)
  271. continue;
  272. if (op->extra_info_dirty || op->shadow_extra_info_dirty)
  273. return true;
  274. }
  275. return false;
  276. }
  277. /* wait until no extra_info updates are pending */
  278. static void wait_pending_extra_info_updates(void)
  279. {
  280. bool updating;
  281. unsigned long flags;
  282. unsigned long t;
  283. spin_lock_irqsave(&data_lock, flags);
  284. updating = extra_info_update_ongoing();
  285. if (!updating) {
  286. spin_unlock_irqrestore(&data_lock, flags);
  287. return;
  288. }
  289. init_completion(&extra_updated_completion);
  290. spin_unlock_irqrestore(&data_lock, flags);
  291. t = msecs_to_jiffies(500);
  292. wait_for_completion_timeout(&extra_updated_completion, t);
  293. updating = extra_info_update_ongoing();
  294. WARN_ON(updating);
  295. }
  296. int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr)
  297. {
  298. unsigned long timeout = msecs_to_jiffies(500);
  299. struct mgr_priv_data *mp;
  300. u32 irq;
  301. int r;
  302. int i;
  303. struct omap_dss_device *dssdev = mgr->device;
  304. if (!dssdev || dssdev->state != OMAP_DSS_DISPLAY_ACTIVE)
  305. return 0;
  306. if (mgr_manual_update(mgr))
  307. return 0;
  308. irq = dispc_mgr_get_vsync_irq(mgr->id);
  309. mp = get_mgr_priv(mgr);
  310. i = 0;
  311. while (1) {
  312. unsigned long flags;
  313. bool shadow_dirty, dirty;
  314. spin_lock_irqsave(&data_lock, flags);
  315. dirty = mp->info_dirty;
  316. shadow_dirty = mp->shadow_info_dirty;
  317. spin_unlock_irqrestore(&data_lock, flags);
  318. if (!dirty && !shadow_dirty) {
  319. r = 0;
  320. break;
  321. }
  322. /* 4 iterations is the worst case:
  323. * 1 - initial iteration, dirty = true (between VFP and VSYNC)
  324. * 2 - first VSYNC, dirty = true
  325. * 3 - dirty = false, shadow_dirty = true
  326. * 4 - shadow_dirty = false */
  327. if (i++ == 3) {
  328. DSSERR("mgr(%d)->wait_for_go() not finishing\n",
  329. mgr->id);
  330. r = 0;
  331. break;
  332. }
  333. r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
  334. if (r == -ERESTARTSYS)
  335. break;
  336. if (r) {
  337. DSSERR("mgr(%d)->wait_for_go() timeout\n", mgr->id);
  338. break;
  339. }
  340. }
  341. return r;
  342. }
  343. int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl)
  344. {
  345. unsigned long timeout = msecs_to_jiffies(500);
  346. struct ovl_priv_data *op;
  347. struct omap_dss_device *dssdev;
  348. u32 irq;
  349. int r;
  350. int i;
  351. if (!ovl->manager)
  352. return 0;
  353. dssdev = ovl->manager->device;
  354. if (!dssdev || dssdev->state != OMAP_DSS_DISPLAY_ACTIVE)
  355. return 0;
  356. if (ovl_manual_update(ovl))
  357. return 0;
  358. irq = dispc_mgr_get_vsync_irq(ovl->manager->id);
  359. op = get_ovl_priv(ovl);
  360. i = 0;
  361. while (1) {
  362. unsigned long flags;
  363. bool shadow_dirty, dirty;
  364. spin_lock_irqsave(&data_lock, flags);
  365. dirty = op->info_dirty;
  366. shadow_dirty = op->shadow_info_dirty;
  367. spin_unlock_irqrestore(&data_lock, flags);
  368. if (!dirty && !shadow_dirty) {
  369. r = 0;
  370. break;
  371. }
  372. /* 4 iterations is the worst case:
  373. * 1 - initial iteration, dirty = true (between VFP and VSYNC)
  374. * 2 - first VSYNC, dirty = true
  375. * 3 - dirty = false, shadow_dirty = true
  376. * 4 - shadow_dirty = false */
  377. if (i++ == 3) {
  378. DSSERR("ovl(%d)->wait_for_go() not finishing\n",
  379. ovl->id);
  380. r = 0;
  381. break;
  382. }
  383. r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
  384. if (r == -ERESTARTSYS)
  385. break;
  386. if (r) {
  387. DSSERR("ovl(%d)->wait_for_go() timeout\n", ovl->id);
  388. break;
  389. }
  390. }
  391. return r;
  392. }
  393. static void dss_ovl_write_regs(struct omap_overlay *ovl)
  394. {
  395. struct ovl_priv_data *op = get_ovl_priv(ovl);
  396. struct omap_overlay_info *oi;
  397. bool ilace, replication;
  398. struct mgr_priv_data *mp;
  399. int r;
  400. DSSDBGF("%d", ovl->id);
  401. if (!op->enabled || !op->info_dirty)
  402. return;
  403. oi = &op->info;
  404. replication = dss_use_replication(ovl->manager->device, oi->color_mode);
  405. ilace = ovl->manager->device->type == OMAP_DISPLAY_TYPE_VENC;
  406. r = dispc_ovl_setup(ovl->id, oi, ilace, replication);
  407. if (r) {
  408. /*
  409. * We can't do much here, as this function can be called from
  410. * vsync interrupt.
  411. */
  412. DSSERR("dispc_ovl_setup failed for ovl %d\n", ovl->id);
  413. /* This will leave fifo configurations in a nonoptimal state */
  414. op->enabled = false;
  415. dispc_ovl_enable(ovl->id, false);
  416. return;
  417. }
  418. mp = get_mgr_priv(ovl->manager);
  419. op->info_dirty = false;
  420. if (mp->updating)
  421. op->shadow_info_dirty = true;
  422. }
  423. static void dss_ovl_write_regs_extra(struct omap_overlay *ovl)
  424. {
  425. struct ovl_priv_data *op = get_ovl_priv(ovl);
  426. struct mgr_priv_data *mp;
  427. DSSDBGF("%d", ovl->id);
  428. if (!op->extra_info_dirty)
  429. return;
  430. /* note: write also when op->enabled == false, so that the ovl gets
  431. * disabled */
  432. dispc_ovl_enable(ovl->id, op->enabled);
  433. dispc_ovl_set_channel_out(ovl->id, op->channel);
  434. dispc_ovl_set_fifo_threshold(ovl->id, op->fifo_low, op->fifo_high);
  435. mp = get_mgr_priv(ovl->manager);
  436. op->extra_info_dirty = false;
  437. if (mp->updating)
  438. op->shadow_extra_info_dirty = true;
  439. }
  440. static void dss_mgr_write_regs(struct omap_overlay_manager *mgr)
  441. {
  442. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  443. struct omap_overlay *ovl;
  444. DSSDBGF("%d", mgr->id);
  445. if (!mp->enabled)
  446. return;
  447. WARN_ON(mp->busy);
  448. /* Commit overlay settings */
  449. list_for_each_entry(ovl, &mgr->overlays, list) {
  450. dss_ovl_write_regs(ovl);
  451. dss_ovl_write_regs_extra(ovl);
  452. }
  453. if (mp->info_dirty) {
  454. dispc_mgr_setup(mgr->id, &mp->info);
  455. mp->info_dirty = false;
  456. if (mp->updating)
  457. mp->shadow_info_dirty = true;
  458. }
  459. }
  460. static void dss_write_regs_common(void)
  461. {
  462. const int num_mgrs = omap_dss_get_num_overlay_managers();
  463. int i;
  464. if (!dss_data.fifo_merge_dirty)
  465. return;
  466. for (i = 0; i < num_mgrs; ++i) {
  467. struct omap_overlay_manager *mgr;
  468. struct mgr_priv_data *mp;
  469. mgr = omap_dss_get_overlay_manager(i);
  470. mp = get_mgr_priv(mgr);
  471. if (mp->enabled) {
  472. if (dss_data.fifo_merge_dirty) {
  473. dispc_enable_fifomerge(dss_data.fifo_merge);
  474. dss_data.fifo_merge_dirty = false;
  475. }
  476. if (mp->updating)
  477. mp->shadow_info_dirty = true;
  478. }
  479. }
  480. }
  481. static void dss_write_regs(void)
  482. {
  483. const int num_mgrs = omap_dss_get_num_overlay_managers();
  484. int i;
  485. dss_write_regs_common();
  486. for (i = 0; i < num_mgrs; ++i) {
  487. struct omap_overlay_manager *mgr;
  488. struct mgr_priv_data *mp;
  489. int r;
  490. mgr = omap_dss_get_overlay_manager(i);
  491. mp = get_mgr_priv(mgr);
  492. if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
  493. continue;
  494. r = dss_check_settings(mgr, mgr->device);
  495. if (r) {
  496. DSSERR("cannot write registers for manager %s: "
  497. "illegal configuration\n", mgr->name);
  498. continue;
  499. }
  500. dss_mgr_write_regs(mgr);
  501. }
  502. }
  503. static void dss_set_go_bits(void)
  504. {
  505. const int num_mgrs = omap_dss_get_num_overlay_managers();
  506. int i;
  507. for (i = 0; i < num_mgrs; ++i) {
  508. struct omap_overlay_manager *mgr;
  509. struct mgr_priv_data *mp;
  510. mgr = omap_dss_get_overlay_manager(i);
  511. mp = get_mgr_priv(mgr);
  512. if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
  513. continue;
  514. if (!need_go(mgr))
  515. continue;
  516. mp->busy = true;
  517. if (!dss_data.irq_enabled && need_isr())
  518. dss_register_vsync_isr();
  519. dispc_mgr_go(mgr->id);
  520. }
  521. }
  522. void dss_mgr_start_update(struct omap_overlay_manager *mgr)
  523. {
  524. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  525. unsigned long flags;
  526. int r;
  527. spin_lock_irqsave(&data_lock, flags);
  528. WARN_ON(mp->updating);
  529. r = dss_check_settings(mgr, mgr->device);
  530. if (r) {
  531. DSSERR("cannot start manual update: illegal configuration\n");
  532. spin_unlock_irqrestore(&data_lock, flags);
  533. return;
  534. }
  535. dss_mgr_write_regs(mgr);
  536. dss_write_regs_common();
  537. mp->updating = true;
  538. if (!dss_data.irq_enabled && need_isr())
  539. dss_register_vsync_isr();
  540. dispc_mgr_enable(mgr->id, true);
  541. spin_unlock_irqrestore(&data_lock, flags);
  542. }
  543. static void dss_apply_irq_handler(void *data, u32 mask);
  544. static void dss_register_vsync_isr(void)
  545. {
  546. const int num_mgrs = dss_feat_get_num_mgrs();
  547. u32 mask;
  548. int r, i;
  549. mask = 0;
  550. for (i = 0; i < num_mgrs; ++i)
  551. mask |= dispc_mgr_get_vsync_irq(i);
  552. for (i = 0; i < num_mgrs; ++i)
  553. mask |= dispc_mgr_get_framedone_irq(i);
  554. r = omap_dispc_register_isr(dss_apply_irq_handler, NULL, mask);
  555. WARN_ON(r);
  556. dss_data.irq_enabled = true;
  557. }
  558. static void dss_unregister_vsync_isr(void)
  559. {
  560. const int num_mgrs = dss_feat_get_num_mgrs();
  561. u32 mask;
  562. int r, i;
  563. mask = 0;
  564. for (i = 0; i < num_mgrs; ++i)
  565. mask |= dispc_mgr_get_vsync_irq(i);
  566. for (i = 0; i < num_mgrs; ++i)
  567. mask |= dispc_mgr_get_framedone_irq(i);
  568. r = omap_dispc_unregister_isr(dss_apply_irq_handler, NULL, mask);
  569. WARN_ON(r);
  570. dss_data.irq_enabled = false;
  571. }
  572. static void mgr_clear_shadow_dirty(struct omap_overlay_manager *mgr)
  573. {
  574. struct omap_overlay *ovl;
  575. struct mgr_priv_data *mp;
  576. struct ovl_priv_data *op;
  577. mp = get_mgr_priv(mgr);
  578. mp->shadow_info_dirty = false;
  579. list_for_each_entry(ovl, &mgr->overlays, list) {
  580. op = get_ovl_priv(ovl);
  581. op->shadow_info_dirty = false;
  582. op->shadow_extra_info_dirty = false;
  583. }
  584. }
  585. static void dss_apply_irq_handler(void *data, u32 mask)
  586. {
  587. const int num_mgrs = dss_feat_get_num_mgrs();
  588. int i;
  589. bool extra_updating;
  590. spin_lock(&data_lock);
  591. /* clear busy, updating flags, shadow_dirty flags */
  592. for (i = 0; i < num_mgrs; i++) {
  593. struct omap_overlay_manager *mgr;
  594. struct mgr_priv_data *mp;
  595. bool was_updating;
  596. mgr = omap_dss_get_overlay_manager(i);
  597. mp = get_mgr_priv(mgr);
  598. if (!mp->enabled)
  599. continue;
  600. was_updating = mp->updating;
  601. mp->updating = dispc_mgr_is_enabled(i);
  602. if (!mgr_manual_update(mgr)) {
  603. bool was_busy = mp->busy;
  604. mp->busy = dispc_mgr_go_busy(i);
  605. if (was_busy && !mp->busy)
  606. mgr_clear_shadow_dirty(mgr);
  607. } else {
  608. if (was_updating && !mp->updating)
  609. mgr_clear_shadow_dirty(mgr);
  610. }
  611. }
  612. dss_write_regs();
  613. dss_set_go_bits();
  614. extra_updating = extra_info_update_ongoing();
  615. if (!extra_updating)
  616. complete_all(&extra_updated_completion);
  617. if (!need_isr())
  618. dss_unregister_vsync_isr();
  619. spin_unlock(&data_lock);
  620. }
  621. static void omap_dss_mgr_apply_ovl(struct omap_overlay *ovl)
  622. {
  623. struct ovl_priv_data *op;
  624. op = get_ovl_priv(ovl);
  625. if (!op->user_info_dirty)
  626. return;
  627. op->user_info_dirty = false;
  628. op->info_dirty = true;
  629. op->info = op->user_info;
  630. }
  631. static void omap_dss_mgr_apply_mgr(struct omap_overlay_manager *mgr)
  632. {
  633. struct mgr_priv_data *mp;
  634. mp = get_mgr_priv(mgr);
  635. if (!mp->user_info_dirty)
  636. return;
  637. mp->user_info_dirty = false;
  638. mp->info_dirty = true;
  639. mp->info = mp->user_info;
  640. }
  641. int omap_dss_mgr_apply(struct omap_overlay_manager *mgr)
  642. {
  643. unsigned long flags;
  644. struct omap_overlay *ovl;
  645. int r;
  646. DSSDBG("omap_dss_mgr_apply(%s)\n", mgr->name);
  647. spin_lock_irqsave(&data_lock, flags);
  648. r = dss_check_settings_apply(mgr, mgr->device);
  649. if (r) {
  650. spin_unlock_irqrestore(&data_lock, flags);
  651. DSSERR("failed to apply settings: illegal configuration.\n");
  652. return r;
  653. }
  654. /* Configure overlays */
  655. list_for_each_entry(ovl, &mgr->overlays, list)
  656. omap_dss_mgr_apply_ovl(ovl);
  657. /* Configure manager */
  658. omap_dss_mgr_apply_mgr(mgr);
  659. dss_write_regs();
  660. dss_set_go_bits();
  661. spin_unlock_irqrestore(&data_lock, flags);
  662. return 0;
  663. }
  664. static void dss_apply_ovl_enable(struct omap_overlay *ovl, bool enable)
  665. {
  666. struct ovl_priv_data *op;
  667. op = get_ovl_priv(ovl);
  668. if (op->enabled == enable)
  669. return;
  670. op->enabled = enable;
  671. op->extra_info_dirty = true;
  672. }
  673. static void dss_apply_ovl_fifo_thresholds(struct omap_overlay *ovl,
  674. u32 fifo_low, u32 fifo_high)
  675. {
  676. struct ovl_priv_data *op = get_ovl_priv(ovl);
  677. if (op->fifo_low == fifo_low && op->fifo_high == fifo_high)
  678. return;
  679. op->fifo_low = fifo_low;
  680. op->fifo_high = fifo_high;
  681. op->extra_info_dirty = true;
  682. }
  683. static void dss_apply_fifo_merge(bool use_fifo_merge)
  684. {
  685. if (dss_data.fifo_merge == use_fifo_merge)
  686. return;
  687. dss_data.fifo_merge = use_fifo_merge;
  688. dss_data.fifo_merge_dirty = true;
  689. }
  690. static void dss_ovl_setup_fifo(struct omap_overlay *ovl,
  691. bool use_fifo_merge)
  692. {
  693. struct ovl_priv_data *op = get_ovl_priv(ovl);
  694. struct omap_dss_device *dssdev;
  695. u32 size, burst_size;
  696. u32 fifo_low, fifo_high;
  697. if (!op->enabled && !op->enabling)
  698. return;
  699. dssdev = ovl->manager->device;
  700. if (use_fifo_merge) {
  701. int i;
  702. size = 0;
  703. for (i = 0; i < omap_dss_get_num_overlays(); ++i)
  704. size += dispc_ovl_get_fifo_size(i);
  705. } else {
  706. size = dispc_ovl_get_fifo_size(ovl->id);
  707. }
  708. burst_size = dispc_ovl_get_burst_size(ovl->id);
  709. switch (dssdev->type) {
  710. case OMAP_DISPLAY_TYPE_DPI:
  711. case OMAP_DISPLAY_TYPE_DBI:
  712. case OMAP_DISPLAY_TYPE_SDI:
  713. case OMAP_DISPLAY_TYPE_VENC:
  714. case OMAP_DISPLAY_TYPE_HDMI:
  715. default_get_overlay_fifo_thresholds(ovl->id, size,
  716. burst_size, &fifo_low, &fifo_high);
  717. break;
  718. #ifdef CONFIG_OMAP2_DSS_DSI
  719. case OMAP_DISPLAY_TYPE_DSI:
  720. dsi_get_overlay_fifo_thresholds(ovl->id, size,
  721. burst_size, &fifo_low, &fifo_high);
  722. break;
  723. #endif
  724. default:
  725. BUG();
  726. }
  727. dss_apply_ovl_fifo_thresholds(ovl, fifo_low, fifo_high);
  728. }
  729. static void dss_mgr_setup_fifos(struct omap_overlay_manager *mgr,
  730. bool use_fifo_merge)
  731. {
  732. struct omap_overlay *ovl;
  733. struct mgr_priv_data *mp;
  734. mp = get_mgr_priv(mgr);
  735. if (!mp->enabled)
  736. return;
  737. list_for_each_entry(ovl, &mgr->overlays, list)
  738. dss_ovl_setup_fifo(ovl, use_fifo_merge);
  739. }
  740. static void dss_setup_fifos(bool use_fifo_merge)
  741. {
  742. const int num_mgrs = omap_dss_get_num_overlay_managers();
  743. struct omap_overlay_manager *mgr;
  744. int i;
  745. for (i = 0; i < num_mgrs; ++i) {
  746. mgr = omap_dss_get_overlay_manager(i);
  747. dss_mgr_setup_fifos(mgr, use_fifo_merge);
  748. }
  749. }
  750. static int get_num_used_managers(void)
  751. {
  752. const int num_mgrs = omap_dss_get_num_overlay_managers();
  753. struct omap_overlay_manager *mgr;
  754. struct mgr_priv_data *mp;
  755. int i;
  756. int enabled_mgrs;
  757. enabled_mgrs = 0;
  758. for (i = 0; i < num_mgrs; ++i) {
  759. mgr = omap_dss_get_overlay_manager(i);
  760. mp = get_mgr_priv(mgr);
  761. if (!mp->enabled)
  762. continue;
  763. enabled_mgrs++;
  764. }
  765. return enabled_mgrs;
  766. }
  767. static int get_num_used_overlays(void)
  768. {
  769. const int num_ovls = omap_dss_get_num_overlays();
  770. struct omap_overlay *ovl;
  771. struct ovl_priv_data *op;
  772. struct mgr_priv_data *mp;
  773. int i;
  774. int enabled_ovls;
  775. enabled_ovls = 0;
  776. for (i = 0; i < num_ovls; ++i) {
  777. ovl = omap_dss_get_overlay(i);
  778. op = get_ovl_priv(ovl);
  779. if (!op->enabled && !op->enabling)
  780. continue;
  781. mp = get_mgr_priv(ovl->manager);
  782. if (!mp->enabled)
  783. continue;
  784. enabled_ovls++;
  785. }
  786. return enabled_ovls;
  787. }
  788. static bool get_use_fifo_merge(void)
  789. {
  790. int enabled_mgrs = get_num_used_managers();
  791. int enabled_ovls = get_num_used_overlays();
  792. if (!dss_has_feature(FEAT_FIFO_MERGE))
  793. return false;
  794. /*
  795. * In theory the only requirement for fifomerge is enabled_ovls <= 1.
  796. * However, if we have two managers enabled and set/unset the fifomerge,
  797. * we need to set the GO bits in particular sequence for the managers,
  798. * and wait in between.
  799. *
  800. * This is rather difficult as new apply calls can happen at any time,
  801. * so we simplify the problem by requiring also that enabled_mgrs <= 1.
  802. * In practice this shouldn't matter, because when only one overlay is
  803. * enabled, most likely only one output is enabled.
  804. */
  805. return enabled_mgrs <= 1 && enabled_ovls <= 1;
  806. }
  807. int dss_mgr_enable(struct omap_overlay_manager *mgr)
  808. {
  809. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  810. unsigned long flags;
  811. int r;
  812. bool fifo_merge;
  813. mutex_lock(&apply_lock);
  814. if (mp->enabled)
  815. goto out;
  816. spin_lock_irqsave(&data_lock, flags);
  817. mp->enabled = true;
  818. r = dss_check_settings(mgr, mgr->device);
  819. if (r) {
  820. DSSERR("failed to enable manager %d: check_settings failed\n",
  821. mgr->id);
  822. goto err;
  823. }
  824. /* step 1: setup fifos/fifomerge before enabling the manager */
  825. fifo_merge = get_use_fifo_merge();
  826. dss_setup_fifos(fifo_merge);
  827. dss_apply_fifo_merge(fifo_merge);
  828. dss_write_regs();
  829. dss_set_go_bits();
  830. spin_unlock_irqrestore(&data_lock, flags);
  831. /* wait until fifo config is in */
  832. wait_pending_extra_info_updates();
  833. /* step 2: enable the manager */
  834. spin_lock_irqsave(&data_lock, flags);
  835. if (!mgr_manual_update(mgr))
  836. mp->updating = true;
  837. spin_unlock_irqrestore(&data_lock, flags);
  838. if (!mgr_manual_update(mgr))
  839. dispc_mgr_enable(mgr->id, true);
  840. out:
  841. mutex_unlock(&apply_lock);
  842. return 0;
  843. err:
  844. mp->enabled = false;
  845. spin_unlock_irqrestore(&data_lock, flags);
  846. mutex_unlock(&apply_lock);
  847. return r;
  848. }
  849. void dss_mgr_disable(struct omap_overlay_manager *mgr)
  850. {
  851. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  852. unsigned long flags;
  853. bool fifo_merge;
  854. mutex_lock(&apply_lock);
  855. if (!mp->enabled)
  856. goto out;
  857. if (!mgr_manual_update(mgr))
  858. dispc_mgr_enable(mgr->id, false);
  859. spin_lock_irqsave(&data_lock, flags);
  860. mp->updating = false;
  861. mp->enabled = false;
  862. fifo_merge = get_use_fifo_merge();
  863. dss_setup_fifos(fifo_merge);
  864. dss_apply_fifo_merge(fifo_merge);
  865. dss_write_regs();
  866. dss_set_go_bits();
  867. spin_unlock_irqrestore(&data_lock, flags);
  868. wait_pending_extra_info_updates();
  869. out:
  870. mutex_unlock(&apply_lock);
  871. }
  872. int dss_mgr_set_info(struct omap_overlay_manager *mgr,
  873. struct omap_overlay_manager_info *info)
  874. {
  875. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  876. unsigned long flags;
  877. int r;
  878. r = dss_mgr_simple_check(mgr, info);
  879. if (r)
  880. return r;
  881. spin_lock_irqsave(&data_lock, flags);
  882. mp->user_info = *info;
  883. mp->user_info_dirty = true;
  884. spin_unlock_irqrestore(&data_lock, flags);
  885. return 0;
  886. }
  887. void dss_mgr_get_info(struct omap_overlay_manager *mgr,
  888. struct omap_overlay_manager_info *info)
  889. {
  890. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  891. unsigned long flags;
  892. spin_lock_irqsave(&data_lock, flags);
  893. *info = mp->user_info;
  894. spin_unlock_irqrestore(&data_lock, flags);
  895. }
  896. int dss_mgr_set_device(struct omap_overlay_manager *mgr,
  897. struct omap_dss_device *dssdev)
  898. {
  899. int r;
  900. mutex_lock(&apply_lock);
  901. if (dssdev->manager) {
  902. DSSERR("display '%s' already has a manager '%s'\n",
  903. dssdev->name, dssdev->manager->name);
  904. r = -EINVAL;
  905. goto err;
  906. }
  907. if ((mgr->supported_displays & dssdev->type) == 0) {
  908. DSSERR("display '%s' does not support manager '%s'\n",
  909. dssdev->name, mgr->name);
  910. r = -EINVAL;
  911. goto err;
  912. }
  913. dssdev->manager = mgr;
  914. mgr->device = dssdev;
  915. mutex_unlock(&apply_lock);
  916. return 0;
  917. err:
  918. mutex_unlock(&apply_lock);
  919. return r;
  920. }
  921. int dss_mgr_unset_device(struct omap_overlay_manager *mgr)
  922. {
  923. int r;
  924. mutex_lock(&apply_lock);
  925. if (!mgr->device) {
  926. DSSERR("failed to unset display, display not set.\n");
  927. r = -EINVAL;
  928. goto err;
  929. }
  930. /*
  931. * Don't allow currently enabled displays to have the overlay manager
  932. * pulled out from underneath them
  933. */
  934. if (mgr->device->state != OMAP_DSS_DISPLAY_DISABLED) {
  935. r = -EINVAL;
  936. goto err;
  937. }
  938. mgr->device->manager = NULL;
  939. mgr->device = NULL;
  940. mutex_unlock(&apply_lock);
  941. return 0;
  942. err:
  943. mutex_unlock(&apply_lock);
  944. return r;
  945. }
  946. int dss_ovl_set_info(struct omap_overlay *ovl,
  947. struct omap_overlay_info *info)
  948. {
  949. struct ovl_priv_data *op = get_ovl_priv(ovl);
  950. unsigned long flags;
  951. int r;
  952. r = dss_ovl_simple_check(ovl, info);
  953. if (r)
  954. return r;
  955. spin_lock_irqsave(&data_lock, flags);
  956. op->user_info = *info;
  957. op->user_info_dirty = true;
  958. spin_unlock_irqrestore(&data_lock, flags);
  959. return 0;
  960. }
  961. void dss_ovl_get_info(struct omap_overlay *ovl,
  962. struct omap_overlay_info *info)
  963. {
  964. struct ovl_priv_data *op = get_ovl_priv(ovl);
  965. unsigned long flags;
  966. spin_lock_irqsave(&data_lock, flags);
  967. *info = op->user_info;
  968. spin_unlock_irqrestore(&data_lock, flags);
  969. }
  970. int dss_ovl_set_manager(struct omap_overlay *ovl,
  971. struct omap_overlay_manager *mgr)
  972. {
  973. struct ovl_priv_data *op = get_ovl_priv(ovl);
  974. unsigned long flags;
  975. int r;
  976. if (!mgr)
  977. return -EINVAL;
  978. mutex_lock(&apply_lock);
  979. if (ovl->manager) {
  980. DSSERR("overlay '%s' already has a manager '%s'\n",
  981. ovl->name, ovl->manager->name);
  982. r = -EINVAL;
  983. goto err;
  984. }
  985. spin_lock_irqsave(&data_lock, flags);
  986. if (op->enabled) {
  987. spin_unlock_irqrestore(&data_lock, flags);
  988. DSSERR("overlay has to be disabled to change the manager\n");
  989. r = -EINVAL;
  990. goto err;
  991. }
  992. op->channel = mgr->id;
  993. op->extra_info_dirty = true;
  994. ovl->manager = mgr;
  995. list_add_tail(&ovl->list, &mgr->overlays);
  996. spin_unlock_irqrestore(&data_lock, flags);
  997. /* XXX: When there is an overlay on a DSI manual update display, and
  998. * the overlay is first disabled, then moved to tv, and enabled, we
  999. * seem to get SYNC_LOST_DIGIT error.
  1000. *
  1001. * Waiting doesn't seem to help, but updating the manual update display
  1002. * after disabling the overlay seems to fix this. This hints that the
  1003. * overlay is perhaps somehow tied to the LCD output until the output
  1004. * is updated.
  1005. *
  1006. * Userspace workaround for this is to update the LCD after disabling
  1007. * the overlay, but before moving the overlay to TV.
  1008. */
  1009. mutex_unlock(&apply_lock);
  1010. return 0;
  1011. err:
  1012. mutex_unlock(&apply_lock);
  1013. return r;
  1014. }
  1015. int dss_ovl_unset_manager(struct omap_overlay *ovl)
  1016. {
  1017. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1018. unsigned long flags;
  1019. int r;
  1020. mutex_lock(&apply_lock);
  1021. if (!ovl->manager) {
  1022. DSSERR("failed to detach overlay: manager not set\n");
  1023. r = -EINVAL;
  1024. goto err;
  1025. }
  1026. spin_lock_irqsave(&data_lock, flags);
  1027. if (op->enabled) {
  1028. spin_unlock_irqrestore(&data_lock, flags);
  1029. DSSERR("overlay has to be disabled to unset the manager\n");
  1030. r = -EINVAL;
  1031. goto err;
  1032. }
  1033. op->channel = -1;
  1034. ovl->manager = NULL;
  1035. list_del(&ovl->list);
  1036. spin_unlock_irqrestore(&data_lock, flags);
  1037. mutex_unlock(&apply_lock);
  1038. return 0;
  1039. err:
  1040. mutex_unlock(&apply_lock);
  1041. return r;
  1042. }
  1043. bool dss_ovl_is_enabled(struct omap_overlay *ovl)
  1044. {
  1045. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1046. unsigned long flags;
  1047. bool e;
  1048. spin_lock_irqsave(&data_lock, flags);
  1049. e = op->enabled;
  1050. spin_unlock_irqrestore(&data_lock, flags);
  1051. return e;
  1052. }
  1053. int dss_ovl_enable(struct omap_overlay *ovl)
  1054. {
  1055. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1056. unsigned long flags;
  1057. bool fifo_merge;
  1058. int r;
  1059. mutex_lock(&apply_lock);
  1060. if (op->enabled) {
  1061. r = 0;
  1062. goto err1;
  1063. }
  1064. if (ovl->manager == NULL || ovl->manager->device == NULL) {
  1065. r = -EINVAL;
  1066. goto err1;
  1067. }
  1068. spin_lock_irqsave(&data_lock, flags);
  1069. op->enabling = true;
  1070. r = dss_check_settings(ovl->manager, ovl->manager->device);
  1071. if (r) {
  1072. DSSERR("failed to enable overlay %d: check_settings failed\n",
  1073. ovl->id);
  1074. goto err2;
  1075. }
  1076. /* step 1: configure fifos/fifomerge for currently enabled ovls */
  1077. fifo_merge = get_use_fifo_merge();
  1078. dss_setup_fifos(fifo_merge);
  1079. dss_apply_fifo_merge(fifo_merge);
  1080. dss_write_regs();
  1081. dss_set_go_bits();
  1082. spin_unlock_irqrestore(&data_lock, flags);
  1083. /* wait for fifo configs to go in */
  1084. wait_pending_extra_info_updates();
  1085. /* step 2: enable the overlay */
  1086. spin_lock_irqsave(&data_lock, flags);
  1087. op->enabling = false;
  1088. dss_apply_ovl_enable(ovl, true);
  1089. dss_write_regs();
  1090. dss_set_go_bits();
  1091. spin_unlock_irqrestore(&data_lock, flags);
  1092. /* wait for overlay to be enabled */
  1093. wait_pending_extra_info_updates();
  1094. mutex_unlock(&apply_lock);
  1095. return 0;
  1096. err2:
  1097. op->enabling = false;
  1098. spin_unlock_irqrestore(&data_lock, flags);
  1099. err1:
  1100. mutex_unlock(&apply_lock);
  1101. return r;
  1102. }
  1103. int dss_ovl_disable(struct omap_overlay *ovl)
  1104. {
  1105. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1106. unsigned long flags;
  1107. bool fifo_merge;
  1108. int r;
  1109. mutex_lock(&apply_lock);
  1110. if (!op->enabled) {
  1111. r = 0;
  1112. goto err;
  1113. }
  1114. if (ovl->manager == NULL || ovl->manager->device == NULL) {
  1115. r = -EINVAL;
  1116. goto err;
  1117. }
  1118. /* step 1: disable the overlay */
  1119. spin_lock_irqsave(&data_lock, flags);
  1120. dss_apply_ovl_enable(ovl, false);
  1121. dss_write_regs();
  1122. dss_set_go_bits();
  1123. spin_unlock_irqrestore(&data_lock, flags);
  1124. /* wait for the overlay to be disabled */
  1125. wait_pending_extra_info_updates();
  1126. /* step 2: configure fifos/fifomerge */
  1127. spin_lock_irqsave(&data_lock, flags);
  1128. fifo_merge = get_use_fifo_merge();
  1129. dss_setup_fifos(fifo_merge);
  1130. dss_apply_fifo_merge(fifo_merge);
  1131. dss_write_regs();
  1132. dss_set_go_bits();
  1133. spin_unlock_irqrestore(&data_lock, flags);
  1134. /* wait for fifo config to go in */
  1135. wait_pending_extra_info_updates();
  1136. mutex_unlock(&apply_lock);
  1137. return 0;
  1138. err:
  1139. mutex_unlock(&apply_lock);
  1140. return r;
  1141. }