pm3fb.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584
  1. /*
  2. * linux/drivers/video/pm3fb.c -- 3DLabs Permedia3 frame buffer device
  3. *
  4. * Copyright (C) 2001 Romain Dolbeau <romain@dolbeau.org>.
  5. *
  6. * Ported to 2.6 kernel on 1 May 2007 by Krzysztof Helt <krzysztof.h1@wp.pl>
  7. * based on pm2fb.c
  8. *
  9. * Based on code written by:
  10. * Sven Luther, <luther@dpt-info.u-strasbg.fr>
  11. * Alan Hourihane, <alanh@fairlite.demon.co.uk>
  12. * Russell King, <rmk@arm.linux.org.uk>
  13. * Based on linux/drivers/video/skeletonfb.c:
  14. * Copyright (C) 1997 Geert Uytterhoeven
  15. * Based on linux/driver/video/pm2fb.c:
  16. * Copyright (C) 1998-1999 Ilario Nardinocchi (nardinoc@CS.UniBO.IT)
  17. * Copyright (C) 1999 Jakub Jelinek (jakub@redhat.com)
  18. *
  19. * This file is subject to the terms and conditions of the GNU General Public
  20. * License. See the file COPYING in the main directory of this archive for
  21. * more details.
  22. *
  23. */
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/errno.h>
  27. #include <linux/string.h>
  28. #include <linux/mm.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/fb.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #ifdef CONFIG_MTRR
  35. #include <asm/mtrr.h>
  36. #endif
  37. #include <video/pm3fb.h>
  38. #if !defined(CONFIG_PCI)
  39. #error "Only generic PCI cards supported."
  40. #endif
  41. #undef PM3FB_MASTER_DEBUG
  42. #ifdef PM3FB_MASTER_DEBUG
  43. #define DPRINTK(a, b...) \
  44. printk(KERN_DEBUG "pm3fb: %s: " a, __FUNCTION__ , ## b)
  45. #else
  46. #define DPRINTK(a, b...)
  47. #endif
  48. #define PM3_PIXMAP_SIZE (2048 * 4)
  49. /*
  50. * Driver data
  51. */
  52. static int hwcursor = 1;
  53. static char *mode_option __devinitdata;
  54. static int noaccel __devinitdata;
  55. /* mtrr option */
  56. #ifdef CONFIG_MTRR
  57. static int nomtrr __devinitdata;
  58. #endif
  59. /*
  60. * This structure defines the hardware state of the graphics card. Normally
  61. * you place this in a header file in linux/include/video. This file usually
  62. * also includes register information. That allows other driver subsystems
  63. * and userland applications the ability to use the same header file to
  64. * avoid duplicate work and easy porting of software.
  65. */
  66. struct pm3_par {
  67. unsigned char __iomem *v_regs;/* virtual address of p_regs */
  68. u32 video; /* video flags before blanking */
  69. u32 base; /* screen base in 128 bits unit */
  70. u32 palette[16];
  71. int mtrr_handle;
  72. };
  73. /*
  74. * Here we define the default structs fb_fix_screeninfo and fb_var_screeninfo
  75. * if we don't use modedb. If we do use modedb see pm3fb_init how to use it
  76. * to get a fb_var_screeninfo. Otherwise define a default var as well.
  77. */
  78. static struct fb_fix_screeninfo pm3fb_fix __devinitdata = {
  79. .id = "Permedia3",
  80. .type = FB_TYPE_PACKED_PIXELS,
  81. .visual = FB_VISUAL_PSEUDOCOLOR,
  82. .xpanstep = 1,
  83. .ypanstep = 1,
  84. .ywrapstep = 0,
  85. .accel = FB_ACCEL_3DLABS_PERMEDIA3,
  86. };
  87. /*
  88. * Utility functions
  89. */
  90. static inline u32 PM3_READ_REG(struct pm3_par *par, s32 off)
  91. {
  92. return fb_readl(par->v_regs + off);
  93. }
  94. static inline void PM3_WRITE_REG(struct pm3_par *par, s32 off, u32 v)
  95. {
  96. fb_writel(v, par->v_regs + off);
  97. }
  98. static inline void PM3_WAIT(struct pm3_par *par, u32 n)
  99. {
  100. while (PM3_READ_REG(par, PM3InFIFOSpace) < n);
  101. }
  102. static inline void PM3_WRITE_DAC_REG(struct pm3_par *par, unsigned r, u8 v)
  103. {
  104. PM3_WAIT(par, 3);
  105. PM3_WRITE_REG(par, PM3RD_IndexHigh, (r >> 8) & 0xff);
  106. PM3_WRITE_REG(par, PM3RD_IndexLow, r & 0xff);
  107. wmb();
  108. PM3_WRITE_REG(par, PM3RD_IndexedData, v);
  109. wmb();
  110. }
  111. static inline void pm3fb_set_color(struct pm3_par *par, unsigned char regno,
  112. unsigned char r, unsigned char g, unsigned char b)
  113. {
  114. PM3_WAIT(par, 4);
  115. PM3_WRITE_REG(par, PM3RD_PaletteWriteAddress, regno);
  116. wmb();
  117. PM3_WRITE_REG(par, PM3RD_PaletteData, r);
  118. wmb();
  119. PM3_WRITE_REG(par, PM3RD_PaletteData, g);
  120. wmb();
  121. PM3_WRITE_REG(par, PM3RD_PaletteData, b);
  122. wmb();
  123. }
  124. static void pm3fb_clear_colormap(struct pm3_par *par,
  125. unsigned char r, unsigned char g, unsigned char b)
  126. {
  127. int i;
  128. for (i = 0; i < 256 ; i++)
  129. pm3fb_set_color(par, i, r, g, b);
  130. }
  131. /* Calculating various clock parameters */
  132. static void pm3fb_calculate_clock(unsigned long reqclock,
  133. unsigned char *prescale,
  134. unsigned char *feedback,
  135. unsigned char *postscale)
  136. {
  137. int f, pre, post;
  138. unsigned long freq;
  139. long freqerr = 1000;
  140. long currerr;
  141. for (f = 1; f < 256; f++) {
  142. for (pre = 1; pre < 256; pre++) {
  143. for (post = 0; post < 5; post++) {
  144. freq = ((2*PM3_REF_CLOCK * f) >> post) / pre;
  145. currerr = (reqclock > freq)
  146. ? reqclock - freq
  147. : freq - reqclock;
  148. if (currerr < freqerr) {
  149. freqerr = currerr;
  150. *feedback = f;
  151. *prescale = pre;
  152. *postscale = post;
  153. }
  154. }
  155. }
  156. }
  157. }
  158. static inline int pm3fb_depth(const struct fb_var_screeninfo *var)
  159. {
  160. if (var->bits_per_pixel == 16)
  161. return var->red.length + var->green.length
  162. + var->blue.length;
  163. return var->bits_per_pixel;
  164. }
  165. static inline int pm3fb_shift_bpp(unsigned bpp, int v)
  166. {
  167. switch (bpp) {
  168. case 8:
  169. return (v >> 4);
  170. case 16:
  171. return (v >> 3);
  172. case 32:
  173. return (v >> 2);
  174. }
  175. DPRINTK("Unsupported depth %u\n", bpp);
  176. return 0;
  177. }
  178. /* acceleration */
  179. static int pm3fb_sync(struct fb_info *info)
  180. {
  181. struct pm3_par *par = info->par;
  182. PM3_WAIT(par, 2);
  183. PM3_WRITE_REG(par, PM3FilterMode, PM3FilterModeSync);
  184. PM3_WRITE_REG(par, PM3Sync, 0);
  185. mb();
  186. do {
  187. while ((PM3_READ_REG(par, PM3OutFIFOWords)) == 0);
  188. rmb();
  189. } while ((PM3_READ_REG(par, PM3OutputFifo)) != PM3Sync_Tag);
  190. return 0;
  191. }
  192. static void pm3fb_init_engine(struct fb_info *info)
  193. {
  194. struct pm3_par *par = info->par;
  195. const u32 width = (info->var.xres_virtual + 7) & ~7;
  196. PM3_WAIT(par, 50);
  197. PM3_WRITE_REG(par, PM3FilterMode, PM3FilterModeSync);
  198. PM3_WRITE_REG(par, PM3StatisticMode, 0x0);
  199. PM3_WRITE_REG(par, PM3DeltaMode, 0x0);
  200. PM3_WRITE_REG(par, PM3RasterizerMode, 0x0);
  201. PM3_WRITE_REG(par, PM3ScissorMode, 0x0);
  202. PM3_WRITE_REG(par, PM3LineStippleMode, 0x0);
  203. PM3_WRITE_REG(par, PM3AreaStippleMode, 0x0);
  204. PM3_WRITE_REG(par, PM3GIDMode, 0x0);
  205. PM3_WRITE_REG(par, PM3DepthMode, 0x0);
  206. PM3_WRITE_REG(par, PM3StencilMode, 0x0);
  207. PM3_WRITE_REG(par, PM3StencilData, 0x0);
  208. PM3_WRITE_REG(par, PM3ColorDDAMode, 0x0);
  209. PM3_WRITE_REG(par, PM3TextureCoordMode, 0x0);
  210. PM3_WRITE_REG(par, PM3TextureIndexMode0, 0x0);
  211. PM3_WRITE_REG(par, PM3TextureIndexMode1, 0x0);
  212. PM3_WRITE_REG(par, PM3TextureReadMode, 0x0);
  213. PM3_WRITE_REG(par, PM3LUTMode, 0x0);
  214. PM3_WRITE_REG(par, PM3TextureFilterMode, 0x0);
  215. PM3_WRITE_REG(par, PM3TextureCompositeMode, 0x0);
  216. PM3_WRITE_REG(par, PM3TextureApplicationMode, 0x0);
  217. PM3_WRITE_REG(par, PM3TextureCompositeColorMode1, 0x0);
  218. PM3_WRITE_REG(par, PM3TextureCompositeAlphaMode1, 0x0);
  219. PM3_WRITE_REG(par, PM3TextureCompositeColorMode0, 0x0);
  220. PM3_WRITE_REG(par, PM3TextureCompositeAlphaMode0, 0x0);
  221. PM3_WRITE_REG(par, PM3FogMode, 0x0);
  222. PM3_WRITE_REG(par, PM3ChromaTestMode, 0x0);
  223. PM3_WRITE_REG(par, PM3AlphaTestMode, 0x0);
  224. PM3_WRITE_REG(par, PM3AntialiasMode, 0x0);
  225. PM3_WRITE_REG(par, PM3YUVMode, 0x0);
  226. PM3_WRITE_REG(par, PM3AlphaBlendColorMode, 0x0);
  227. PM3_WRITE_REG(par, PM3AlphaBlendAlphaMode, 0x0);
  228. PM3_WRITE_REG(par, PM3DitherMode, 0x0);
  229. PM3_WRITE_REG(par, PM3LogicalOpMode, 0x0);
  230. PM3_WRITE_REG(par, PM3RouterMode, 0x0);
  231. PM3_WRITE_REG(par, PM3Window, 0x0);
  232. PM3_WRITE_REG(par, PM3Config2D, 0x0);
  233. PM3_WRITE_REG(par, PM3SpanColorMask, 0xffffffff);
  234. PM3_WRITE_REG(par, PM3XBias, 0x0);
  235. PM3_WRITE_REG(par, PM3YBias, 0x0);
  236. PM3_WRITE_REG(par, PM3DeltaControl, 0x0);
  237. PM3_WRITE_REG(par, PM3BitMaskPattern, 0xffffffff);
  238. PM3_WRITE_REG(par, PM3FBDestReadEnables,
  239. PM3FBDestReadEnables_E(0xff) |
  240. PM3FBDestReadEnables_R(0xff) |
  241. PM3FBDestReadEnables_ReferenceAlpha(0xff));
  242. PM3_WRITE_REG(par, PM3FBDestReadBufferAddr0, 0x0);
  243. PM3_WRITE_REG(par, PM3FBDestReadBufferOffset0, 0x0);
  244. PM3_WRITE_REG(par, PM3FBDestReadBufferWidth0,
  245. PM3FBDestReadBufferWidth_Width(width));
  246. PM3_WRITE_REG(par, PM3FBDestReadMode,
  247. PM3FBDestReadMode_ReadEnable |
  248. PM3FBDestReadMode_Enable0);
  249. PM3_WRITE_REG(par, PM3FBSourceReadBufferAddr, 0x0);
  250. PM3_WRITE_REG(par, PM3FBSourceReadBufferOffset, 0x0);
  251. PM3_WRITE_REG(par, PM3FBSourceReadBufferWidth,
  252. PM3FBSourceReadBufferWidth_Width(width));
  253. PM3_WRITE_REG(par, PM3FBSourceReadMode,
  254. PM3FBSourceReadMode_Blocking |
  255. PM3FBSourceReadMode_ReadEnable);
  256. PM3_WAIT(par, 2);
  257. {
  258. /* invert bits in bitmask */
  259. unsigned long rm = 1 | (3 << 7);
  260. switch (info->var.bits_per_pixel) {
  261. case 8:
  262. PM3_WRITE_REG(par, PM3PixelSize,
  263. PM3PixelSize_GLOBAL_8BIT);
  264. #ifdef __BIG_ENDIAN
  265. rm |= 3 << 15;
  266. #endif
  267. break;
  268. case 16:
  269. PM3_WRITE_REG(par, PM3PixelSize,
  270. PM3PixelSize_GLOBAL_16BIT);
  271. #ifdef __BIG_ENDIAN
  272. rm |= 2 << 15;
  273. #endif
  274. break;
  275. case 32:
  276. PM3_WRITE_REG(par, PM3PixelSize,
  277. PM3PixelSize_GLOBAL_32BIT);
  278. break;
  279. default:
  280. DPRINTK(1, "Unsupported depth %d\n",
  281. info->var.bits_per_pixel);
  282. break;
  283. }
  284. PM3_WRITE_REG(par, PM3RasterizerMode, rm);
  285. }
  286. PM3_WAIT(par, 20);
  287. PM3_WRITE_REG(par, PM3FBSoftwareWriteMask, 0xffffffff);
  288. PM3_WRITE_REG(par, PM3FBHardwareWriteMask, 0xffffffff);
  289. PM3_WRITE_REG(par, PM3FBWriteMode,
  290. PM3FBWriteMode_WriteEnable |
  291. PM3FBWriteMode_OpaqueSpan |
  292. PM3FBWriteMode_Enable0);
  293. PM3_WRITE_REG(par, PM3FBWriteBufferAddr0, 0x0);
  294. PM3_WRITE_REG(par, PM3FBWriteBufferOffset0, 0x0);
  295. PM3_WRITE_REG(par, PM3FBWriteBufferWidth0,
  296. PM3FBWriteBufferWidth_Width(width));
  297. PM3_WRITE_REG(par, PM3SizeOfFramebuffer, 0x0);
  298. {
  299. /* size in lines of FB */
  300. unsigned long sofb = info->screen_size /
  301. info->fix.line_length;
  302. if (sofb > 4095)
  303. PM3_WRITE_REG(par, PM3SizeOfFramebuffer, 4095);
  304. else
  305. PM3_WRITE_REG(par, PM3SizeOfFramebuffer, sofb);
  306. switch (info->var.bits_per_pixel) {
  307. case 8:
  308. PM3_WRITE_REG(par, PM3DitherMode,
  309. (1 << 10) | (2 << 3));
  310. break;
  311. case 16:
  312. PM3_WRITE_REG(par, PM3DitherMode,
  313. (1 << 10) | (1 << 3));
  314. break;
  315. case 32:
  316. PM3_WRITE_REG(par, PM3DitherMode,
  317. (1 << 10) | (0 << 3));
  318. break;
  319. default:
  320. DPRINTK(1, "Unsupported depth %d\n",
  321. info->current_par->depth);
  322. break;
  323. }
  324. }
  325. PM3_WRITE_REG(par, PM3dXDom, 0x0);
  326. PM3_WRITE_REG(par, PM3dXSub, 0x0);
  327. PM3_WRITE_REG(par, PM3dY, 1 << 16);
  328. PM3_WRITE_REG(par, PM3StartXDom, 0x0);
  329. PM3_WRITE_REG(par, PM3StartXSub, 0x0);
  330. PM3_WRITE_REG(par, PM3StartY, 0x0);
  331. PM3_WRITE_REG(par, PM3Count, 0x0);
  332. /* Disable LocalBuffer. better safe than sorry */
  333. PM3_WRITE_REG(par, PM3LBDestReadMode, 0x0);
  334. PM3_WRITE_REG(par, PM3LBDestReadEnables, 0x0);
  335. PM3_WRITE_REG(par, PM3LBSourceReadMode, 0x0);
  336. PM3_WRITE_REG(par, PM3LBWriteMode, 0x0);
  337. pm3fb_sync(info);
  338. }
  339. static void pm3fb_fillrect(struct fb_info *info,
  340. const struct fb_fillrect *region)
  341. {
  342. struct pm3_par *par = info->par;
  343. struct fb_fillrect modded;
  344. int vxres, vyres;
  345. int rop;
  346. u32 color = (info->fix.visual == FB_VISUAL_TRUECOLOR) ?
  347. ((u32 *)info->pseudo_palette)[region->color] : region->color;
  348. if (info->state != FBINFO_STATE_RUNNING)
  349. return;
  350. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  351. cfb_fillrect(info, region);
  352. return;
  353. }
  354. if (region->rop == ROP_COPY )
  355. rop = PM3Config2D_ForegroundROP(0x3); /* GXcopy */
  356. else
  357. rop = PM3Config2D_ForegroundROP(0x6) | /* GXxor */
  358. PM3Config2D_FBDestReadEnable;
  359. vxres = info->var.xres_virtual;
  360. vyres = info->var.yres_virtual;
  361. memcpy(&modded, region, sizeof(struct fb_fillrect));
  362. if (!modded.width || !modded.height ||
  363. modded.dx >= vxres || modded.dy >= vyres)
  364. return;
  365. if (modded.dx + modded.width > vxres)
  366. modded.width = vxres - modded.dx;
  367. if (modded.dy + modded.height > vyres)
  368. modded.height = vyres - modded.dy;
  369. if (info->var.bits_per_pixel == 8)
  370. color |= color << 8;
  371. if (info->var.bits_per_pixel <= 16)
  372. color |= color << 16;
  373. PM3_WAIT(par, 4);
  374. /* ROP Ox3 is GXcopy */
  375. PM3_WRITE_REG(par, PM3Config2D,
  376. PM3Config2D_UseConstantSource |
  377. PM3Config2D_ForegroundROPEnable |
  378. rop |
  379. PM3Config2D_FBWriteEnable);
  380. PM3_WRITE_REG(par, PM3ForegroundColor, color);
  381. PM3_WRITE_REG(par, PM3RectanglePosition,
  382. PM3RectanglePosition_XOffset(modded.dx) |
  383. PM3RectanglePosition_YOffset(modded.dy));
  384. PM3_WRITE_REG(par, PM3Render2D,
  385. PM3Render2D_XPositive |
  386. PM3Render2D_YPositive |
  387. PM3Render2D_Operation_Normal |
  388. PM3Render2D_SpanOperation |
  389. PM3Render2D_Width(modded.width) |
  390. PM3Render2D_Height(modded.height));
  391. }
  392. static void pm3fb_copyarea(struct fb_info *info,
  393. const struct fb_copyarea *area)
  394. {
  395. struct pm3_par *par = info->par;
  396. struct fb_copyarea modded;
  397. u32 vxres, vyres;
  398. int x_align, o_x, o_y;
  399. if (info->state != FBINFO_STATE_RUNNING)
  400. return;
  401. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  402. cfb_copyarea(info, area);
  403. return;
  404. }
  405. memcpy(&modded, area, sizeof(struct fb_copyarea));
  406. vxres = info->var.xres_virtual;
  407. vyres = info->var.yres_virtual;
  408. if (!modded.width || !modded.height ||
  409. modded.sx >= vxres || modded.sy >= vyres ||
  410. modded.dx >= vxres || modded.dy >= vyres)
  411. return;
  412. if (modded.sx + modded.width > vxres)
  413. modded.width = vxres - modded.sx;
  414. if (modded.dx + modded.width > vxres)
  415. modded.width = vxres - modded.dx;
  416. if (modded.sy + modded.height > vyres)
  417. modded.height = vyres - modded.sy;
  418. if (modded.dy + modded.height > vyres)
  419. modded.height = vyres - modded.dy;
  420. o_x = modded.sx - modded.dx; /*(sx > dx ) ? (sx - dx) : (dx - sx); */
  421. o_y = modded.sy - modded.dy; /*(sy > dy ) ? (sy - dy) : (dy - sy); */
  422. x_align = (modded.sx & 0x1f);
  423. PM3_WAIT(par, 6);
  424. PM3_WRITE_REG(par, PM3Config2D,
  425. PM3Config2D_UserScissorEnable |
  426. PM3Config2D_ForegroundROPEnable |
  427. PM3Config2D_Blocking |
  428. PM3Config2D_ForegroundROP(0x3) | /* Ox3 is GXcopy */
  429. PM3Config2D_FBWriteEnable);
  430. PM3_WRITE_REG(par, PM3ScissorMinXY,
  431. ((modded.dy & 0x0fff) << 16) | (modded.dx & 0x0fff));
  432. PM3_WRITE_REG(par, PM3ScissorMaxXY,
  433. (((modded.dy + modded.height) & 0x0fff) << 16) |
  434. ((modded.dx + modded.width) & 0x0fff));
  435. PM3_WRITE_REG(par, PM3FBSourceReadBufferOffset,
  436. PM3FBSourceReadBufferOffset_XOffset(o_x) |
  437. PM3FBSourceReadBufferOffset_YOffset(o_y));
  438. PM3_WRITE_REG(par, PM3RectanglePosition,
  439. PM3RectanglePosition_XOffset(modded.dx - x_align) |
  440. PM3RectanglePosition_YOffset(modded.dy));
  441. PM3_WRITE_REG(par, PM3Render2D,
  442. ((modded.sx > modded.dx) ? PM3Render2D_XPositive : 0) |
  443. ((modded.sy > modded.dy) ? PM3Render2D_YPositive : 0) |
  444. PM3Render2D_Operation_Normal |
  445. PM3Render2D_SpanOperation |
  446. PM3Render2D_FBSourceReadEnable |
  447. PM3Render2D_Width(modded.width + x_align) |
  448. PM3Render2D_Height(modded.height));
  449. }
  450. static void pm3fb_imageblit(struct fb_info *info, const struct fb_image *image)
  451. {
  452. struct pm3_par *par = info->par;
  453. u32 height = image->height;
  454. u32 fgx, bgx;
  455. const u32 *src = (const u32 *)image->data;
  456. if (info->state != FBINFO_STATE_RUNNING)
  457. return;
  458. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  459. cfb_imageblit(info, image);
  460. return;
  461. }
  462. switch (info->fix.visual) {
  463. case FB_VISUAL_PSEUDOCOLOR:
  464. fgx = image->fg_color;
  465. bgx = image->bg_color;
  466. break;
  467. case FB_VISUAL_TRUECOLOR:
  468. default:
  469. fgx = par->palette[image->fg_color];
  470. bgx = par->palette[image->bg_color];
  471. break;
  472. }
  473. if (image->depth != 1)
  474. return cfb_imageblit(info, image);
  475. if (info->var.bits_per_pixel == 8) {
  476. fgx |= fgx << 8;
  477. bgx |= bgx << 8;
  478. }
  479. if (info->var.bits_per_pixel <= 16) {
  480. fgx |= fgx << 16;
  481. bgx |= bgx << 16;
  482. }
  483. PM3_WAIT(par, 7);
  484. PM3_WRITE_REG(par, PM3ForegroundColor, fgx);
  485. PM3_WRITE_REG(par, PM3BackgroundColor, bgx);
  486. /* ROP Ox3 is GXcopy */
  487. PM3_WRITE_REG(par, PM3Config2D,
  488. PM3Config2D_UserScissorEnable |
  489. PM3Config2D_UseConstantSource |
  490. PM3Config2D_ForegroundROPEnable |
  491. PM3Config2D_ForegroundROP(0x3) |
  492. PM3Config2D_OpaqueSpan |
  493. PM3Config2D_FBWriteEnable);
  494. PM3_WRITE_REG(par, PM3ScissorMinXY,
  495. ((image->dy & 0x0fff) << 16) | (image->dx & 0x0fff));
  496. PM3_WRITE_REG(par, PM3ScissorMaxXY,
  497. (((image->dy + image->height) & 0x0fff) << 16) |
  498. ((image->dx + image->width) & 0x0fff));
  499. PM3_WRITE_REG(par, PM3RectanglePosition,
  500. PM3RectanglePosition_XOffset(image->dx) |
  501. PM3RectanglePosition_YOffset(image->dy));
  502. PM3_WRITE_REG(par, PM3Render2D,
  503. PM3Render2D_XPositive |
  504. PM3Render2D_YPositive |
  505. PM3Render2D_Operation_SyncOnBitMask |
  506. PM3Render2D_SpanOperation |
  507. PM3Render2D_Width(image->width) |
  508. PM3Render2D_Height(image->height));
  509. while (height--) {
  510. int width = ((image->width + 7) >> 3)
  511. + info->pixmap.scan_align - 1;
  512. width >>= 2;
  513. while (width >= PM3_FIFO_SIZE) {
  514. int i = PM3_FIFO_SIZE - 1;
  515. PM3_WAIT(par, PM3_FIFO_SIZE);
  516. while (i--) {
  517. PM3_WRITE_REG(par, PM3BitMaskPattern, *src);
  518. src++;
  519. }
  520. width -= PM3_FIFO_SIZE - 1;
  521. }
  522. PM3_WAIT(par, width + 1);
  523. while (width--) {
  524. PM3_WRITE_REG(par, PM3BitMaskPattern, *src);
  525. src++;
  526. }
  527. }
  528. }
  529. /* end of acceleration functions */
  530. /*
  531. * Hardware Cursor support.
  532. */
  533. static const u8 cursor_bits_lookup[16] = {
  534. 0x00, 0x40, 0x10, 0x50, 0x04, 0x44, 0x14, 0x54,
  535. 0x01, 0x41, 0x11, 0x51, 0x05, 0x45, 0x15, 0x55
  536. };
  537. static int pm3fb_cursor(struct fb_info *info, struct fb_cursor *cursor)
  538. {
  539. struct pm3_par *par = info->par;
  540. u8 mode;
  541. if (!hwcursor)
  542. return -EINVAL; /* just to force soft_cursor() call */
  543. /* Too large of a cursor or wrong bpp :-( */
  544. if (cursor->image.width > 64 ||
  545. cursor->image.height > 64 ||
  546. cursor->image.depth > 1)
  547. return -EINVAL;
  548. mode = PM3RD_CursorMode_TYPE_X;
  549. if (cursor->enable)
  550. mode |= PM3RD_CursorMode_CURSOR_ENABLE;
  551. PM3_WRITE_DAC_REG(par, PM3RD_CursorMode, mode);
  552. /*
  553. * If the cursor is not be changed this means either we want the
  554. * current cursor state (if enable is set) or we want to query what
  555. * we can do with the cursor (if enable is not set)
  556. */
  557. if (!cursor->set)
  558. return 0;
  559. if (cursor->set & FB_CUR_SETPOS) {
  560. int x = cursor->image.dx - info->var.xoffset;
  561. int y = cursor->image.dy - info->var.yoffset;
  562. PM3_WRITE_DAC_REG(par, PM3RD_CursorXLow, x & 0xff);
  563. PM3_WRITE_DAC_REG(par, PM3RD_CursorXHigh, (x >> 8) & 0xf);
  564. PM3_WRITE_DAC_REG(par, PM3RD_CursorYLow, y & 0xff);
  565. PM3_WRITE_DAC_REG(par, PM3RD_CursorYHigh, (y >> 8) & 0xf);
  566. }
  567. if (cursor->set & FB_CUR_SETHOT) {
  568. PM3_WRITE_DAC_REG(par, PM3RD_CursorHotSpotX,
  569. cursor->hot.x & 0x3f);
  570. PM3_WRITE_DAC_REG(par, PM3RD_CursorHotSpotY,
  571. cursor->hot.y & 0x3f);
  572. }
  573. if (cursor->set & FB_CUR_SETCMAP) {
  574. u32 fg_idx = cursor->image.fg_color;
  575. u32 bg_idx = cursor->image.bg_color;
  576. struct fb_cmap cmap = info->cmap;
  577. /* the X11 driver says one should use these color registers */
  578. PM3_WRITE_DAC_REG(par, PM3RD_CursorPalette(39),
  579. cmap.red[fg_idx] >> 8 );
  580. PM3_WRITE_DAC_REG(par, PM3RD_CursorPalette(40),
  581. cmap.green[fg_idx] >> 8 );
  582. PM3_WRITE_DAC_REG(par, PM3RD_CursorPalette(41),
  583. cmap.blue[fg_idx] >> 8 );
  584. PM3_WRITE_DAC_REG(par, PM3RD_CursorPalette(42),
  585. cmap.red[bg_idx] >> 8 );
  586. PM3_WRITE_DAC_REG(par, PM3RD_CursorPalette(43),
  587. cmap.green[bg_idx] >> 8 );
  588. PM3_WRITE_DAC_REG(par, PM3RD_CursorPalette(44),
  589. cmap.blue[bg_idx] >> 8 );
  590. }
  591. if (cursor->set & (FB_CUR_SETSHAPE | FB_CUR_SETIMAGE)) {
  592. u8 *bitmap = (u8 *)cursor->image.data;
  593. u8 *mask = (u8 *)cursor->mask;
  594. int i;
  595. int pos = PM3RD_CursorPattern(0);
  596. for (i = 0; i < cursor->image.height; i++) {
  597. int j = (cursor->image.width + 7) >> 3;
  598. int k = 8 - j;
  599. for (; j > 0; j--) {
  600. u8 data = *bitmap ^ *mask;
  601. if (cursor->rop == ROP_COPY)
  602. data = *mask & *bitmap;
  603. /* Upper 4 bits of bitmap data */
  604. PM3_WRITE_DAC_REG(par, pos++,
  605. cursor_bits_lookup[data >> 4] |
  606. (cursor_bits_lookup[*mask >> 4] << 1));
  607. /* Lower 4 bits of bitmap */
  608. PM3_WRITE_DAC_REG(par, pos++,
  609. cursor_bits_lookup[data & 0xf] |
  610. (cursor_bits_lookup[*mask & 0xf] << 1));
  611. bitmap++;
  612. mask++;
  613. }
  614. for (; k > 0; k--) {
  615. PM3_WRITE_DAC_REG(par, pos++, 0);
  616. PM3_WRITE_DAC_REG(par, pos++, 0);
  617. }
  618. }
  619. while (pos < PM3RD_CursorPattern(1024))
  620. PM3_WRITE_DAC_REG(par, pos++, 0);
  621. }
  622. return 0;
  623. }
  624. /* write the mode to registers */
  625. static void pm3fb_write_mode(struct fb_info *info)
  626. {
  627. struct pm3_par *par = info->par;
  628. char tempsync = 0x00;
  629. char tempmisc = 0x00;
  630. const u32 hsstart = info->var.right_margin;
  631. const u32 hsend = hsstart + info->var.hsync_len;
  632. const u32 hbend = hsend + info->var.left_margin;
  633. const u32 xres = (info->var.xres + 31) & ~31;
  634. const u32 htotal = xres + hbend;
  635. const u32 vsstart = info->var.lower_margin;
  636. const u32 vsend = vsstart + info->var.vsync_len;
  637. const u32 vbend = vsend + info->var.upper_margin;
  638. const u32 vtotal = info->var.yres + vbend;
  639. const u32 width = (info->var.xres_virtual + 7) & ~7;
  640. const unsigned bpp = info->var.bits_per_pixel;
  641. PM3_WAIT(par, 20);
  642. PM3_WRITE_REG(par, PM3MemBypassWriteMask, 0xffffffff);
  643. PM3_WRITE_REG(par, PM3Aperture0, 0x00000000);
  644. PM3_WRITE_REG(par, PM3Aperture1, 0x00000000);
  645. PM3_WRITE_REG(par, PM3FIFODis, 0x00000007);
  646. PM3_WRITE_REG(par, PM3HTotal,
  647. pm3fb_shift_bpp(bpp, htotal - 1));
  648. PM3_WRITE_REG(par, PM3HsEnd,
  649. pm3fb_shift_bpp(bpp, hsend));
  650. PM3_WRITE_REG(par, PM3HsStart,
  651. pm3fb_shift_bpp(bpp, hsstart));
  652. PM3_WRITE_REG(par, PM3HbEnd,
  653. pm3fb_shift_bpp(bpp, hbend));
  654. PM3_WRITE_REG(par, PM3HgEnd,
  655. pm3fb_shift_bpp(bpp, hbend));
  656. PM3_WRITE_REG(par, PM3ScreenStride,
  657. pm3fb_shift_bpp(bpp, width));
  658. PM3_WRITE_REG(par, PM3VTotal, vtotal - 1);
  659. PM3_WRITE_REG(par, PM3VsEnd, vsend - 1);
  660. PM3_WRITE_REG(par, PM3VsStart, vsstart - 1);
  661. PM3_WRITE_REG(par, PM3VbEnd, vbend);
  662. switch (bpp) {
  663. case 8:
  664. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  665. PM3ByApertureMode_PIXELSIZE_8BIT);
  666. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  667. PM3ByApertureMode_PIXELSIZE_8BIT);
  668. break;
  669. case 16:
  670. #ifndef __BIG_ENDIAN
  671. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  672. PM3ByApertureMode_PIXELSIZE_16BIT);
  673. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  674. PM3ByApertureMode_PIXELSIZE_16BIT);
  675. #else
  676. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  677. PM3ByApertureMode_PIXELSIZE_16BIT |
  678. PM3ByApertureMode_BYTESWAP_BADC);
  679. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  680. PM3ByApertureMode_PIXELSIZE_16BIT |
  681. PM3ByApertureMode_BYTESWAP_BADC);
  682. #endif /* ! __BIG_ENDIAN */
  683. break;
  684. case 32:
  685. #ifndef __BIG_ENDIAN
  686. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  687. PM3ByApertureMode_PIXELSIZE_32BIT);
  688. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  689. PM3ByApertureMode_PIXELSIZE_32BIT);
  690. #else
  691. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  692. PM3ByApertureMode_PIXELSIZE_32BIT |
  693. PM3ByApertureMode_BYTESWAP_DCBA);
  694. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  695. PM3ByApertureMode_PIXELSIZE_32BIT |
  696. PM3ByApertureMode_BYTESWAP_DCBA);
  697. #endif /* ! __BIG_ENDIAN */
  698. break;
  699. default:
  700. DPRINTK("Unsupported depth %d\n", bpp);
  701. break;
  702. }
  703. /*
  704. * Oxygen VX1 - it appears that setting PM3VideoControl and
  705. * then PM3RD_SyncControl to the same SYNC settings undoes
  706. * any net change - they seem to xor together. Only set the
  707. * sync options in PM3RD_SyncControl. --rmk
  708. */
  709. {
  710. unsigned int video = par->video;
  711. video &= ~(PM3VideoControl_HSYNC_MASK |
  712. PM3VideoControl_VSYNC_MASK);
  713. video |= PM3VideoControl_HSYNC_ACTIVE_HIGH |
  714. PM3VideoControl_VSYNC_ACTIVE_HIGH;
  715. PM3_WRITE_REG(par, PM3VideoControl, video);
  716. }
  717. PM3_WRITE_REG(par, PM3VClkCtl,
  718. (PM3_READ_REG(par, PM3VClkCtl) & 0xFFFFFFFC));
  719. PM3_WRITE_REG(par, PM3ScreenBase, par->base);
  720. PM3_WRITE_REG(par, PM3ChipConfig,
  721. (PM3_READ_REG(par, PM3ChipConfig) & 0xFFFFFFFD));
  722. wmb();
  723. {
  724. unsigned char uninitialized_var(m); /* ClkPreScale */
  725. unsigned char uninitialized_var(n); /* ClkFeedBackScale */
  726. unsigned char uninitialized_var(p); /* ClkPostScale */
  727. unsigned long pixclock = PICOS2KHZ(info->var.pixclock);
  728. (void)pm3fb_calculate_clock(pixclock, &m, &n, &p);
  729. DPRINTK("Pixclock: %ld, Pre: %d, Feedback: %d, Post: %d\n",
  730. pixclock, (int) m, (int) n, (int) p);
  731. PM3_WRITE_DAC_REG(par, PM3RD_DClk0PreScale, m);
  732. PM3_WRITE_DAC_REG(par, PM3RD_DClk0FeedbackScale, n);
  733. PM3_WRITE_DAC_REG(par, PM3RD_DClk0PostScale, p);
  734. }
  735. /*
  736. PM3_WRITE_DAC_REG(par, PM3RD_IndexControl, 0x00);
  737. */
  738. /*
  739. PM3_SLOW_WRITE_REG(par, PM3RD_IndexControl, 0x00);
  740. */
  741. if ((par->video & PM3VideoControl_HSYNC_MASK) ==
  742. PM3VideoControl_HSYNC_ACTIVE_HIGH)
  743. tempsync |= PM3RD_SyncControl_HSYNC_ACTIVE_HIGH;
  744. if ((par->video & PM3VideoControl_VSYNC_MASK) ==
  745. PM3VideoControl_VSYNC_ACTIVE_HIGH)
  746. tempsync |= PM3RD_SyncControl_VSYNC_ACTIVE_HIGH;
  747. PM3_WRITE_DAC_REG(par, PM3RD_SyncControl, tempsync);
  748. DPRINTK("PM3RD_SyncControl: %d\n", tempsync);
  749. PM3_WRITE_DAC_REG(par, PM3RD_DACControl, 0x00);
  750. switch (pm3fb_depth(&info->var)) {
  751. case 8:
  752. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  753. PM3RD_PixelSize_8_BIT_PIXELS);
  754. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  755. PM3RD_ColorFormat_CI8_COLOR |
  756. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW);
  757. tempmisc |= PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  758. break;
  759. case 12:
  760. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  761. PM3RD_PixelSize_16_BIT_PIXELS);
  762. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  763. PM3RD_ColorFormat_4444_COLOR |
  764. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW |
  765. PM3RD_ColorFormat_LINEAR_COLOR_EXT_ENABLE);
  766. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  767. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  768. break;
  769. case 15:
  770. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  771. PM3RD_PixelSize_16_BIT_PIXELS);
  772. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  773. PM3RD_ColorFormat_5551_FRONT_COLOR |
  774. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW |
  775. PM3RD_ColorFormat_LINEAR_COLOR_EXT_ENABLE);
  776. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  777. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  778. break;
  779. case 16:
  780. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  781. PM3RD_PixelSize_16_BIT_PIXELS);
  782. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  783. PM3RD_ColorFormat_565_FRONT_COLOR |
  784. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW |
  785. PM3RD_ColorFormat_LINEAR_COLOR_EXT_ENABLE);
  786. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  787. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  788. break;
  789. case 32:
  790. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  791. PM3RD_PixelSize_32_BIT_PIXELS);
  792. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  793. PM3RD_ColorFormat_8888_COLOR |
  794. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW);
  795. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  796. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  797. break;
  798. }
  799. PM3_WRITE_DAC_REG(par, PM3RD_MiscControl, tempmisc);
  800. }
  801. /*
  802. * hardware independent functions
  803. */
  804. static int pm3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  805. {
  806. u32 lpitch;
  807. unsigned bpp = var->red.length + var->green.length
  808. + var->blue.length + var->transp.length;
  809. if (bpp != var->bits_per_pixel) {
  810. /* set predefined mode for bits_per_pixel settings */
  811. switch (var->bits_per_pixel) {
  812. case 8:
  813. var->red.length = 8;
  814. var->green.length = 8;
  815. var->blue.length = 8;
  816. var->red.offset = 0;
  817. var->green.offset = 0;
  818. var->blue.offset = 0;
  819. var->transp.offset = 0;
  820. var->transp.length = 0;
  821. break;
  822. case 16:
  823. var->red.length = 5;
  824. var->blue.length = 5;
  825. var->green.length = 6;
  826. var->transp.length = 0;
  827. break;
  828. case 32:
  829. var->red.length = 8;
  830. var->green.length = 8;
  831. var->blue.length = 8;
  832. var->transp.length = 8;
  833. break;
  834. default:
  835. DPRINTK("depth not supported: %u\n",
  836. var->bits_per_pixel);
  837. return -EINVAL;
  838. }
  839. }
  840. /* it is assumed BGRA order */
  841. if (var->bits_per_pixel > 8 ) {
  842. var->blue.offset = 0;
  843. var->green.offset = var->blue.length;
  844. var->red.offset = var->green.offset + var->green.length;
  845. var->transp.offset = var->red.offset + var->red.length;
  846. }
  847. var->height = -1;
  848. var->width = -1;
  849. if (var->xres != var->xres_virtual) {
  850. DPRINTK("virtual x resolution != "
  851. "physical x resolution not supported\n");
  852. return -EINVAL;
  853. }
  854. if (var->yres > var->yres_virtual) {
  855. DPRINTK("virtual y resolution < "
  856. "physical y resolution not possible\n");
  857. return -EINVAL;
  858. }
  859. if (var->xoffset) {
  860. DPRINTK("xoffset not supported\n");
  861. return -EINVAL;
  862. }
  863. if ((var->vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED) {
  864. DPRINTK("interlace not supported\n");
  865. return -EINVAL;
  866. }
  867. var->xres = (var->xres + 31) & ~31; /* could sometimes be 8 */
  868. lpitch = var->xres * ((var->bits_per_pixel + 7) >> 3);
  869. if (var->xres < 200 || var->xres > 2048) {
  870. DPRINTK("width not supported: %u\n", var->xres);
  871. return -EINVAL;
  872. }
  873. if (var->yres < 200 || var->yres > 4095) {
  874. DPRINTK("height not supported: %u\n", var->yres);
  875. return -EINVAL;
  876. }
  877. if (lpitch * var->yres_virtual > info->fix.smem_len) {
  878. DPRINTK("no memory for screen (%ux%ux%u)\n",
  879. var->xres, var->yres_virtual, var->bits_per_pixel);
  880. return -EINVAL;
  881. }
  882. if (PICOS2KHZ(var->pixclock) > PM3_MAX_PIXCLOCK) {
  883. DPRINTK("pixclock too high (%ldKHz)\n",
  884. PICOS2KHZ(var->pixclock));
  885. return -EINVAL;
  886. }
  887. var->accel_flags = 0; /* Can't mmap if this is on */
  888. DPRINTK("Checking graphics mode at %dx%d depth %d\n",
  889. var->xres, var->yres, var->bits_per_pixel);
  890. return 0;
  891. }
  892. static int pm3fb_set_par(struct fb_info *info)
  893. {
  894. struct pm3_par *par = info->par;
  895. const u32 xres = (info->var.xres + 31) & ~31;
  896. const unsigned bpp = info->var.bits_per_pixel;
  897. par->base = pm3fb_shift_bpp(bpp, (info->var.yoffset * xres)
  898. + info->var.xoffset);
  899. par->video = 0;
  900. if (info->var.sync & FB_SYNC_HOR_HIGH_ACT)
  901. par->video |= PM3VideoControl_HSYNC_ACTIVE_HIGH;
  902. else
  903. par->video |= PM3VideoControl_HSYNC_ACTIVE_LOW;
  904. if (info->var.sync & FB_SYNC_VERT_HIGH_ACT)
  905. par->video |= PM3VideoControl_VSYNC_ACTIVE_HIGH;
  906. else
  907. par->video |= PM3VideoControl_VSYNC_ACTIVE_LOW;
  908. if ((info->var.vmode & FB_VMODE_MASK) == FB_VMODE_DOUBLE)
  909. par->video |= PM3VideoControl_LINE_DOUBLE_ON;
  910. if ((info->var.activate & FB_ACTIVATE_MASK) == FB_ACTIVATE_NOW)
  911. par->video |= PM3VideoControl_ENABLE;
  912. else
  913. DPRINTK("PM3Video disabled\n");
  914. switch (bpp) {
  915. case 8:
  916. par->video |= PM3VideoControl_PIXELSIZE_8BIT;
  917. break;
  918. case 16:
  919. par->video |= PM3VideoControl_PIXELSIZE_16BIT;
  920. break;
  921. case 32:
  922. par->video |= PM3VideoControl_PIXELSIZE_32BIT;
  923. break;
  924. default:
  925. DPRINTK("Unsupported depth\n");
  926. break;
  927. }
  928. info->fix.visual =
  929. (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  930. info->fix.line_length = ((info->var.xres_virtual + 7) >> 3) * bpp;
  931. /* pm3fb_clear_memory(info, 0);*/
  932. pm3fb_clear_colormap(par, 0, 0, 0);
  933. PM3_WRITE_DAC_REG(par, PM3RD_CursorMode, 0);
  934. pm3fb_init_engine(info);
  935. pm3fb_write_mode(info);
  936. return 0;
  937. }
  938. static int pm3fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  939. unsigned blue, unsigned transp,
  940. struct fb_info *info)
  941. {
  942. struct pm3_par *par = info->par;
  943. if (regno >= 256) /* no. of hw registers */
  944. return -EINVAL;
  945. /* grayscale works only partially under directcolor */
  946. /* grayscale = 0.30*R + 0.59*G + 0.11*B */
  947. if (info->var.grayscale)
  948. red = green = blue = (red * 77 + green * 151 + blue * 28) >> 8;
  949. /* Directcolor:
  950. * var->{color}.offset contains start of bitfield
  951. * var->{color}.length contains length of bitfield
  952. * {hardwarespecific} contains width of DAC
  953. * pseudo_palette[X] is programmed to (X << red.offset) |
  954. * (X << green.offset) |
  955. * (X << blue.offset)
  956. * RAMDAC[X] is programmed to (red, green, blue)
  957. * color depth = SUM(var->{color}.length)
  958. *
  959. * Pseudocolor:
  960. * var->{color}.offset is 0
  961. * var->{color}.length contains width of DAC or the number
  962. * of unique colors available (color depth)
  963. * pseudo_palette is not used
  964. * RAMDAC[X] is programmed to (red, green, blue)
  965. * color depth = var->{color}.length
  966. */
  967. /*
  968. * This is the point where the color is converted to something that
  969. * is acceptable by the hardware.
  970. */
  971. #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
  972. red = CNVT_TOHW(red, info->var.red.length);
  973. green = CNVT_TOHW(green, info->var.green.length);
  974. blue = CNVT_TOHW(blue, info->var.blue.length);
  975. transp = CNVT_TOHW(transp, info->var.transp.length);
  976. #undef CNVT_TOHW
  977. if (info->fix.visual == FB_VISUAL_TRUECOLOR ||
  978. info->fix.visual == FB_VISUAL_DIRECTCOLOR) {
  979. u32 v;
  980. if (regno >= 16)
  981. return -EINVAL;
  982. v = (red << info->var.red.offset) |
  983. (green << info->var.green.offset) |
  984. (blue << info->var.blue.offset) |
  985. (transp << info->var.transp.offset);
  986. switch (info->var.bits_per_pixel) {
  987. case 8:
  988. break;
  989. case 16:
  990. case 32:
  991. ((u32 *)(info->pseudo_palette))[regno] = v;
  992. break;
  993. }
  994. return 0;
  995. } else if (info->fix.visual == FB_VISUAL_PSEUDOCOLOR)
  996. pm3fb_set_color(par, regno, red, green, blue);
  997. return 0;
  998. }
  999. static int pm3fb_pan_display(struct fb_var_screeninfo *var,
  1000. struct fb_info *info)
  1001. {
  1002. struct pm3_par *par = info->par;
  1003. const u32 xres = (var->xres + 31) & ~31;
  1004. par->base = pm3fb_shift_bpp(var->bits_per_pixel,
  1005. (var->yoffset * xres)
  1006. + var->xoffset);
  1007. PM3_WAIT(par, 1);
  1008. PM3_WRITE_REG(par, PM3ScreenBase, par->base);
  1009. return 0;
  1010. }
  1011. static int pm3fb_blank(int blank_mode, struct fb_info *info)
  1012. {
  1013. struct pm3_par *par = info->par;
  1014. u32 video = par->video;
  1015. /*
  1016. * Oxygen VX1 - it appears that setting PM3VideoControl and
  1017. * then PM3RD_SyncControl to the same SYNC settings undoes
  1018. * any net change - they seem to xor together. Only set the
  1019. * sync options in PM3RD_SyncControl. --rmk
  1020. */
  1021. video &= ~(PM3VideoControl_HSYNC_MASK |
  1022. PM3VideoControl_VSYNC_MASK);
  1023. video |= PM3VideoControl_HSYNC_ACTIVE_HIGH |
  1024. PM3VideoControl_VSYNC_ACTIVE_HIGH;
  1025. switch (blank_mode) {
  1026. case FB_BLANK_UNBLANK:
  1027. video |= PM3VideoControl_ENABLE;
  1028. break;
  1029. case FB_BLANK_NORMAL:
  1030. video &= ~PM3VideoControl_ENABLE;
  1031. break;
  1032. case FB_BLANK_HSYNC_SUSPEND:
  1033. video &= ~(PM3VideoControl_HSYNC_MASK |
  1034. PM3VideoControl_BLANK_ACTIVE_LOW);
  1035. break;
  1036. case FB_BLANK_VSYNC_SUSPEND:
  1037. video &= ~(PM3VideoControl_VSYNC_MASK |
  1038. PM3VideoControl_BLANK_ACTIVE_LOW);
  1039. break;
  1040. case FB_BLANK_POWERDOWN:
  1041. video &= ~(PM3VideoControl_HSYNC_MASK |
  1042. PM3VideoControl_VSYNC_MASK |
  1043. PM3VideoControl_BLANK_ACTIVE_LOW);
  1044. break;
  1045. default:
  1046. DPRINTK("Unsupported blanking %d\n", blank_mode);
  1047. return 1;
  1048. }
  1049. PM3_WAIT(par, 1);
  1050. PM3_WRITE_REG(par, PM3VideoControl, video);
  1051. return 0;
  1052. }
  1053. /*
  1054. * Frame buffer operations
  1055. */
  1056. static struct fb_ops pm3fb_ops = {
  1057. .owner = THIS_MODULE,
  1058. .fb_check_var = pm3fb_check_var,
  1059. .fb_set_par = pm3fb_set_par,
  1060. .fb_setcolreg = pm3fb_setcolreg,
  1061. .fb_pan_display = pm3fb_pan_display,
  1062. .fb_fillrect = pm3fb_fillrect,
  1063. .fb_copyarea = pm3fb_copyarea,
  1064. .fb_imageblit = pm3fb_imageblit,
  1065. .fb_blank = pm3fb_blank,
  1066. .fb_sync = pm3fb_sync,
  1067. .fb_cursor = pm3fb_cursor,
  1068. };
  1069. /* ------------------------------------------------------------------------- */
  1070. /*
  1071. * Initialization
  1072. */
  1073. /* mmio register are already mapped when this function is called */
  1074. /* the pm3fb_fix.smem_start is also set */
  1075. static unsigned long pm3fb_size_memory(struct pm3_par *par)
  1076. {
  1077. unsigned long memsize = 0;
  1078. unsigned long tempBypass, i, temp1, temp2;
  1079. unsigned char __iomem *screen_mem;
  1080. pm3fb_fix.smem_len = 64 * 1024l * 1024; /* request full aperture size */
  1081. /* Linear frame buffer - request region and map it. */
  1082. if (!request_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len,
  1083. "pm3fb smem")) {
  1084. printk(KERN_WARNING "pm3fb: Can't reserve smem.\n");
  1085. return 0;
  1086. }
  1087. screen_mem =
  1088. ioremap_nocache(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1089. if (!screen_mem) {
  1090. printk(KERN_WARNING "pm3fb: Can't ioremap smem area.\n");
  1091. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1092. return 0;
  1093. }
  1094. /* TODO: card-specific stuff, *before* accessing *any* FB memory */
  1095. /* For Appian Jeronimo 2000 board second head */
  1096. tempBypass = PM3_READ_REG(par, PM3MemBypassWriteMask);
  1097. DPRINTK("PM3MemBypassWriteMask was: 0x%08lx\n", tempBypass);
  1098. PM3_WAIT(par, 1);
  1099. PM3_WRITE_REG(par, PM3MemBypassWriteMask, 0xFFFFFFFF);
  1100. /* pm3 split up memory, replicates, and do a lot of
  1101. * nasty stuff IMHO ;-)
  1102. */
  1103. for (i = 0; i < 32; i++) {
  1104. fb_writel(i * 0x00345678,
  1105. (screen_mem + (i * 1048576)));
  1106. mb();
  1107. temp1 = fb_readl((screen_mem + (i * 1048576)));
  1108. /* Let's check for wrapover, write will fail at 16MB boundary */
  1109. if (temp1 == (i * 0x00345678))
  1110. memsize = i;
  1111. else
  1112. break;
  1113. }
  1114. DPRINTK("First detect pass already got %ld MB\n", memsize + 1);
  1115. if (memsize + 1 == i) {
  1116. for (i = 0; i < 32; i++) {
  1117. /* Clear first 32MB ; 0 is 0, no need to byteswap */
  1118. writel(0x0000000, (screen_mem + (i * 1048576)));
  1119. }
  1120. wmb();
  1121. for (i = 32; i < 64; i++) {
  1122. fb_writel(i * 0x00345678,
  1123. (screen_mem + (i * 1048576)));
  1124. mb();
  1125. temp1 =
  1126. fb_readl((screen_mem + (i * 1048576)));
  1127. temp2 =
  1128. fb_readl((screen_mem + ((i - 32) * 1048576)));
  1129. /* different value, different RAM... */
  1130. if ((temp1 == (i * 0x00345678)) && (temp2 == 0))
  1131. memsize = i;
  1132. else
  1133. break;
  1134. }
  1135. }
  1136. DPRINTK("Second detect pass got %ld MB\n", memsize + 1);
  1137. PM3_WAIT(par, 1);
  1138. PM3_WRITE_REG(par, PM3MemBypassWriteMask, tempBypass);
  1139. iounmap(screen_mem);
  1140. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1141. memsize = 1048576 * (memsize + 1);
  1142. DPRINTK("Returning 0x%08lx bytes\n", memsize);
  1143. return memsize;
  1144. }
  1145. static int __devinit pm3fb_probe(struct pci_dev *dev,
  1146. const struct pci_device_id *ent)
  1147. {
  1148. struct fb_info *info;
  1149. struct pm3_par *par;
  1150. struct device *device = &dev->dev; /* for pci drivers */
  1151. int err;
  1152. int retval = -ENXIO;
  1153. err = pci_enable_device(dev);
  1154. if (err) {
  1155. printk(KERN_WARNING "pm3fb: Can't enable PCI dev: %d\n", err);
  1156. return err;
  1157. }
  1158. /*
  1159. * Dynamically allocate info and par
  1160. */
  1161. info = framebuffer_alloc(sizeof(struct pm3_par), device);
  1162. if (!info)
  1163. return -ENOMEM;
  1164. par = info->par;
  1165. /*
  1166. * Here we set the screen_base to the virtual memory address
  1167. * for the framebuffer.
  1168. */
  1169. pm3fb_fix.mmio_start = pci_resource_start(dev, 0);
  1170. pm3fb_fix.mmio_len = PM3_REGS_SIZE;
  1171. #if defined(__BIG_ENDIAN)
  1172. pm3fb_fix.mmio_start += PM3_REGS_SIZE;
  1173. DPRINTK("Adjusting register base for big-endian.\n");
  1174. #endif
  1175. /* Registers - request region and map it. */
  1176. if (!request_mem_region(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len,
  1177. "pm3fb regbase")) {
  1178. printk(KERN_WARNING "pm3fb: Can't reserve regbase.\n");
  1179. goto err_exit_neither;
  1180. }
  1181. par->v_regs =
  1182. ioremap_nocache(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len);
  1183. if (!par->v_regs) {
  1184. printk(KERN_WARNING "pm3fb: Can't remap %s register area.\n",
  1185. pm3fb_fix.id);
  1186. release_mem_region(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len);
  1187. goto err_exit_neither;
  1188. }
  1189. /* Linear frame buffer - request region and map it. */
  1190. pm3fb_fix.smem_start = pci_resource_start(dev, 1);
  1191. pm3fb_fix.smem_len = pm3fb_size_memory(par);
  1192. if (!pm3fb_fix.smem_len) {
  1193. printk(KERN_WARNING "pm3fb: Can't find memory on board.\n");
  1194. goto err_exit_mmio;
  1195. }
  1196. if (!request_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len,
  1197. "pm3fb smem")) {
  1198. printk(KERN_WARNING "pm3fb: Can't reserve smem.\n");
  1199. goto err_exit_mmio;
  1200. }
  1201. info->screen_base =
  1202. ioremap_nocache(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1203. if (!info->screen_base) {
  1204. printk(KERN_WARNING "pm3fb: Can't ioremap smem area.\n");
  1205. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1206. goto err_exit_mmio;
  1207. }
  1208. info->screen_size = pm3fb_fix.smem_len;
  1209. #ifdef CONFIG_MTRR
  1210. if (!nomtrr)
  1211. par->mtrr_handle = mtrr_add(pm3fb_fix.smem_start,
  1212. pm3fb_fix.smem_len,
  1213. MTRR_TYPE_WRCOMB, 1);
  1214. #endif
  1215. info->fbops = &pm3fb_ops;
  1216. par->video = PM3_READ_REG(par, PM3VideoControl);
  1217. info->fix = pm3fb_fix;
  1218. info->pseudo_palette = par->palette;
  1219. info->flags = FBINFO_DEFAULT |
  1220. FBINFO_HWACCEL_XPAN |
  1221. FBINFO_HWACCEL_YPAN |
  1222. FBINFO_HWACCEL_COPYAREA |
  1223. FBINFO_HWACCEL_IMAGEBLIT |
  1224. FBINFO_HWACCEL_FILLRECT;
  1225. if (noaccel) {
  1226. printk(KERN_DEBUG "disabling acceleration\n");
  1227. info->flags |= FBINFO_HWACCEL_DISABLED;
  1228. }
  1229. info->pixmap.addr = kmalloc(PM3_PIXMAP_SIZE, GFP_KERNEL);
  1230. if (!info->pixmap.addr) {
  1231. retval = -ENOMEM;
  1232. goto err_exit_pixmap;
  1233. }
  1234. info->pixmap.size = PM3_PIXMAP_SIZE;
  1235. info->pixmap.buf_align = 4;
  1236. info->pixmap.scan_align = 4;
  1237. info->pixmap.access_align = 32;
  1238. info->pixmap.flags = FB_PIXMAP_SYSTEM;
  1239. /*
  1240. * This should give a reasonable default video mode. The following is
  1241. * done when we can set a video mode.
  1242. */
  1243. if (!mode_option)
  1244. mode_option = "640x480@60";
  1245. retval = fb_find_mode(&info->var, info, mode_option, NULL, 0, NULL, 8);
  1246. if (!retval || retval == 4) {
  1247. retval = -EINVAL;
  1248. goto err_exit_both;
  1249. }
  1250. if (fb_alloc_cmap(&info->cmap, 256, 0) < 0) {
  1251. retval = -ENOMEM;
  1252. goto err_exit_both;
  1253. }
  1254. /*
  1255. * For drivers that can...
  1256. */
  1257. pm3fb_check_var(&info->var, info);
  1258. if (register_framebuffer(info) < 0) {
  1259. retval = -EINVAL;
  1260. goto err_exit_all;
  1261. }
  1262. printk(KERN_INFO "fb%d: %s frame buffer device\n", info->node,
  1263. info->fix.id);
  1264. pci_set_drvdata(dev, info);
  1265. return 0;
  1266. err_exit_all:
  1267. fb_dealloc_cmap(&info->cmap);
  1268. err_exit_both:
  1269. kfree(info->pixmap.addr);
  1270. err_exit_pixmap:
  1271. iounmap(info->screen_base);
  1272. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1273. err_exit_mmio:
  1274. iounmap(par->v_regs);
  1275. release_mem_region(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len);
  1276. err_exit_neither:
  1277. framebuffer_release(info);
  1278. return retval;
  1279. }
  1280. /*
  1281. * Cleanup
  1282. */
  1283. static void __devexit pm3fb_remove(struct pci_dev *dev)
  1284. {
  1285. struct fb_info *info = pci_get_drvdata(dev);
  1286. if (info) {
  1287. struct fb_fix_screeninfo *fix = &info->fix;
  1288. struct pm3_par *par = info->par;
  1289. unregister_framebuffer(info);
  1290. fb_dealloc_cmap(&info->cmap);
  1291. #ifdef CONFIG_MTRR
  1292. if (par->mtrr_handle >= 0)
  1293. mtrr_del(par->mtrr_handle, info->fix.smem_start,
  1294. info->fix.smem_len);
  1295. #endif /* CONFIG_MTRR */
  1296. iounmap(info->screen_base);
  1297. release_mem_region(fix->smem_start, fix->smem_len);
  1298. iounmap(par->v_regs);
  1299. release_mem_region(fix->mmio_start, fix->mmio_len);
  1300. pci_set_drvdata(dev, NULL);
  1301. kfree(info->pixmap.addr);
  1302. framebuffer_release(info);
  1303. }
  1304. }
  1305. static struct pci_device_id pm3fb_id_table[] = {
  1306. { PCI_VENDOR_ID_3DLABS, 0x0a,
  1307. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  1308. { 0, }
  1309. };
  1310. /* For PCI drivers */
  1311. static struct pci_driver pm3fb_driver = {
  1312. .name = "pm3fb",
  1313. .id_table = pm3fb_id_table,
  1314. .probe = pm3fb_probe,
  1315. .remove = __devexit_p(pm3fb_remove),
  1316. };
  1317. MODULE_DEVICE_TABLE(pci, pm3fb_id_table);
  1318. #ifndef MODULE
  1319. /*
  1320. * Setup
  1321. */
  1322. /*
  1323. * Only necessary if your driver takes special options,
  1324. * otherwise we fall back on the generic fb_setup().
  1325. */
  1326. static int __init pm3fb_setup(char *options)
  1327. {
  1328. char *this_opt;
  1329. /* Parse user speficied options (`video=pm3fb:') */
  1330. if (!options || !*options)
  1331. return 0;
  1332. while ((this_opt = strsep(&options, ",")) != NULL) {
  1333. if (!*this_opt)
  1334. continue;
  1335. else if (!strncmp(this_opt, "noaccel", 7))
  1336. noaccel = 1;
  1337. else if (!strncmp(this_opt, "hwcursor=", 9))
  1338. hwcursor = simple_strtoul(this_opt + 9, NULL, 0);
  1339. #ifdef CONFIG_MTRR
  1340. else if (!strncmp(this_opt, "nomtrr", 6))
  1341. nomtrr = 1;
  1342. #endif
  1343. else
  1344. mode_option = this_opt;
  1345. }
  1346. return 0;
  1347. }
  1348. #endif /* MODULE */
  1349. static int __init pm3fb_init(void)
  1350. {
  1351. /*
  1352. * For kernel boot options (in 'video=pm3fb:<options>' format)
  1353. */
  1354. #ifndef MODULE
  1355. char *option = NULL;
  1356. if (fb_get_options("pm3fb", &option))
  1357. return -ENODEV;
  1358. pm3fb_setup(option);
  1359. #endif
  1360. return pci_register_driver(&pm3fb_driver);
  1361. }
  1362. #ifdef MODULE
  1363. static void __exit pm3fb_exit(void)
  1364. {
  1365. pci_unregister_driver(&pm3fb_driver);
  1366. }
  1367. module_exit(pm3fb_exit);
  1368. #endif
  1369. module_init(pm3fb_init);
  1370. module_param(noaccel, bool, 0);
  1371. MODULE_PARM_DESC(noaccel, "Disable acceleration");
  1372. module_param(hwcursor, int, 0644);
  1373. MODULE_PARM_DESC(hwcursor, "Enable hardware cursor "
  1374. "(1=enable, 0=disable, default=1)");
  1375. #ifdef CONFIG_MTRR
  1376. module_param(nomtrr, bool, 0);
  1377. MODULE_PARM_DESC(nomtrr, "Disable MTRR support (0 or 1=disabled) (default=0)");
  1378. #endif
  1379. MODULE_DESCRIPTION("Permedia3 framebuffer device driver");
  1380. MODULE_LICENSE("GPL");