sccnxp.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985
  1. /*
  2. * NXP (Philips) SCC+++(SCN+++) serial driver
  3. *
  4. * Copyright (C) 2012 Alexander Shiyan <shc_work@mail.ru>
  5. *
  6. * Based on sc26xx.c, by Thomas Bogendörfer (tsbogend@alpha.franken.de)
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #if defined(CONFIG_SERIAL_SCCNXP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  14. #define SUPPORT_SYSRQ
  15. #endif
  16. #include <linux/module.h>
  17. #include <linux/device.h>
  18. #include <linux/serial_core.h>
  19. #include <linux/serial.h>
  20. #include <linux/io.h>
  21. #include <linux/tty.h>
  22. #include <linux/tty_flip.h>
  23. #include <linux/console.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/platform_data/sccnxp.h>
  26. #define SCCNXP_NAME "uart-sccnxp"
  27. #define SCCNXP_MAJOR 204
  28. #define SCCNXP_MINOR 205
  29. #define SCCNXP_MR_REG (0x00)
  30. # define MR0_BAUD_NORMAL (0 << 0)
  31. # define MR0_BAUD_EXT1 (1 << 0)
  32. # define MR0_BAUD_EXT2 (5 << 0)
  33. # define MR0_FIFO (1 << 3)
  34. # define MR0_TXLVL (1 << 4)
  35. # define MR1_BITS_5 (0 << 0)
  36. # define MR1_BITS_6 (1 << 0)
  37. # define MR1_BITS_7 (2 << 0)
  38. # define MR1_BITS_8 (3 << 0)
  39. # define MR1_PAR_EVN (0 << 2)
  40. # define MR1_PAR_ODD (1 << 2)
  41. # define MR1_PAR_NO (4 << 2)
  42. # define MR2_STOP1 (7 << 0)
  43. # define MR2_STOP2 (0xf << 0)
  44. #define SCCNXP_SR_REG (0x01)
  45. #define SCCNXP_CSR_REG SCCNXP_SR_REG
  46. # define SR_RXRDY (1 << 0)
  47. # define SR_FULL (1 << 1)
  48. # define SR_TXRDY (1 << 2)
  49. # define SR_TXEMT (1 << 3)
  50. # define SR_OVR (1 << 4)
  51. # define SR_PE (1 << 5)
  52. # define SR_FE (1 << 6)
  53. # define SR_BRK (1 << 7)
  54. #define SCCNXP_CR_REG (0x02)
  55. # define CR_RX_ENABLE (1 << 0)
  56. # define CR_RX_DISABLE (1 << 1)
  57. # define CR_TX_ENABLE (1 << 2)
  58. # define CR_TX_DISABLE (1 << 3)
  59. # define CR_CMD_MRPTR1 (0x01 << 4)
  60. # define CR_CMD_RX_RESET (0x02 << 4)
  61. # define CR_CMD_TX_RESET (0x03 << 4)
  62. # define CR_CMD_STATUS_RESET (0x04 << 4)
  63. # define CR_CMD_BREAK_RESET (0x05 << 4)
  64. # define CR_CMD_START_BREAK (0x06 << 4)
  65. # define CR_CMD_STOP_BREAK (0x07 << 4)
  66. # define CR_CMD_MRPTR0 (0x0b << 4)
  67. #define SCCNXP_RHR_REG (0x03)
  68. #define SCCNXP_THR_REG SCCNXP_RHR_REG
  69. #define SCCNXP_IPCR_REG (0x04)
  70. #define SCCNXP_ACR_REG SCCNXP_IPCR_REG
  71. # define ACR_BAUD0 (0 << 7)
  72. # define ACR_BAUD1 (1 << 7)
  73. # define ACR_TIMER_MODE (6 << 4)
  74. #define SCCNXP_ISR_REG (0x05)
  75. #define SCCNXP_IMR_REG SCCNXP_ISR_REG
  76. # define IMR_TXRDY (1 << 0)
  77. # define IMR_RXRDY (1 << 1)
  78. # define ISR_TXRDY(x) (1 << ((x * 4) + 0))
  79. # define ISR_RXRDY(x) (1 << ((x * 4) + 1))
  80. #define SCCNXP_IPR_REG (0x0d)
  81. #define SCCNXP_OPCR_REG SCCNXP_IPR_REG
  82. #define SCCNXP_SOP_REG (0x0e)
  83. #define SCCNXP_ROP_REG (0x0f)
  84. /* Route helpers */
  85. #define MCTRL_MASK(sig) (0xf << (sig))
  86. #define MCTRL_IBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_IP0)
  87. #define MCTRL_OBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_OP0)
  88. /* Supported chip types */
  89. enum {
  90. SCCNXP_TYPE_SC2681 = 2681,
  91. SCCNXP_TYPE_SC2691 = 2691,
  92. SCCNXP_TYPE_SC2692 = 2692,
  93. SCCNXP_TYPE_SC2891 = 2891,
  94. SCCNXP_TYPE_SC2892 = 2892,
  95. SCCNXP_TYPE_SC28202 = 28202,
  96. SCCNXP_TYPE_SC68681 = 68681,
  97. SCCNXP_TYPE_SC68692 = 68692,
  98. };
  99. struct sccnxp_port {
  100. struct uart_driver uart;
  101. struct uart_port port[SCCNXP_MAX_UARTS];
  102. const char *name;
  103. int irq;
  104. u8 imr;
  105. u8 addr_mask;
  106. int freq_std;
  107. int flags;
  108. #define SCCNXP_HAVE_IO 0x00000001
  109. #define SCCNXP_HAVE_MR0 0x00000002
  110. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  111. struct console console;
  112. #endif
  113. struct mutex sccnxp_mutex;
  114. struct sccnxp_pdata pdata;
  115. };
  116. static inline u8 sccnxp_raw_read(void __iomem *base, u8 reg, u8 shift)
  117. {
  118. return readb(base + (reg << shift));
  119. }
  120. static inline void sccnxp_raw_write(void __iomem *base, u8 reg, u8 shift, u8 v)
  121. {
  122. writeb(v, base + (reg << shift));
  123. }
  124. static inline u8 sccnxp_read(struct uart_port *port, u8 reg)
  125. {
  126. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  127. return sccnxp_raw_read(port->membase, reg & s->addr_mask,
  128. port->regshift);
  129. }
  130. static inline void sccnxp_write(struct uart_port *port, u8 reg, u8 v)
  131. {
  132. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  133. sccnxp_raw_write(port->membase, reg & s->addr_mask, port->regshift, v);
  134. }
  135. static inline u8 sccnxp_port_read(struct uart_port *port, u8 reg)
  136. {
  137. return sccnxp_read(port, (port->line << 3) + reg);
  138. }
  139. static inline void sccnxp_port_write(struct uart_port *port, u8 reg, u8 v)
  140. {
  141. sccnxp_write(port, (port->line << 3) + reg, v);
  142. }
  143. static int sccnxp_update_best_err(int a, int b, int *besterr)
  144. {
  145. int err = abs(a - b);
  146. if ((*besterr < 0) || (*besterr > err)) {
  147. *besterr = err;
  148. return 0;
  149. }
  150. return 1;
  151. }
  152. struct baud_table {
  153. u8 csr;
  154. u8 acr;
  155. u8 mr0;
  156. int baud;
  157. };
  158. const struct baud_table baud_std[] = {
  159. { 0, ACR_BAUD0, MR0_BAUD_NORMAL, 50, },
  160. { 0, ACR_BAUD1, MR0_BAUD_NORMAL, 75, },
  161. { 1, ACR_BAUD0, MR0_BAUD_NORMAL, 110, },
  162. { 2, ACR_BAUD0, MR0_BAUD_NORMAL, 134, },
  163. { 3, ACR_BAUD1, MR0_BAUD_NORMAL, 150, },
  164. { 3, ACR_BAUD0, MR0_BAUD_NORMAL, 200, },
  165. { 4, ACR_BAUD0, MR0_BAUD_NORMAL, 300, },
  166. { 0, ACR_BAUD1, MR0_BAUD_EXT1, 450, },
  167. { 1, ACR_BAUD0, MR0_BAUD_EXT2, 880, },
  168. { 3, ACR_BAUD1, MR0_BAUD_EXT1, 900, },
  169. { 5, ACR_BAUD0, MR0_BAUD_NORMAL, 600, },
  170. { 7, ACR_BAUD0, MR0_BAUD_NORMAL, 1050, },
  171. { 2, ACR_BAUD0, MR0_BAUD_EXT2, 1076, },
  172. { 6, ACR_BAUD0, MR0_BAUD_NORMAL, 1200, },
  173. { 10, ACR_BAUD1, MR0_BAUD_NORMAL, 1800, },
  174. { 7, ACR_BAUD1, MR0_BAUD_NORMAL, 2000, },
  175. { 8, ACR_BAUD0, MR0_BAUD_NORMAL, 2400, },
  176. { 5, ACR_BAUD1, MR0_BAUD_EXT1, 3600, },
  177. { 9, ACR_BAUD0, MR0_BAUD_NORMAL, 4800, },
  178. { 10, ACR_BAUD0, MR0_BAUD_NORMAL, 7200, },
  179. { 11, ACR_BAUD0, MR0_BAUD_NORMAL, 9600, },
  180. { 8, ACR_BAUD0, MR0_BAUD_EXT1, 14400, },
  181. { 12, ACR_BAUD1, MR0_BAUD_NORMAL, 19200, },
  182. { 9, ACR_BAUD0, MR0_BAUD_EXT1, 28800, },
  183. { 12, ACR_BAUD0, MR0_BAUD_NORMAL, 38400, },
  184. { 11, ACR_BAUD0, MR0_BAUD_EXT1, 57600, },
  185. { 12, ACR_BAUD1, MR0_BAUD_EXT1, 115200, },
  186. { 12, ACR_BAUD0, MR0_BAUD_EXT1, 230400, },
  187. { 0, 0, 0, 0 }
  188. };
  189. static void sccnxp_set_baud(struct uart_port *port, int baud)
  190. {
  191. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  192. int div_std, tmp_baud, bestbaud = baud, besterr = -1;
  193. u8 i, acr = 0, csr = 0, mr0 = 0;
  194. /* Find best baud from table */
  195. for (i = 0; baud_std[i].baud && besterr; i++) {
  196. if (baud_std[i].mr0 && !(s->flags & SCCNXP_HAVE_MR0))
  197. continue;
  198. div_std = DIV_ROUND_CLOSEST(s->freq_std, baud_std[i].baud);
  199. tmp_baud = DIV_ROUND_CLOSEST(port->uartclk, div_std);
  200. if (!sccnxp_update_best_err(baud, tmp_baud, &besterr)) {
  201. acr = baud_std[i].acr;
  202. csr = baud_std[i].csr;
  203. mr0 = baud_std[i].mr0;
  204. bestbaud = tmp_baud;
  205. }
  206. }
  207. if (s->flags & SCCNXP_HAVE_MR0) {
  208. /* Enable FIFO, set half level for TX */
  209. mr0 |= MR0_FIFO | MR0_TXLVL;
  210. /* Update MR0 */
  211. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR0);
  212. sccnxp_port_write(port, SCCNXP_MR_REG, mr0);
  213. }
  214. sccnxp_port_write(port, SCCNXP_ACR_REG, acr | ACR_TIMER_MODE);
  215. sccnxp_port_write(port, SCCNXP_CSR_REG, (csr << 4) | csr);
  216. dev_dbg(port->dev, "Baudrate desired: %i, calculated: %i\n",
  217. baud, bestbaud);
  218. }
  219. static void sccnxp_enable_irq(struct uart_port *port, int mask)
  220. {
  221. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  222. s->imr |= mask << (port->line * 4);
  223. sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
  224. }
  225. static void sccnxp_disable_irq(struct uart_port *port, int mask)
  226. {
  227. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  228. s->imr &= ~(mask << (port->line * 4));
  229. sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
  230. }
  231. static void sccnxp_set_bit(struct uart_port *port, int sig, int state)
  232. {
  233. u8 bitmask;
  234. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  235. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(sig)) {
  236. bitmask = 1 << MCTRL_OBIT(s->pdata.mctrl_cfg[port->line], sig);
  237. if (state)
  238. sccnxp_write(port, SCCNXP_SOP_REG, bitmask);
  239. else
  240. sccnxp_write(port, SCCNXP_ROP_REG, bitmask);
  241. }
  242. }
  243. static void sccnxp_handle_rx(struct uart_port *port)
  244. {
  245. u8 sr;
  246. unsigned int ch, flag;
  247. struct tty_struct *tty = tty_port_tty_get(&port->state->port);
  248. if (!tty)
  249. return;
  250. for (;;) {
  251. sr = sccnxp_port_read(port, SCCNXP_SR_REG);
  252. if (!(sr & SR_RXRDY))
  253. break;
  254. sr &= SR_PE | SR_FE | SR_OVR | SR_BRK;
  255. ch = sccnxp_port_read(port, SCCNXP_RHR_REG);
  256. port->icount.rx++;
  257. flag = TTY_NORMAL;
  258. if (unlikely(sr)) {
  259. if (sr & SR_BRK) {
  260. port->icount.brk++;
  261. if (uart_handle_break(port))
  262. continue;
  263. } else if (sr & SR_PE)
  264. port->icount.parity++;
  265. else if (sr & SR_FE)
  266. port->icount.frame++;
  267. else if (sr & SR_OVR)
  268. port->icount.overrun++;
  269. sr &= port->read_status_mask;
  270. if (sr & SR_BRK)
  271. flag = TTY_BREAK;
  272. else if (sr & SR_PE)
  273. flag = TTY_PARITY;
  274. else if (sr & SR_FE)
  275. flag = TTY_FRAME;
  276. else if (sr & SR_OVR)
  277. flag = TTY_OVERRUN;
  278. }
  279. if (uart_handle_sysrq_char(port, ch))
  280. continue;
  281. if (sr & port->ignore_status_mask)
  282. continue;
  283. uart_insert_char(port, sr, SR_OVR, ch, flag);
  284. }
  285. tty_flip_buffer_push(tty);
  286. tty_kref_put(tty);
  287. }
  288. static void sccnxp_handle_tx(struct uart_port *port)
  289. {
  290. u8 sr;
  291. struct circ_buf *xmit = &port->state->xmit;
  292. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  293. if (unlikely(port->x_char)) {
  294. sccnxp_port_write(port, SCCNXP_THR_REG, port->x_char);
  295. port->icount.tx++;
  296. port->x_char = 0;
  297. return;
  298. }
  299. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  300. /* Disable TX if FIFO is empty */
  301. if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXEMT) {
  302. sccnxp_disable_irq(port, IMR_TXRDY);
  303. /* Set direction to input */
  304. if (s->flags & SCCNXP_HAVE_IO)
  305. sccnxp_set_bit(port, DIR_OP, 0);
  306. }
  307. return;
  308. }
  309. while (!uart_circ_empty(xmit)) {
  310. sr = sccnxp_port_read(port, SCCNXP_SR_REG);
  311. if (!(sr & SR_TXRDY))
  312. break;
  313. sccnxp_port_write(port, SCCNXP_THR_REG, xmit->buf[xmit->tail]);
  314. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  315. port->icount.tx++;
  316. }
  317. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  318. uart_write_wakeup(port);
  319. }
  320. static irqreturn_t sccnxp_ist(int irq, void *dev_id)
  321. {
  322. int i;
  323. u8 isr;
  324. struct sccnxp_port *s = (struct sccnxp_port *)dev_id;
  325. mutex_lock(&s->sccnxp_mutex);
  326. for (;;) {
  327. isr = sccnxp_read(&s->port[0], SCCNXP_ISR_REG);
  328. isr &= s->imr;
  329. if (!isr)
  330. break;
  331. dev_dbg(s->port[0].dev, "IRQ status: 0x%02x\n", isr);
  332. for (i = 0; i < s->uart.nr; i++) {
  333. if (isr & ISR_RXRDY(i))
  334. sccnxp_handle_rx(&s->port[i]);
  335. if (isr & ISR_TXRDY(i))
  336. sccnxp_handle_tx(&s->port[i]);
  337. }
  338. }
  339. mutex_unlock(&s->sccnxp_mutex);
  340. return IRQ_HANDLED;
  341. }
  342. static void sccnxp_start_tx(struct uart_port *port)
  343. {
  344. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  345. mutex_lock(&s->sccnxp_mutex);
  346. /* Set direction to output */
  347. if (s->flags & SCCNXP_HAVE_IO)
  348. sccnxp_set_bit(port, DIR_OP, 1);
  349. sccnxp_enable_irq(port, IMR_TXRDY);
  350. mutex_unlock(&s->sccnxp_mutex);
  351. }
  352. static void sccnxp_stop_tx(struct uart_port *port)
  353. {
  354. /* Do nothing */
  355. }
  356. static void sccnxp_stop_rx(struct uart_port *port)
  357. {
  358. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  359. mutex_lock(&s->sccnxp_mutex);
  360. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE);
  361. mutex_unlock(&s->sccnxp_mutex);
  362. }
  363. static unsigned int sccnxp_tx_empty(struct uart_port *port)
  364. {
  365. u8 val;
  366. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  367. mutex_lock(&s->sccnxp_mutex);
  368. val = sccnxp_port_read(port, SCCNXP_SR_REG);
  369. mutex_unlock(&s->sccnxp_mutex);
  370. return (val & SR_TXEMT) ? TIOCSER_TEMT : 0;
  371. }
  372. static void sccnxp_enable_ms(struct uart_port *port)
  373. {
  374. /* Do nothing */
  375. }
  376. static void sccnxp_set_mctrl(struct uart_port *port, unsigned int mctrl)
  377. {
  378. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  379. if (!(s->flags & SCCNXP_HAVE_IO))
  380. return;
  381. mutex_lock(&s->sccnxp_mutex);
  382. sccnxp_set_bit(port, DTR_OP, mctrl & TIOCM_DTR);
  383. sccnxp_set_bit(port, RTS_OP, mctrl & TIOCM_RTS);
  384. mutex_unlock(&s->sccnxp_mutex);
  385. }
  386. static unsigned int sccnxp_get_mctrl(struct uart_port *port)
  387. {
  388. u8 bitmask, ipr;
  389. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  390. unsigned int mctrl = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
  391. if (!(s->flags & SCCNXP_HAVE_IO))
  392. return mctrl;
  393. mutex_lock(&s->sccnxp_mutex);
  394. ipr = ~sccnxp_read(port, SCCNXP_IPCR_REG);
  395. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DSR_IP)) {
  396. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  397. DSR_IP);
  398. mctrl &= ~TIOCM_DSR;
  399. mctrl |= (ipr & bitmask) ? TIOCM_DSR : 0;
  400. }
  401. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(CTS_IP)) {
  402. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  403. CTS_IP);
  404. mctrl &= ~TIOCM_CTS;
  405. mctrl |= (ipr & bitmask) ? TIOCM_CTS : 0;
  406. }
  407. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DCD_IP)) {
  408. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  409. DCD_IP);
  410. mctrl &= ~TIOCM_CAR;
  411. mctrl |= (ipr & bitmask) ? TIOCM_CAR : 0;
  412. }
  413. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(RNG_IP)) {
  414. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  415. RNG_IP);
  416. mctrl &= ~TIOCM_RNG;
  417. mctrl |= (ipr & bitmask) ? TIOCM_RNG : 0;
  418. }
  419. mutex_unlock(&s->sccnxp_mutex);
  420. return mctrl;
  421. }
  422. static void sccnxp_break_ctl(struct uart_port *port, int break_state)
  423. {
  424. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  425. mutex_lock(&s->sccnxp_mutex);
  426. sccnxp_port_write(port, SCCNXP_CR_REG, break_state ?
  427. CR_CMD_START_BREAK : CR_CMD_STOP_BREAK);
  428. mutex_unlock(&s->sccnxp_mutex);
  429. }
  430. static void sccnxp_set_termios(struct uart_port *port,
  431. struct ktermios *termios, struct ktermios *old)
  432. {
  433. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  434. u8 mr1, mr2;
  435. int baud;
  436. mutex_lock(&s->sccnxp_mutex);
  437. /* Mask termios capabilities we don't support */
  438. termios->c_cflag &= ~CMSPAR;
  439. termios->c_iflag &= ~(IXON | IXOFF | IXANY);
  440. /* Disable RX & TX, reset break condition, status and FIFOs */
  441. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET |
  442. CR_RX_DISABLE | CR_TX_DISABLE);
  443. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
  444. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
  445. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
  446. /* Word size */
  447. switch (termios->c_cflag & CSIZE) {
  448. case CS5:
  449. mr1 = MR1_BITS_5;
  450. break;
  451. case CS6:
  452. mr1 = MR1_BITS_6;
  453. break;
  454. case CS7:
  455. mr1 = MR1_BITS_7;
  456. break;
  457. default:
  458. case CS8:
  459. mr1 = MR1_BITS_8;
  460. break;
  461. }
  462. /* Parity */
  463. if (termios->c_cflag & PARENB) {
  464. if (termios->c_cflag & PARODD)
  465. mr1 |= MR1_PAR_ODD;
  466. } else
  467. mr1 |= MR1_PAR_NO;
  468. /* Stop bits */
  469. mr2 = (termios->c_cflag & CSTOPB) ? MR2_STOP2 : MR2_STOP1;
  470. /* Update desired format */
  471. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR1);
  472. sccnxp_port_write(port, SCCNXP_MR_REG, mr1);
  473. sccnxp_port_write(port, SCCNXP_MR_REG, mr2);
  474. /* Set read status mask */
  475. port->read_status_mask = SR_OVR;
  476. if (termios->c_iflag & INPCK)
  477. port->read_status_mask |= SR_PE | SR_FE;
  478. if (termios->c_iflag & (BRKINT | PARMRK))
  479. port->read_status_mask |= SR_BRK;
  480. /* Set status ignore mask */
  481. port->ignore_status_mask = 0;
  482. if (termios->c_iflag & IGNBRK)
  483. port->ignore_status_mask |= SR_BRK;
  484. if (!(termios->c_cflag & CREAD))
  485. port->ignore_status_mask |= SR_PE | SR_OVR | SR_FE | SR_BRK;
  486. /* Setup baudrate */
  487. baud = uart_get_baud_rate(port, termios, old, 50,
  488. (s->flags & SCCNXP_HAVE_MR0) ?
  489. 230400 : 38400);
  490. sccnxp_set_baud(port, baud);
  491. /* Update timeout according to new baud rate */
  492. uart_update_timeout(port, termios->c_cflag, baud);
  493. /* Enable RX & TX */
  494. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
  495. mutex_unlock(&s->sccnxp_mutex);
  496. }
  497. static int sccnxp_startup(struct uart_port *port)
  498. {
  499. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  500. mutex_lock(&s->sccnxp_mutex);
  501. if (s->flags & SCCNXP_HAVE_IO) {
  502. /* Outputs are controlled manually */
  503. sccnxp_write(port, SCCNXP_OPCR_REG, 0);
  504. }
  505. /* Reset break condition, status and FIFOs */
  506. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET);
  507. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
  508. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
  509. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
  510. /* Enable RX & TX */
  511. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
  512. /* Enable RX interrupt */
  513. sccnxp_enable_irq(port, IMR_RXRDY);
  514. mutex_unlock(&s->sccnxp_mutex);
  515. return 0;
  516. }
  517. static void sccnxp_shutdown(struct uart_port *port)
  518. {
  519. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  520. mutex_lock(&s->sccnxp_mutex);
  521. /* Disable interrupts */
  522. sccnxp_disable_irq(port, IMR_TXRDY | IMR_RXRDY);
  523. /* Disable TX & RX */
  524. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE | CR_TX_DISABLE);
  525. /* Leave direction to input */
  526. if (s->flags & SCCNXP_HAVE_IO)
  527. sccnxp_set_bit(port, DIR_OP, 0);
  528. mutex_unlock(&s->sccnxp_mutex);
  529. }
  530. static const char *sccnxp_type(struct uart_port *port)
  531. {
  532. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  533. return (port->type == PORT_SC26XX) ? s->name : NULL;
  534. }
  535. static void sccnxp_release_port(struct uart_port *port)
  536. {
  537. /* Do nothing */
  538. }
  539. static int sccnxp_request_port(struct uart_port *port)
  540. {
  541. /* Do nothing */
  542. return 0;
  543. }
  544. static void sccnxp_config_port(struct uart_port *port, int flags)
  545. {
  546. if (flags & UART_CONFIG_TYPE)
  547. port->type = PORT_SC26XX;
  548. }
  549. static int sccnxp_verify_port(struct uart_port *port, struct serial_struct *s)
  550. {
  551. if ((s->type == PORT_UNKNOWN) || (s->type == PORT_SC26XX))
  552. return 0;
  553. if (s->irq == port->irq)
  554. return 0;
  555. return -EINVAL;
  556. }
  557. static const struct uart_ops sccnxp_ops = {
  558. .tx_empty = sccnxp_tx_empty,
  559. .set_mctrl = sccnxp_set_mctrl,
  560. .get_mctrl = sccnxp_get_mctrl,
  561. .stop_tx = sccnxp_stop_tx,
  562. .start_tx = sccnxp_start_tx,
  563. .stop_rx = sccnxp_stop_rx,
  564. .enable_ms = sccnxp_enable_ms,
  565. .break_ctl = sccnxp_break_ctl,
  566. .startup = sccnxp_startup,
  567. .shutdown = sccnxp_shutdown,
  568. .set_termios = sccnxp_set_termios,
  569. .type = sccnxp_type,
  570. .release_port = sccnxp_release_port,
  571. .request_port = sccnxp_request_port,
  572. .config_port = sccnxp_config_port,
  573. .verify_port = sccnxp_verify_port,
  574. };
  575. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  576. static void sccnxp_console_putchar(struct uart_port *port, int c)
  577. {
  578. int tryes = 100000;
  579. while (tryes--) {
  580. if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXRDY) {
  581. sccnxp_port_write(port, SCCNXP_THR_REG, c);
  582. break;
  583. }
  584. barrier();
  585. }
  586. }
  587. static void sccnxp_console_write(struct console *co, const char *c, unsigned n)
  588. {
  589. struct sccnxp_port *s = (struct sccnxp_port *)co->data;
  590. struct uart_port *port = &s->port[co->index];
  591. mutex_lock(&s->sccnxp_mutex);
  592. uart_console_write(port, c, n, sccnxp_console_putchar);
  593. mutex_unlock(&s->sccnxp_mutex);
  594. }
  595. static int sccnxp_console_setup(struct console *co, char *options)
  596. {
  597. struct sccnxp_port *s = (struct sccnxp_port *)co->data;
  598. struct uart_port *port = &s->port[(co->index > 0) ? co->index : 0];
  599. int baud = 9600, bits = 8, parity = 'n', flow = 'n';
  600. if (options)
  601. uart_parse_options(options, &baud, &parity, &bits, &flow);
  602. return uart_set_options(port, co, baud, parity, bits, flow);
  603. }
  604. #endif
  605. static int __devinit sccnxp_probe(struct platform_device *pdev)
  606. {
  607. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  608. int chiptype = pdev->id_entry->driver_data;
  609. struct sccnxp_pdata *pdata = dev_get_platdata(&pdev->dev);
  610. int i, ret, fifosize, freq_min, freq_max;
  611. struct sccnxp_port *s;
  612. void __iomem *membase;
  613. if (!res) {
  614. dev_err(&pdev->dev, "Missing memory resource data\n");
  615. return -EADDRNOTAVAIL;
  616. }
  617. dev_set_name(&pdev->dev, SCCNXP_NAME);
  618. s = devm_kzalloc(&pdev->dev, sizeof(struct sccnxp_port), GFP_KERNEL);
  619. if (!s) {
  620. dev_err(&pdev->dev, "Error allocating port structure\n");
  621. return -ENOMEM;
  622. }
  623. platform_set_drvdata(pdev, s);
  624. mutex_init(&s->sccnxp_mutex);
  625. /* Individual chip settings */
  626. switch (chiptype) {
  627. case SCCNXP_TYPE_SC2681:
  628. s->name = "SC2681";
  629. s->uart.nr = 2;
  630. s->freq_std = 3686400;
  631. s->addr_mask = 0x0f;
  632. s->flags = SCCNXP_HAVE_IO;
  633. fifosize = 3;
  634. freq_min = 1000000;
  635. freq_max = 4000000;
  636. break;
  637. case SCCNXP_TYPE_SC2691:
  638. s->name = "SC2691";
  639. s->uart.nr = 1;
  640. s->freq_std = 3686400;
  641. s->addr_mask = 0x07;
  642. s->flags = 0;
  643. fifosize = 3;
  644. freq_min = 1000000;
  645. freq_max = 4000000;
  646. break;
  647. case SCCNXP_TYPE_SC2692:
  648. s->name = "SC2692";
  649. s->uart.nr = 2;
  650. s->freq_std = 3686400;
  651. s->addr_mask = 0x0f;
  652. s->flags = SCCNXP_HAVE_IO;
  653. fifosize = 3;
  654. freq_min = 1000000;
  655. freq_max = 4000000;
  656. break;
  657. case SCCNXP_TYPE_SC2891:
  658. s->name = "SC2891";
  659. s->uart.nr = 1;
  660. s->freq_std = 3686400;
  661. s->addr_mask = 0x0f;
  662. s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
  663. fifosize = 16;
  664. freq_min = 100000;
  665. freq_max = 8000000;
  666. break;
  667. case SCCNXP_TYPE_SC2892:
  668. s->name = "SC2892";
  669. s->uart.nr = 2;
  670. s->freq_std = 3686400;
  671. s->addr_mask = 0x0f;
  672. s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
  673. fifosize = 16;
  674. freq_min = 100000;
  675. freq_max = 8000000;
  676. break;
  677. case SCCNXP_TYPE_SC28202:
  678. s->name = "SC28202";
  679. s->uart.nr = 2;
  680. s->freq_std = 14745600;
  681. s->addr_mask = 0x7f;
  682. s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
  683. fifosize = 256;
  684. freq_min = 1000000;
  685. freq_max = 50000000;
  686. break;
  687. case SCCNXP_TYPE_SC68681:
  688. s->name = "SC68681";
  689. s->uart.nr = 2;
  690. s->freq_std = 3686400;
  691. s->addr_mask = 0x0f;
  692. s->flags = SCCNXP_HAVE_IO;
  693. fifosize = 3;
  694. freq_min = 1000000;
  695. freq_max = 4000000;
  696. break;
  697. case SCCNXP_TYPE_SC68692:
  698. s->name = "SC68692";
  699. s->uart.nr = 2;
  700. s->freq_std = 3686400;
  701. s->addr_mask = 0x0f;
  702. s->flags = SCCNXP_HAVE_IO;
  703. fifosize = 3;
  704. freq_min = 1000000;
  705. freq_max = 4000000;
  706. break;
  707. default:
  708. dev_err(&pdev->dev, "Unsupported chip type %i\n", chiptype);
  709. ret = -ENOTSUPP;
  710. goto err_out;
  711. }
  712. if (!pdata) {
  713. dev_warn(&pdev->dev,
  714. "No platform data supplied, using defaults\n");
  715. s->pdata.frequency = s->freq_std;
  716. } else
  717. memcpy(&s->pdata, pdata, sizeof(struct sccnxp_pdata));
  718. s->irq = platform_get_irq(pdev, 0);
  719. if (s->irq <= 0) {
  720. dev_err(&pdev->dev, "Missing irq resource data\n");
  721. ret = -ENXIO;
  722. goto err_out;
  723. }
  724. /* Check input frequency */
  725. if ((s->pdata.frequency < freq_min) ||
  726. (s->pdata.frequency > freq_max)) {
  727. dev_err(&pdev->dev, "Frequency out of bounds\n");
  728. ret = -EINVAL;
  729. goto err_out;
  730. }
  731. membase = devm_request_and_ioremap(&pdev->dev, res);
  732. if (!membase) {
  733. dev_err(&pdev->dev, "Failed to ioremap\n");
  734. ret = -EIO;
  735. goto err_out;
  736. }
  737. s->uart.owner = THIS_MODULE;
  738. s->uart.dev_name = "ttySC";
  739. s->uart.major = SCCNXP_MAJOR;
  740. s->uart.minor = SCCNXP_MINOR;
  741. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  742. s->uart.cons = &s->console;
  743. s->uart.cons->device = uart_console_device;
  744. s->uart.cons->write = sccnxp_console_write;
  745. s->uart.cons->setup = sccnxp_console_setup;
  746. s->uart.cons->flags = CON_PRINTBUFFER;
  747. s->uart.cons->index = -1;
  748. s->uart.cons->data = s;
  749. strcpy(s->uart.cons->name, "ttySC");
  750. #endif
  751. ret = uart_register_driver(&s->uart);
  752. if (ret) {
  753. dev_err(&pdev->dev, "Registering UART driver failed\n");
  754. goto err_out;
  755. }
  756. for (i = 0; i < s->uart.nr; i++) {
  757. s->port[i].line = i;
  758. s->port[i].dev = &pdev->dev;
  759. s->port[i].irq = s->irq;
  760. s->port[i].type = PORT_SC26XX;
  761. s->port[i].fifosize = fifosize;
  762. s->port[i].flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
  763. s->port[i].iotype = UPIO_MEM;
  764. s->port[i].mapbase = res->start;
  765. s->port[i].membase = membase;
  766. s->port[i].regshift = s->pdata.reg_shift;
  767. s->port[i].uartclk = s->pdata.frequency;
  768. s->port[i].ops = &sccnxp_ops;
  769. uart_add_one_port(&s->uart, &s->port[i]);
  770. /* Set direction to input */
  771. if (s->flags & SCCNXP_HAVE_IO)
  772. sccnxp_set_bit(&s->port[i], DIR_OP, 0);
  773. }
  774. /* Disable interrupts */
  775. s->imr = 0;
  776. sccnxp_write(&s->port[0], SCCNXP_IMR_REG, 0);
  777. /* Board specific configure */
  778. if (s->pdata.init)
  779. s->pdata.init();
  780. ret = devm_request_threaded_irq(&pdev->dev, s->irq, NULL, sccnxp_ist,
  781. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  782. dev_name(&pdev->dev), s);
  783. if (!ret)
  784. return 0;
  785. dev_err(&pdev->dev, "Unable to reguest IRQ %i\n", s->irq);
  786. err_out:
  787. platform_set_drvdata(pdev, NULL);
  788. return ret;
  789. }
  790. static int __devexit sccnxp_remove(struct platform_device *pdev)
  791. {
  792. int i;
  793. struct sccnxp_port *s = platform_get_drvdata(pdev);
  794. devm_free_irq(&pdev->dev, s->irq, s);
  795. for (i = 0; i < s->uart.nr; i++)
  796. uart_remove_one_port(&s->uart, &s->port[i]);
  797. uart_unregister_driver(&s->uart);
  798. platform_set_drvdata(pdev, NULL);
  799. if (s->pdata.exit)
  800. s->pdata.exit();
  801. return 0;
  802. }
  803. static const struct platform_device_id sccnxp_id_table[] = {
  804. { "sc2681", SCCNXP_TYPE_SC2681 },
  805. { "sc2691", SCCNXP_TYPE_SC2691 },
  806. { "sc2692", SCCNXP_TYPE_SC2692 },
  807. { "sc2891", SCCNXP_TYPE_SC2891 },
  808. { "sc2892", SCCNXP_TYPE_SC2892 },
  809. { "sc28202", SCCNXP_TYPE_SC28202 },
  810. { "sc68681", SCCNXP_TYPE_SC68681 },
  811. { "sc68692", SCCNXP_TYPE_SC68692 },
  812. };
  813. MODULE_DEVICE_TABLE(platform, sccnxp_id_table);
  814. static struct platform_driver sccnxp_uart_driver = {
  815. .driver = {
  816. .name = SCCNXP_NAME,
  817. .owner = THIS_MODULE,
  818. },
  819. .probe = sccnxp_probe,
  820. .remove = __devexit_p(sccnxp_remove),
  821. .id_table = sccnxp_id_table,
  822. };
  823. module_platform_driver(sccnxp_uart_driver);
  824. MODULE_LICENSE("GPL v2");
  825. MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
  826. MODULE_DESCRIPTION("SCCNXP serial driver");