rfbi.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086
  1. /*
  2. * linux/drivers/video/omap2/dss/rfbi.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "RFBI"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/delay.h>
  29. #include <linux/kfifo.h>
  30. #include <linux/ktime.h>
  31. #include <linux/hrtimer.h>
  32. #include <linux/seq_file.h>
  33. #include <linux/semaphore.h>
  34. #include <video/omapdss.h>
  35. #include "dss.h"
  36. struct rfbi_reg { u16 idx; };
  37. #define RFBI_REG(idx) ((const struct rfbi_reg) { idx })
  38. #define RFBI_REVISION RFBI_REG(0x0000)
  39. #define RFBI_SYSCONFIG RFBI_REG(0x0010)
  40. #define RFBI_SYSSTATUS RFBI_REG(0x0014)
  41. #define RFBI_CONTROL RFBI_REG(0x0040)
  42. #define RFBI_PIXEL_CNT RFBI_REG(0x0044)
  43. #define RFBI_LINE_NUMBER RFBI_REG(0x0048)
  44. #define RFBI_CMD RFBI_REG(0x004c)
  45. #define RFBI_PARAM RFBI_REG(0x0050)
  46. #define RFBI_DATA RFBI_REG(0x0054)
  47. #define RFBI_READ RFBI_REG(0x0058)
  48. #define RFBI_STATUS RFBI_REG(0x005c)
  49. #define RFBI_CONFIG(n) RFBI_REG(0x0060 + (n)*0x18)
  50. #define RFBI_ONOFF_TIME(n) RFBI_REG(0x0064 + (n)*0x18)
  51. #define RFBI_CYCLE_TIME(n) RFBI_REG(0x0068 + (n)*0x18)
  52. #define RFBI_DATA_CYCLE1(n) RFBI_REG(0x006c + (n)*0x18)
  53. #define RFBI_DATA_CYCLE2(n) RFBI_REG(0x0070 + (n)*0x18)
  54. #define RFBI_DATA_CYCLE3(n) RFBI_REG(0x0074 + (n)*0x18)
  55. #define RFBI_VSYNC_WIDTH RFBI_REG(0x0090)
  56. #define RFBI_HSYNC_WIDTH RFBI_REG(0x0094)
  57. #define REG_FLD_MOD(idx, val, start, end) \
  58. rfbi_write_reg(idx, FLD_MOD(rfbi_read_reg(idx), val, start, end))
  59. /* To work around an RFBI transfer rate limitation */
  60. #define OMAP_RFBI_RATE_LIMIT 1
  61. enum omap_rfbi_cycleformat {
  62. OMAP_DSS_RFBI_CYCLEFORMAT_1_1 = 0,
  63. OMAP_DSS_RFBI_CYCLEFORMAT_2_1 = 1,
  64. OMAP_DSS_RFBI_CYCLEFORMAT_3_1 = 2,
  65. OMAP_DSS_RFBI_CYCLEFORMAT_3_2 = 3,
  66. };
  67. enum omap_rfbi_datatype {
  68. OMAP_DSS_RFBI_DATATYPE_12 = 0,
  69. OMAP_DSS_RFBI_DATATYPE_16 = 1,
  70. OMAP_DSS_RFBI_DATATYPE_18 = 2,
  71. OMAP_DSS_RFBI_DATATYPE_24 = 3,
  72. };
  73. enum omap_rfbi_parallelmode {
  74. OMAP_DSS_RFBI_PARALLELMODE_8 = 0,
  75. OMAP_DSS_RFBI_PARALLELMODE_9 = 1,
  76. OMAP_DSS_RFBI_PARALLELMODE_12 = 2,
  77. OMAP_DSS_RFBI_PARALLELMODE_16 = 3,
  78. };
  79. enum update_cmd {
  80. RFBI_CMD_UPDATE = 0,
  81. RFBI_CMD_SYNC = 1,
  82. };
  83. static int rfbi_convert_timings(struct rfbi_timings *t);
  84. static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div);
  85. static struct {
  86. struct platform_device *pdev;
  87. void __iomem *base;
  88. unsigned long l4_khz;
  89. enum omap_rfbi_datatype datatype;
  90. enum omap_rfbi_parallelmode parallelmode;
  91. enum omap_rfbi_te_mode te_mode;
  92. int te_enabled;
  93. void (*framedone_callback)(void *data);
  94. void *framedone_callback_data;
  95. struct omap_dss_device *dssdev[2];
  96. struct kfifo cmd_fifo;
  97. spinlock_t cmd_lock;
  98. struct completion cmd_done;
  99. atomic_t cmd_fifo_full;
  100. atomic_t cmd_pending;
  101. struct semaphore bus_lock;
  102. } rfbi;
  103. struct update_region {
  104. u16 x;
  105. u16 y;
  106. u16 w;
  107. u16 h;
  108. };
  109. static inline void rfbi_write_reg(const struct rfbi_reg idx, u32 val)
  110. {
  111. __raw_writel(val, rfbi.base + idx.idx);
  112. }
  113. static inline u32 rfbi_read_reg(const struct rfbi_reg idx)
  114. {
  115. return __raw_readl(rfbi.base + idx.idx);
  116. }
  117. static void rfbi_enable_clocks(bool enable)
  118. {
  119. if (enable)
  120. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  121. else
  122. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  123. }
  124. void rfbi_bus_lock(void)
  125. {
  126. down(&rfbi.bus_lock);
  127. }
  128. EXPORT_SYMBOL(rfbi_bus_lock);
  129. void rfbi_bus_unlock(void)
  130. {
  131. up(&rfbi.bus_lock);
  132. }
  133. EXPORT_SYMBOL(rfbi_bus_unlock);
  134. void omap_rfbi_write_command(const void *buf, u32 len)
  135. {
  136. switch (rfbi.parallelmode) {
  137. case OMAP_DSS_RFBI_PARALLELMODE_8:
  138. {
  139. const u8 *b = buf;
  140. for (; len; len--)
  141. rfbi_write_reg(RFBI_CMD, *b++);
  142. break;
  143. }
  144. case OMAP_DSS_RFBI_PARALLELMODE_16:
  145. {
  146. const u16 *w = buf;
  147. BUG_ON(len & 1);
  148. for (; len; len -= 2)
  149. rfbi_write_reg(RFBI_CMD, *w++);
  150. break;
  151. }
  152. case OMAP_DSS_RFBI_PARALLELMODE_9:
  153. case OMAP_DSS_RFBI_PARALLELMODE_12:
  154. default:
  155. BUG();
  156. }
  157. }
  158. EXPORT_SYMBOL(omap_rfbi_write_command);
  159. void omap_rfbi_read_data(void *buf, u32 len)
  160. {
  161. switch (rfbi.parallelmode) {
  162. case OMAP_DSS_RFBI_PARALLELMODE_8:
  163. {
  164. u8 *b = buf;
  165. for (; len; len--) {
  166. rfbi_write_reg(RFBI_READ, 0);
  167. *b++ = rfbi_read_reg(RFBI_READ);
  168. }
  169. break;
  170. }
  171. case OMAP_DSS_RFBI_PARALLELMODE_16:
  172. {
  173. u16 *w = buf;
  174. BUG_ON(len & ~1);
  175. for (; len; len -= 2) {
  176. rfbi_write_reg(RFBI_READ, 0);
  177. *w++ = rfbi_read_reg(RFBI_READ);
  178. }
  179. break;
  180. }
  181. case OMAP_DSS_RFBI_PARALLELMODE_9:
  182. case OMAP_DSS_RFBI_PARALLELMODE_12:
  183. default:
  184. BUG();
  185. }
  186. }
  187. EXPORT_SYMBOL(omap_rfbi_read_data);
  188. void omap_rfbi_write_data(const void *buf, u32 len)
  189. {
  190. switch (rfbi.parallelmode) {
  191. case OMAP_DSS_RFBI_PARALLELMODE_8:
  192. {
  193. const u8 *b = buf;
  194. for (; len; len--)
  195. rfbi_write_reg(RFBI_PARAM, *b++);
  196. break;
  197. }
  198. case OMAP_DSS_RFBI_PARALLELMODE_16:
  199. {
  200. const u16 *w = buf;
  201. BUG_ON(len & 1);
  202. for (; len; len -= 2)
  203. rfbi_write_reg(RFBI_PARAM, *w++);
  204. break;
  205. }
  206. case OMAP_DSS_RFBI_PARALLELMODE_9:
  207. case OMAP_DSS_RFBI_PARALLELMODE_12:
  208. default:
  209. BUG();
  210. }
  211. }
  212. EXPORT_SYMBOL(omap_rfbi_write_data);
  213. void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
  214. u16 x, u16 y,
  215. u16 w, u16 h)
  216. {
  217. int start_offset = scr_width * y + x;
  218. int horiz_offset = scr_width - w;
  219. int i;
  220. if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
  221. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
  222. const u16 __iomem *pd = buf;
  223. pd += start_offset;
  224. for (; h; --h) {
  225. for (i = 0; i < w; ++i) {
  226. const u8 __iomem *b = (const u8 __iomem *)pd;
  227. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
  228. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
  229. ++pd;
  230. }
  231. pd += horiz_offset;
  232. }
  233. } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_24 &&
  234. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
  235. const u32 __iomem *pd = buf;
  236. pd += start_offset;
  237. for (; h; --h) {
  238. for (i = 0; i < w; ++i) {
  239. const u8 __iomem *b = (const u8 __iomem *)pd;
  240. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+2));
  241. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
  242. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
  243. ++pd;
  244. }
  245. pd += horiz_offset;
  246. }
  247. } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
  248. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_16) {
  249. const u16 __iomem *pd = buf;
  250. pd += start_offset;
  251. for (; h; --h) {
  252. for (i = 0; i < w; ++i) {
  253. rfbi_write_reg(RFBI_PARAM, __raw_readw(pd));
  254. ++pd;
  255. }
  256. pd += horiz_offset;
  257. }
  258. } else {
  259. BUG();
  260. }
  261. }
  262. EXPORT_SYMBOL(omap_rfbi_write_pixels);
  263. void rfbi_transfer_area(struct omap_dss_device *dssdev, u16 width,
  264. u16 height, void (*callback)(void *data), void *data)
  265. {
  266. u32 l;
  267. /*BUG_ON(callback == 0);*/
  268. BUG_ON(rfbi.framedone_callback != NULL);
  269. DSSDBG("rfbi_transfer_area %dx%d\n", width, height);
  270. dispc_set_lcd_size(dssdev->manager->id, width, height);
  271. dispc_enable_channel(dssdev->manager->id, true);
  272. rfbi.framedone_callback = callback;
  273. rfbi.framedone_callback_data = data;
  274. rfbi_write_reg(RFBI_PIXEL_CNT, width * height);
  275. l = rfbi_read_reg(RFBI_CONTROL);
  276. l = FLD_MOD(l, 1, 0, 0); /* enable */
  277. if (!rfbi.te_enabled)
  278. l = FLD_MOD(l, 1, 4, 4); /* ITE */
  279. rfbi_write_reg(RFBI_CONTROL, l);
  280. }
  281. static void framedone_callback(void *data, u32 mask)
  282. {
  283. void (*callback)(void *data);
  284. DSSDBG("FRAMEDONE\n");
  285. REG_FLD_MOD(RFBI_CONTROL, 0, 0, 0);
  286. callback = rfbi.framedone_callback;
  287. rfbi.framedone_callback = NULL;
  288. if (callback != NULL)
  289. callback(rfbi.framedone_callback_data);
  290. atomic_set(&rfbi.cmd_pending, 0);
  291. }
  292. #if 1 /* VERBOSE */
  293. static void rfbi_print_timings(void)
  294. {
  295. u32 l;
  296. u32 time;
  297. l = rfbi_read_reg(RFBI_CONFIG(0));
  298. time = 1000000000 / rfbi.l4_khz;
  299. if (l & (1 << 4))
  300. time *= 2;
  301. DSSDBG("Tick time %u ps\n", time);
  302. l = rfbi_read_reg(RFBI_ONOFF_TIME(0));
  303. DSSDBG("CSONTIME %d, CSOFFTIME %d, WEONTIME %d, WEOFFTIME %d, "
  304. "REONTIME %d, REOFFTIME %d\n",
  305. l & 0x0f, (l >> 4) & 0x3f, (l >> 10) & 0x0f, (l >> 14) & 0x3f,
  306. (l >> 20) & 0x0f, (l >> 24) & 0x3f);
  307. l = rfbi_read_reg(RFBI_CYCLE_TIME(0));
  308. DSSDBG("WECYCLETIME %d, RECYCLETIME %d, CSPULSEWIDTH %d, "
  309. "ACCESSTIME %d\n",
  310. (l & 0x3f), (l >> 6) & 0x3f, (l >> 12) & 0x3f,
  311. (l >> 22) & 0x3f);
  312. }
  313. #else
  314. static void rfbi_print_timings(void) {}
  315. #endif
  316. static u32 extif_clk_period;
  317. static inline unsigned long round_to_extif_ticks(unsigned long ps, int div)
  318. {
  319. int bus_tick = extif_clk_period * div;
  320. return (ps + bus_tick - 1) / bus_tick * bus_tick;
  321. }
  322. static int calc_reg_timing(struct rfbi_timings *t, int div)
  323. {
  324. t->clk_div = div;
  325. t->cs_on_time = round_to_extif_ticks(t->cs_on_time, div);
  326. t->we_on_time = round_to_extif_ticks(t->we_on_time, div);
  327. t->we_off_time = round_to_extif_ticks(t->we_off_time, div);
  328. t->we_cycle_time = round_to_extif_ticks(t->we_cycle_time, div);
  329. t->re_on_time = round_to_extif_ticks(t->re_on_time, div);
  330. t->re_off_time = round_to_extif_ticks(t->re_off_time, div);
  331. t->re_cycle_time = round_to_extif_ticks(t->re_cycle_time, div);
  332. t->access_time = round_to_extif_ticks(t->access_time, div);
  333. t->cs_off_time = round_to_extif_ticks(t->cs_off_time, div);
  334. t->cs_pulse_width = round_to_extif_ticks(t->cs_pulse_width, div);
  335. DSSDBG("[reg]cson %d csoff %d reon %d reoff %d\n",
  336. t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time);
  337. DSSDBG("[reg]weon %d weoff %d recyc %d wecyc %d\n",
  338. t->we_on_time, t->we_off_time, t->re_cycle_time,
  339. t->we_cycle_time);
  340. DSSDBG("[reg]rdaccess %d cspulse %d\n",
  341. t->access_time, t->cs_pulse_width);
  342. return rfbi_convert_timings(t);
  343. }
  344. static int calc_extif_timings(struct rfbi_timings *t)
  345. {
  346. u32 max_clk_div;
  347. int div;
  348. rfbi_get_clk_info(&extif_clk_period, &max_clk_div);
  349. for (div = 1; div <= max_clk_div; div++) {
  350. if (calc_reg_timing(t, div) == 0)
  351. break;
  352. }
  353. if (div <= max_clk_div)
  354. return 0;
  355. DSSERR("can't setup timings\n");
  356. return -1;
  357. }
  358. void rfbi_set_timings(int rfbi_module, struct rfbi_timings *t)
  359. {
  360. int r;
  361. if (!t->converted) {
  362. r = calc_extif_timings(t);
  363. if (r < 0)
  364. DSSERR("Failed to calc timings\n");
  365. }
  366. BUG_ON(!t->converted);
  367. rfbi_write_reg(RFBI_ONOFF_TIME(rfbi_module), t->tim[0]);
  368. rfbi_write_reg(RFBI_CYCLE_TIME(rfbi_module), t->tim[1]);
  369. /* TIMEGRANULARITY */
  370. REG_FLD_MOD(RFBI_CONFIG(rfbi_module),
  371. (t->tim[2] ? 1 : 0), 4, 4);
  372. rfbi_print_timings();
  373. }
  374. static int ps_to_rfbi_ticks(int time, int div)
  375. {
  376. unsigned long tick_ps;
  377. int ret;
  378. /* Calculate in picosecs to yield more exact results */
  379. tick_ps = 1000000000 / (rfbi.l4_khz) * div;
  380. ret = (time + tick_ps - 1) / tick_ps;
  381. return ret;
  382. }
  383. #ifdef OMAP_RFBI_RATE_LIMIT
  384. unsigned long rfbi_get_max_tx_rate(void)
  385. {
  386. unsigned long l4_rate, dss1_rate;
  387. int min_l4_ticks = 0;
  388. int i;
  389. /* According to TI this can't be calculated so make the
  390. * adjustments for a couple of known frequencies and warn for
  391. * others.
  392. */
  393. static const struct {
  394. unsigned long l4_clk; /* HZ */
  395. unsigned long dss1_clk; /* HZ */
  396. unsigned long min_l4_ticks;
  397. } ftab[] = {
  398. { 55, 132, 7, }, /* 7.86 MPix/s */
  399. { 110, 110, 12, }, /* 9.16 MPix/s */
  400. { 110, 132, 10, }, /* 11 Mpix/s */
  401. { 120, 120, 10, }, /* 12 Mpix/s */
  402. { 133, 133, 10, }, /* 13.3 Mpix/s */
  403. };
  404. l4_rate = rfbi.l4_khz / 1000;
  405. dss1_rate = dss_clk_get_rate(DSS_CLK_FCK) / 1000000;
  406. for (i = 0; i < ARRAY_SIZE(ftab); i++) {
  407. /* Use a window instead of an exact match, to account
  408. * for different DPLL multiplier / divider pairs.
  409. */
  410. if (abs(ftab[i].l4_clk - l4_rate) < 3 &&
  411. abs(ftab[i].dss1_clk - dss1_rate) < 3) {
  412. min_l4_ticks = ftab[i].min_l4_ticks;
  413. break;
  414. }
  415. }
  416. if (i == ARRAY_SIZE(ftab)) {
  417. /* Can't be sure, return anyway the maximum not
  418. * rate-limited. This might cause a problem only for the
  419. * tearing synchronisation.
  420. */
  421. DSSERR("can't determine maximum RFBI transfer rate\n");
  422. return rfbi.l4_khz * 1000;
  423. }
  424. return rfbi.l4_khz * 1000 / min_l4_ticks;
  425. }
  426. #else
  427. int rfbi_get_max_tx_rate(void)
  428. {
  429. return rfbi.l4_khz * 1000;
  430. }
  431. #endif
  432. static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div)
  433. {
  434. *clk_period = 1000000000 / rfbi.l4_khz;
  435. *max_clk_div = 2;
  436. }
  437. static int rfbi_convert_timings(struct rfbi_timings *t)
  438. {
  439. u32 l;
  440. int reon, reoff, weon, weoff, cson, csoff, cs_pulse;
  441. int actim, recyc, wecyc;
  442. int div = t->clk_div;
  443. if (div <= 0 || div > 2)
  444. return -1;
  445. /* Make sure that after conversion it still holds that:
  446. * weoff > weon, reoff > reon, recyc >= reoff, wecyc >= weoff,
  447. * csoff > cson, csoff >= max(weoff, reoff), actim > reon
  448. */
  449. weon = ps_to_rfbi_ticks(t->we_on_time, div);
  450. weoff = ps_to_rfbi_ticks(t->we_off_time, div);
  451. if (weoff <= weon)
  452. weoff = weon + 1;
  453. if (weon > 0x0f)
  454. return -1;
  455. if (weoff > 0x3f)
  456. return -1;
  457. reon = ps_to_rfbi_ticks(t->re_on_time, div);
  458. reoff = ps_to_rfbi_ticks(t->re_off_time, div);
  459. if (reoff <= reon)
  460. reoff = reon + 1;
  461. if (reon > 0x0f)
  462. return -1;
  463. if (reoff > 0x3f)
  464. return -1;
  465. cson = ps_to_rfbi_ticks(t->cs_on_time, div);
  466. csoff = ps_to_rfbi_ticks(t->cs_off_time, div);
  467. if (csoff <= cson)
  468. csoff = cson + 1;
  469. if (csoff < max(weoff, reoff))
  470. csoff = max(weoff, reoff);
  471. if (cson > 0x0f)
  472. return -1;
  473. if (csoff > 0x3f)
  474. return -1;
  475. l = cson;
  476. l |= csoff << 4;
  477. l |= weon << 10;
  478. l |= weoff << 14;
  479. l |= reon << 20;
  480. l |= reoff << 24;
  481. t->tim[0] = l;
  482. actim = ps_to_rfbi_ticks(t->access_time, div);
  483. if (actim <= reon)
  484. actim = reon + 1;
  485. if (actim > 0x3f)
  486. return -1;
  487. wecyc = ps_to_rfbi_ticks(t->we_cycle_time, div);
  488. if (wecyc < weoff)
  489. wecyc = weoff;
  490. if (wecyc > 0x3f)
  491. return -1;
  492. recyc = ps_to_rfbi_ticks(t->re_cycle_time, div);
  493. if (recyc < reoff)
  494. recyc = reoff;
  495. if (recyc > 0x3f)
  496. return -1;
  497. cs_pulse = ps_to_rfbi_ticks(t->cs_pulse_width, div);
  498. if (cs_pulse > 0x3f)
  499. return -1;
  500. l = wecyc;
  501. l |= recyc << 6;
  502. l |= cs_pulse << 12;
  503. l |= actim << 22;
  504. t->tim[1] = l;
  505. t->tim[2] = div - 1;
  506. t->converted = 1;
  507. return 0;
  508. }
  509. /* xxx FIX module selection missing */
  510. int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
  511. unsigned hs_pulse_time, unsigned vs_pulse_time,
  512. int hs_pol_inv, int vs_pol_inv, int extif_div)
  513. {
  514. int hs, vs;
  515. int min;
  516. u32 l;
  517. hs = ps_to_rfbi_ticks(hs_pulse_time, 1);
  518. vs = ps_to_rfbi_ticks(vs_pulse_time, 1);
  519. if (hs < 2)
  520. return -EDOM;
  521. if (mode == OMAP_DSS_RFBI_TE_MODE_2)
  522. min = 2;
  523. else /* OMAP_DSS_RFBI_TE_MODE_1 */
  524. min = 4;
  525. if (vs < min)
  526. return -EDOM;
  527. if (vs == hs)
  528. return -EINVAL;
  529. rfbi.te_mode = mode;
  530. DSSDBG("setup_te: mode %d hs %d vs %d hs_inv %d vs_inv %d\n",
  531. mode, hs, vs, hs_pol_inv, vs_pol_inv);
  532. rfbi_write_reg(RFBI_HSYNC_WIDTH, hs);
  533. rfbi_write_reg(RFBI_VSYNC_WIDTH, vs);
  534. l = rfbi_read_reg(RFBI_CONFIG(0));
  535. if (hs_pol_inv)
  536. l &= ~(1 << 21);
  537. else
  538. l |= 1 << 21;
  539. if (vs_pol_inv)
  540. l &= ~(1 << 20);
  541. else
  542. l |= 1 << 20;
  543. return 0;
  544. }
  545. EXPORT_SYMBOL(omap_rfbi_setup_te);
  546. /* xxx FIX module selection missing */
  547. int omap_rfbi_enable_te(bool enable, unsigned line)
  548. {
  549. u32 l;
  550. DSSDBG("te %d line %d mode %d\n", enable, line, rfbi.te_mode);
  551. if (line > (1 << 11) - 1)
  552. return -EINVAL;
  553. l = rfbi_read_reg(RFBI_CONFIG(0));
  554. l &= ~(0x3 << 2);
  555. if (enable) {
  556. rfbi.te_enabled = 1;
  557. l |= rfbi.te_mode << 2;
  558. } else
  559. rfbi.te_enabled = 0;
  560. rfbi_write_reg(RFBI_CONFIG(0), l);
  561. rfbi_write_reg(RFBI_LINE_NUMBER, line);
  562. return 0;
  563. }
  564. EXPORT_SYMBOL(omap_rfbi_enable_te);
  565. #if 0
  566. static void rfbi_enable_config(int enable1, int enable2)
  567. {
  568. u32 l;
  569. int cs = 0;
  570. if (enable1)
  571. cs |= 1<<0;
  572. if (enable2)
  573. cs |= 1<<1;
  574. rfbi_enable_clocks(1);
  575. l = rfbi_read_reg(RFBI_CONTROL);
  576. l = FLD_MOD(l, cs, 3, 2);
  577. l = FLD_MOD(l, 0, 1, 1);
  578. rfbi_write_reg(RFBI_CONTROL, l);
  579. l = rfbi_read_reg(RFBI_CONFIG(0));
  580. l = FLD_MOD(l, 0, 3, 2); /* TRIGGERMODE: ITE */
  581. /*l |= FLD_VAL(2, 8, 7); */ /* L4FORMAT, 2pix/L4 */
  582. /*l |= FLD_VAL(0, 8, 7); */ /* L4FORMAT, 1pix/L4 */
  583. l = FLD_MOD(l, 0, 16, 16); /* A0POLARITY */
  584. l = FLD_MOD(l, 1, 20, 20); /* TE_VSYNC_POLARITY */
  585. l = FLD_MOD(l, 1, 21, 21); /* HSYNCPOLARITY */
  586. l = FLD_MOD(l, OMAP_DSS_RFBI_PARALLELMODE_8, 1, 0);
  587. rfbi_write_reg(RFBI_CONFIG(0), l);
  588. rfbi_enable_clocks(0);
  589. }
  590. #endif
  591. int rfbi_configure(int rfbi_module, int bpp, int lines)
  592. {
  593. u32 l;
  594. int cycle1 = 0, cycle2 = 0, cycle3 = 0;
  595. enum omap_rfbi_cycleformat cycleformat;
  596. enum omap_rfbi_datatype datatype;
  597. enum omap_rfbi_parallelmode parallelmode;
  598. switch (bpp) {
  599. case 12:
  600. datatype = OMAP_DSS_RFBI_DATATYPE_12;
  601. break;
  602. case 16:
  603. datatype = OMAP_DSS_RFBI_DATATYPE_16;
  604. break;
  605. case 18:
  606. datatype = OMAP_DSS_RFBI_DATATYPE_18;
  607. break;
  608. case 24:
  609. datatype = OMAP_DSS_RFBI_DATATYPE_24;
  610. break;
  611. default:
  612. BUG();
  613. return 1;
  614. }
  615. rfbi.datatype = datatype;
  616. switch (lines) {
  617. case 8:
  618. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_8;
  619. break;
  620. case 9:
  621. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_9;
  622. break;
  623. case 12:
  624. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_12;
  625. break;
  626. case 16:
  627. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_16;
  628. break;
  629. default:
  630. BUG();
  631. return 1;
  632. }
  633. rfbi.parallelmode = parallelmode;
  634. if ((bpp % lines) == 0) {
  635. switch (bpp / lines) {
  636. case 1:
  637. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_1_1;
  638. break;
  639. case 2:
  640. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_2_1;
  641. break;
  642. case 3:
  643. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_1;
  644. break;
  645. default:
  646. BUG();
  647. return 1;
  648. }
  649. } else if ((2 * bpp % lines) == 0) {
  650. if ((2 * bpp / lines) == 3)
  651. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_2;
  652. else {
  653. BUG();
  654. return 1;
  655. }
  656. } else {
  657. BUG();
  658. return 1;
  659. }
  660. switch (cycleformat) {
  661. case OMAP_DSS_RFBI_CYCLEFORMAT_1_1:
  662. cycle1 = lines;
  663. break;
  664. case OMAP_DSS_RFBI_CYCLEFORMAT_2_1:
  665. cycle1 = lines;
  666. cycle2 = lines;
  667. break;
  668. case OMAP_DSS_RFBI_CYCLEFORMAT_3_1:
  669. cycle1 = lines;
  670. cycle2 = lines;
  671. cycle3 = lines;
  672. break;
  673. case OMAP_DSS_RFBI_CYCLEFORMAT_3_2:
  674. cycle1 = lines;
  675. cycle2 = (lines / 2) | ((lines / 2) << 16);
  676. cycle3 = (lines << 16);
  677. break;
  678. }
  679. REG_FLD_MOD(RFBI_CONTROL, 0, 3, 2); /* clear CS */
  680. l = 0;
  681. l |= FLD_VAL(parallelmode, 1, 0);
  682. l |= FLD_VAL(0, 3, 2); /* TRIGGERMODE: ITE */
  683. l |= FLD_VAL(0, 4, 4); /* TIMEGRANULARITY */
  684. l |= FLD_VAL(datatype, 6, 5);
  685. /* l |= FLD_VAL(2, 8, 7); */ /* L4FORMAT, 2pix/L4 */
  686. l |= FLD_VAL(0, 8, 7); /* L4FORMAT, 1pix/L4 */
  687. l |= FLD_VAL(cycleformat, 10, 9);
  688. l |= FLD_VAL(0, 12, 11); /* UNUSEDBITS */
  689. l |= FLD_VAL(0, 16, 16); /* A0POLARITY */
  690. l |= FLD_VAL(0, 17, 17); /* REPOLARITY */
  691. l |= FLD_VAL(0, 18, 18); /* WEPOLARITY */
  692. l |= FLD_VAL(0, 19, 19); /* CSPOLARITY */
  693. l |= FLD_VAL(1, 20, 20); /* TE_VSYNC_POLARITY */
  694. l |= FLD_VAL(1, 21, 21); /* HSYNCPOLARITY */
  695. rfbi_write_reg(RFBI_CONFIG(rfbi_module), l);
  696. rfbi_write_reg(RFBI_DATA_CYCLE1(rfbi_module), cycle1);
  697. rfbi_write_reg(RFBI_DATA_CYCLE2(rfbi_module), cycle2);
  698. rfbi_write_reg(RFBI_DATA_CYCLE3(rfbi_module), cycle3);
  699. l = rfbi_read_reg(RFBI_CONTROL);
  700. l = FLD_MOD(l, rfbi_module+1, 3, 2); /* Select CSx */
  701. l = FLD_MOD(l, 0, 1, 1); /* clear bypass */
  702. rfbi_write_reg(RFBI_CONTROL, l);
  703. DSSDBG("RFBI config: bpp %d, lines %d, cycles: 0x%x 0x%x 0x%x\n",
  704. bpp, lines, cycle1, cycle2, cycle3);
  705. return 0;
  706. }
  707. int omap_rfbi_configure(struct omap_dss_device *dssdev, int pixel_size,
  708. int data_lines)
  709. {
  710. return rfbi_configure(dssdev->phy.rfbi.channel, pixel_size, data_lines);
  711. }
  712. EXPORT_SYMBOL(omap_rfbi_configure);
  713. int omap_rfbi_prepare_update(struct omap_dss_device *dssdev,
  714. u16 *x, u16 *y, u16 *w, u16 *h)
  715. {
  716. u16 dw, dh;
  717. dssdev->driver->get_resolution(dssdev, &dw, &dh);
  718. if (*x > dw || *y > dh)
  719. return -EINVAL;
  720. if (*x + *w > dw)
  721. return -EINVAL;
  722. if (*y + *h > dh)
  723. return -EINVAL;
  724. if (*w == 1)
  725. return -EINVAL;
  726. if (*w == 0 || *h == 0)
  727. return -EINVAL;
  728. if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
  729. dss_setup_partial_planes(dssdev, x, y, w, h, true);
  730. dispc_set_lcd_size(dssdev->manager->id, *w, *h);
  731. }
  732. return 0;
  733. }
  734. EXPORT_SYMBOL(omap_rfbi_prepare_update);
  735. int omap_rfbi_update(struct omap_dss_device *dssdev,
  736. u16 x, u16 y, u16 w, u16 h,
  737. void (*callback)(void *), void *data)
  738. {
  739. if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
  740. rfbi_transfer_area(dssdev, w, h, callback, data);
  741. } else {
  742. struct omap_overlay *ovl;
  743. void __iomem *addr;
  744. int scr_width;
  745. ovl = dssdev->manager->overlays[0];
  746. scr_width = ovl->info.screen_width;
  747. addr = ovl->info.vaddr;
  748. omap_rfbi_write_pixels(addr, scr_width, x, y, w, h);
  749. callback(data);
  750. }
  751. return 0;
  752. }
  753. EXPORT_SYMBOL(omap_rfbi_update);
  754. void rfbi_dump_regs(struct seq_file *s)
  755. {
  756. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, rfbi_read_reg(r))
  757. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  758. DUMPREG(RFBI_REVISION);
  759. DUMPREG(RFBI_SYSCONFIG);
  760. DUMPREG(RFBI_SYSSTATUS);
  761. DUMPREG(RFBI_CONTROL);
  762. DUMPREG(RFBI_PIXEL_CNT);
  763. DUMPREG(RFBI_LINE_NUMBER);
  764. DUMPREG(RFBI_CMD);
  765. DUMPREG(RFBI_PARAM);
  766. DUMPREG(RFBI_DATA);
  767. DUMPREG(RFBI_READ);
  768. DUMPREG(RFBI_STATUS);
  769. DUMPREG(RFBI_CONFIG(0));
  770. DUMPREG(RFBI_ONOFF_TIME(0));
  771. DUMPREG(RFBI_CYCLE_TIME(0));
  772. DUMPREG(RFBI_DATA_CYCLE1(0));
  773. DUMPREG(RFBI_DATA_CYCLE2(0));
  774. DUMPREG(RFBI_DATA_CYCLE3(0));
  775. DUMPREG(RFBI_CONFIG(1));
  776. DUMPREG(RFBI_ONOFF_TIME(1));
  777. DUMPREG(RFBI_CYCLE_TIME(1));
  778. DUMPREG(RFBI_DATA_CYCLE1(1));
  779. DUMPREG(RFBI_DATA_CYCLE2(1));
  780. DUMPREG(RFBI_DATA_CYCLE3(1));
  781. DUMPREG(RFBI_VSYNC_WIDTH);
  782. DUMPREG(RFBI_HSYNC_WIDTH);
  783. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  784. #undef DUMPREG
  785. }
  786. int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev)
  787. {
  788. int r;
  789. rfbi_enable_clocks(1);
  790. r = omap_dss_start_device(dssdev);
  791. if (r) {
  792. DSSERR("failed to start device\n");
  793. goto err0;
  794. }
  795. r = omap_dispc_register_isr(framedone_callback, NULL,
  796. DISPC_IRQ_FRAMEDONE);
  797. if (r) {
  798. DSSERR("can't get FRAMEDONE irq\n");
  799. goto err1;
  800. }
  801. dispc_set_lcd_display_type(dssdev->manager->id,
  802. OMAP_DSS_LCD_DISPLAY_TFT);
  803. dispc_set_parallel_interface_mode(dssdev->manager->id,
  804. OMAP_DSS_PARALLELMODE_RFBI);
  805. dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
  806. rfbi_configure(dssdev->phy.rfbi.channel,
  807. dssdev->ctrl.pixel_size,
  808. dssdev->phy.rfbi.data_lines);
  809. rfbi_set_timings(dssdev->phy.rfbi.channel,
  810. &dssdev->ctrl.rfbi_timings);
  811. return 0;
  812. err1:
  813. omap_dss_stop_device(dssdev);
  814. err0:
  815. return r;
  816. }
  817. EXPORT_SYMBOL(omapdss_rfbi_display_enable);
  818. void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev)
  819. {
  820. omap_dispc_unregister_isr(framedone_callback, NULL,
  821. DISPC_IRQ_FRAMEDONE);
  822. omap_dss_stop_device(dssdev);
  823. rfbi_enable_clocks(0);
  824. }
  825. EXPORT_SYMBOL(omapdss_rfbi_display_disable);
  826. int rfbi_init_display(struct omap_dss_device *dssdev)
  827. {
  828. rfbi.dssdev[dssdev->phy.rfbi.channel] = dssdev;
  829. dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE;
  830. return 0;
  831. }
  832. /* RFBI HW IP initialisation */
  833. static int omap_rfbihw_probe(struct platform_device *pdev)
  834. {
  835. u32 rev;
  836. u32 l;
  837. struct resource *rfbi_mem;
  838. rfbi.pdev = pdev;
  839. spin_lock_init(&rfbi.cmd_lock);
  840. sema_init(&rfbi.bus_lock, 1);
  841. init_completion(&rfbi.cmd_done);
  842. atomic_set(&rfbi.cmd_fifo_full, 0);
  843. atomic_set(&rfbi.cmd_pending, 0);
  844. rfbi_mem = platform_get_resource(rfbi.pdev, IORESOURCE_MEM, 0);
  845. if (!rfbi_mem) {
  846. DSSERR("can't get IORESOURCE_MEM RFBI\n");
  847. return -EINVAL;
  848. }
  849. rfbi.base = ioremap(rfbi_mem->start, resource_size(rfbi_mem));
  850. if (!rfbi.base) {
  851. DSSERR("can't ioremap RFBI\n");
  852. return -ENOMEM;
  853. }
  854. rfbi_enable_clocks(1);
  855. msleep(10);
  856. rfbi.l4_khz = dss_clk_get_rate(DSS_CLK_ICK) / 1000;
  857. /* Enable autoidle and smart-idle */
  858. l = rfbi_read_reg(RFBI_SYSCONFIG);
  859. l |= (1 << 0) | (2 << 3);
  860. rfbi_write_reg(RFBI_SYSCONFIG, l);
  861. rev = rfbi_read_reg(RFBI_REVISION);
  862. dev_dbg(&pdev->dev, "OMAP RFBI rev %d.%d\n",
  863. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  864. rfbi_enable_clocks(0);
  865. return 0;
  866. }
  867. static int omap_rfbihw_remove(struct platform_device *pdev)
  868. {
  869. iounmap(rfbi.base);
  870. return 0;
  871. }
  872. static struct platform_driver omap_rfbihw_driver = {
  873. .probe = omap_rfbihw_probe,
  874. .remove = omap_rfbihw_remove,
  875. .driver = {
  876. .name = "omapdss_rfbi",
  877. .owner = THIS_MODULE,
  878. },
  879. };
  880. int rfbi_init_platform_driver(void)
  881. {
  882. return platform_driver_register(&omap_rfbihw_driver);
  883. }
  884. void rfbi_uninit_platform_driver(void)
  885. {
  886. return platform_driver_unregister(&omap_rfbihw_driver);
  887. }