tg3.c 411 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mdio.h>
  34. #include <linux/mii.h>
  35. #include <linux/phy.h>
  36. #include <linux/brcmphy.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/ip.h>
  39. #include <linux/tcp.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/firmware.h>
  44. #include <net/checksum.h>
  45. #include <net/ip.h>
  46. #include <asm/system.h>
  47. #include <linux/io.h>
  48. #include <asm/byteorder.h>
  49. #include <linux/uaccess.h>
  50. #ifdef CONFIG_SPARC
  51. #include <asm/idprom.h>
  52. #include <asm/prom.h>
  53. #endif
  54. #define BAR_0 0
  55. #define BAR_2 2
  56. #include "tg3.h"
  57. #define DRV_MODULE_NAME "tg3"
  58. #define TG3_MAJ_NUM 3
  59. #define TG3_MIN_NUM 117
  60. #define DRV_MODULE_VERSION \
  61. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  62. #define DRV_MODULE_RELDATE "January 25, 2011"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_STD_RING_SIZE(tp) \
  88. ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
  89. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  90. #define TG3_DEF_RX_RING_PENDING 200
  91. #define TG3_RX_JMB_RING_SIZE(tp) \
  92. ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
  93. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  94. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  95. #define TG3_RSS_INDIR_TBL_SIZE 128
  96. /* Do not place this n-ring entries value into the tp struct itself,
  97. * we really want to expose these constants to GCC so that modulo et
  98. * al. operations are done with shifts and masks instead of with
  99. * hw multiply/modulo instructions. Another solution would be to
  100. * replace things like '% foo' with '& (foo - 1)'.
  101. */
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_STD_RING_BYTES(tp) \
  105. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  106. #define TG3_RX_JMB_RING_BYTES(tp) \
  107. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  108. #define TG3_RX_RCB_RING_BYTES(tp) \
  109. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  120. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  121. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  122. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  123. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  124. * that are at least dword aligned when used in PCIX mode. The driver
  125. * works around this bug by double copying the packet. This workaround
  126. * is built into the normal double copy length check for efficiency.
  127. *
  128. * However, the double copy is only necessary on those architectures
  129. * where unaligned memory accesses are inefficient. For those architectures
  130. * where unaligned memory accesses incur little penalty, we can reintegrate
  131. * the 5701 in the normal rx path. Doing so saves a device structure
  132. * dereference by hardcoding the double copy threshold in place.
  133. */
  134. #define TG3_RX_COPY_THRESHOLD 256
  135. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  136. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  137. #else
  138. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  139. #endif
  140. /* minimum number of free TX descriptors required to wake up TX process */
  141. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  142. #define TG3_RAW_IP_ALIGN 2
  143. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  144. #define FIRMWARE_TG3 "tigon/tg3.bin"
  145. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  146. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  147. static char version[] __devinitdata =
  148. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  149. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  150. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  151. MODULE_LICENSE("GPL");
  152. MODULE_VERSION(DRV_MODULE_VERSION);
  153. MODULE_FIRMWARE(FIRMWARE_TG3);
  154. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  155. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  156. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  157. module_param(tg3_debug, int, 0);
  158. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  159. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  240. {}
  241. };
  242. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  243. static const struct {
  244. const char string[ETH_GSTRING_LEN];
  245. } ethtool_stats_keys[] = {
  246. { "rx_octets" },
  247. { "rx_fragments" },
  248. { "rx_ucast_packets" },
  249. { "rx_mcast_packets" },
  250. { "rx_bcast_packets" },
  251. { "rx_fcs_errors" },
  252. { "rx_align_errors" },
  253. { "rx_xon_pause_rcvd" },
  254. { "rx_xoff_pause_rcvd" },
  255. { "rx_mac_ctrl_rcvd" },
  256. { "rx_xoff_entered" },
  257. { "rx_frame_too_long_errors" },
  258. { "rx_jabbers" },
  259. { "rx_undersize_packets" },
  260. { "rx_in_length_errors" },
  261. { "rx_out_length_errors" },
  262. { "rx_64_or_less_octet_packets" },
  263. { "rx_65_to_127_octet_packets" },
  264. { "rx_128_to_255_octet_packets" },
  265. { "rx_256_to_511_octet_packets" },
  266. { "rx_512_to_1023_octet_packets" },
  267. { "rx_1024_to_1522_octet_packets" },
  268. { "rx_1523_to_2047_octet_packets" },
  269. { "rx_2048_to_4095_octet_packets" },
  270. { "rx_4096_to_8191_octet_packets" },
  271. { "rx_8192_to_9022_octet_packets" },
  272. { "tx_octets" },
  273. { "tx_collisions" },
  274. { "tx_xon_sent" },
  275. { "tx_xoff_sent" },
  276. { "tx_flow_control" },
  277. { "tx_mac_errors" },
  278. { "tx_single_collisions" },
  279. { "tx_mult_collisions" },
  280. { "tx_deferred" },
  281. { "tx_excessive_collisions" },
  282. { "tx_late_collisions" },
  283. { "tx_collide_2times" },
  284. { "tx_collide_3times" },
  285. { "tx_collide_4times" },
  286. { "tx_collide_5times" },
  287. { "tx_collide_6times" },
  288. { "tx_collide_7times" },
  289. { "tx_collide_8times" },
  290. { "tx_collide_9times" },
  291. { "tx_collide_10times" },
  292. { "tx_collide_11times" },
  293. { "tx_collide_12times" },
  294. { "tx_collide_13times" },
  295. { "tx_collide_14times" },
  296. { "tx_collide_15times" },
  297. { "tx_ucast_packets" },
  298. { "tx_mcast_packets" },
  299. { "tx_bcast_packets" },
  300. { "tx_carrier_sense_errors" },
  301. { "tx_discards" },
  302. { "tx_errors" },
  303. { "dma_writeq_full" },
  304. { "dma_write_prioq_full" },
  305. { "rxbds_empty" },
  306. { "rx_discards" },
  307. { "mbuf_lwm_thresh_hit" },
  308. { "rx_errors" },
  309. { "rx_threshold_hit" },
  310. { "dma_readq_full" },
  311. { "dma_read_prioq_full" },
  312. { "tx_comp_queue_full" },
  313. { "ring_set_send_prod_index" },
  314. { "ring_status_update" },
  315. { "nic_irqs" },
  316. { "nic_avoided_irqs" },
  317. { "nic_tx_threshold_hit" }
  318. };
  319. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  320. static const struct {
  321. const char string[ETH_GSTRING_LEN];
  322. } ethtool_test_keys[] = {
  323. { "nvram test (online) " },
  324. { "link test (online) " },
  325. { "register test (offline)" },
  326. { "memory test (offline)" },
  327. { "loopback test (offline)" },
  328. { "interrupt test (offline)" },
  329. };
  330. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  331. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  332. {
  333. writel(val, tp->regs + off);
  334. }
  335. static u32 tg3_read32(struct tg3 *tp, u32 off)
  336. {
  337. return readl(tp->regs + off);
  338. }
  339. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  340. {
  341. writel(val, tp->aperegs + off);
  342. }
  343. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  344. {
  345. return readl(tp->aperegs + off);
  346. }
  347. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  348. {
  349. unsigned long flags;
  350. spin_lock_irqsave(&tp->indirect_lock, flags);
  351. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  352. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  353. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  354. }
  355. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  356. {
  357. writel(val, tp->regs + off);
  358. readl(tp->regs + off);
  359. }
  360. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  361. {
  362. unsigned long flags;
  363. u32 val;
  364. spin_lock_irqsave(&tp->indirect_lock, flags);
  365. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  366. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  367. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  368. return val;
  369. }
  370. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  371. {
  372. unsigned long flags;
  373. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  374. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  375. TG3_64BIT_REG_LOW, val);
  376. return;
  377. }
  378. if (off == TG3_RX_STD_PROD_IDX_REG) {
  379. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  380. TG3_64BIT_REG_LOW, val);
  381. return;
  382. }
  383. spin_lock_irqsave(&tp->indirect_lock, flags);
  384. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  385. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  386. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  387. /* In indirect mode when disabling interrupts, we also need
  388. * to clear the interrupt bit in the GRC local ctrl register.
  389. */
  390. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  391. (val == 0x1)) {
  392. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  393. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  394. }
  395. }
  396. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  397. {
  398. unsigned long flags;
  399. u32 val;
  400. spin_lock_irqsave(&tp->indirect_lock, flags);
  401. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  402. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  403. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  404. return val;
  405. }
  406. /* usec_wait specifies the wait time in usec when writing to certain registers
  407. * where it is unsafe to read back the register without some delay.
  408. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  409. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  410. */
  411. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  412. {
  413. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  414. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  415. /* Non-posted methods */
  416. tp->write32(tp, off, val);
  417. else {
  418. /* Posted method */
  419. tg3_write32(tp, off, val);
  420. if (usec_wait)
  421. udelay(usec_wait);
  422. tp->read32(tp, off);
  423. }
  424. /* Wait again after the read for the posted method to guarantee that
  425. * the wait time is met.
  426. */
  427. if (usec_wait)
  428. udelay(usec_wait);
  429. }
  430. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  431. {
  432. tp->write32_mbox(tp, off, val);
  433. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  434. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  435. tp->read32_mbox(tp, off);
  436. }
  437. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  438. {
  439. void __iomem *mbox = tp->regs + off;
  440. writel(val, mbox);
  441. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  442. writel(val, mbox);
  443. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  444. readl(mbox);
  445. }
  446. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  447. {
  448. return readl(tp->regs + off + GRCMBOX_BASE);
  449. }
  450. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  451. {
  452. writel(val, tp->regs + off + GRCMBOX_BASE);
  453. }
  454. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  455. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  456. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  457. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  458. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  459. #define tw32(reg, val) tp->write32(tp, reg, val)
  460. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  461. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  462. #define tr32(reg) tp->read32(tp, reg)
  463. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  464. {
  465. unsigned long flags;
  466. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  467. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  468. return;
  469. spin_lock_irqsave(&tp->indirect_lock, flags);
  470. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  471. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  472. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  473. /* Always leave this as zero. */
  474. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  475. } else {
  476. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  477. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  478. /* Always leave this as zero. */
  479. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  480. }
  481. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  482. }
  483. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  484. {
  485. unsigned long flags;
  486. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  487. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  488. *val = 0;
  489. return;
  490. }
  491. spin_lock_irqsave(&tp->indirect_lock, flags);
  492. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  493. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  494. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  495. /* Always leave this as zero. */
  496. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  497. } else {
  498. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  499. *val = tr32(TG3PCI_MEM_WIN_DATA);
  500. /* Always leave this as zero. */
  501. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  502. }
  503. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  504. }
  505. static void tg3_ape_lock_init(struct tg3 *tp)
  506. {
  507. int i;
  508. u32 regbase;
  509. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  510. regbase = TG3_APE_LOCK_GRANT;
  511. else
  512. regbase = TG3_APE_PER_LOCK_GRANT;
  513. /* Make sure the driver hasn't any stale locks. */
  514. for (i = 0; i < 8; i++)
  515. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  516. }
  517. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  518. {
  519. int i, off;
  520. int ret = 0;
  521. u32 status, req, gnt;
  522. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  523. return 0;
  524. switch (locknum) {
  525. case TG3_APE_LOCK_GRC:
  526. case TG3_APE_LOCK_MEM:
  527. break;
  528. default:
  529. return -EINVAL;
  530. }
  531. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  532. req = TG3_APE_LOCK_REQ;
  533. gnt = TG3_APE_LOCK_GRANT;
  534. } else {
  535. req = TG3_APE_PER_LOCK_REQ;
  536. gnt = TG3_APE_PER_LOCK_GRANT;
  537. }
  538. off = 4 * locknum;
  539. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  540. /* Wait for up to 1 millisecond to acquire lock. */
  541. for (i = 0; i < 100; i++) {
  542. status = tg3_ape_read32(tp, gnt + off);
  543. if (status == APE_LOCK_GRANT_DRIVER)
  544. break;
  545. udelay(10);
  546. }
  547. if (status != APE_LOCK_GRANT_DRIVER) {
  548. /* Revoke the lock request. */
  549. tg3_ape_write32(tp, gnt + off,
  550. APE_LOCK_GRANT_DRIVER);
  551. ret = -EBUSY;
  552. }
  553. return ret;
  554. }
  555. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  556. {
  557. u32 gnt;
  558. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  559. return;
  560. switch (locknum) {
  561. case TG3_APE_LOCK_GRC:
  562. case TG3_APE_LOCK_MEM:
  563. break;
  564. default:
  565. return;
  566. }
  567. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  568. gnt = TG3_APE_LOCK_GRANT;
  569. else
  570. gnt = TG3_APE_PER_LOCK_GRANT;
  571. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  572. }
  573. static void tg3_disable_ints(struct tg3 *tp)
  574. {
  575. int i;
  576. tw32(TG3PCI_MISC_HOST_CTRL,
  577. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  578. for (i = 0; i < tp->irq_max; i++)
  579. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  580. }
  581. static void tg3_enable_ints(struct tg3 *tp)
  582. {
  583. int i;
  584. tp->irq_sync = 0;
  585. wmb();
  586. tw32(TG3PCI_MISC_HOST_CTRL,
  587. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  588. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  589. for (i = 0; i < tp->irq_cnt; i++) {
  590. struct tg3_napi *tnapi = &tp->napi[i];
  591. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  592. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  593. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  594. tp->coal_now |= tnapi->coal_now;
  595. }
  596. /* Force an initial interrupt */
  597. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  598. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  599. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  600. else
  601. tw32(HOSTCC_MODE, tp->coal_now);
  602. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  603. }
  604. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  605. {
  606. struct tg3 *tp = tnapi->tp;
  607. struct tg3_hw_status *sblk = tnapi->hw_status;
  608. unsigned int work_exists = 0;
  609. /* check for phy events */
  610. if (!(tp->tg3_flags &
  611. (TG3_FLAG_USE_LINKCHG_REG |
  612. TG3_FLAG_POLL_SERDES))) {
  613. if (sblk->status & SD_STATUS_LINK_CHG)
  614. work_exists = 1;
  615. }
  616. /* check for RX/TX work to do */
  617. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  618. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  619. work_exists = 1;
  620. return work_exists;
  621. }
  622. /* tg3_int_reenable
  623. * similar to tg3_enable_ints, but it accurately determines whether there
  624. * is new work pending and can return without flushing the PIO write
  625. * which reenables interrupts
  626. */
  627. static void tg3_int_reenable(struct tg3_napi *tnapi)
  628. {
  629. struct tg3 *tp = tnapi->tp;
  630. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  631. mmiowb();
  632. /* When doing tagged status, this work check is unnecessary.
  633. * The last_tag we write above tells the chip which piece of
  634. * work we've completed.
  635. */
  636. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  637. tg3_has_work(tnapi))
  638. tw32(HOSTCC_MODE, tp->coalesce_mode |
  639. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  640. }
  641. static void tg3_switch_clocks(struct tg3 *tp)
  642. {
  643. u32 clock_ctrl;
  644. u32 orig_clock_ctrl;
  645. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  646. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  647. return;
  648. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  649. orig_clock_ctrl = clock_ctrl;
  650. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  651. CLOCK_CTRL_CLKRUN_OENABLE |
  652. 0x1f);
  653. tp->pci_clock_ctrl = clock_ctrl;
  654. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  655. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  656. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  657. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  658. }
  659. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  660. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  661. clock_ctrl |
  662. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  663. 40);
  664. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  665. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  666. 40);
  667. }
  668. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  669. }
  670. #define PHY_BUSY_LOOPS 5000
  671. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  672. {
  673. u32 frame_val;
  674. unsigned int loops;
  675. int ret;
  676. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  677. tw32_f(MAC_MI_MODE,
  678. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  679. udelay(80);
  680. }
  681. *val = 0x0;
  682. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  683. MI_COM_PHY_ADDR_MASK);
  684. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  685. MI_COM_REG_ADDR_MASK);
  686. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  687. tw32_f(MAC_MI_COM, frame_val);
  688. loops = PHY_BUSY_LOOPS;
  689. while (loops != 0) {
  690. udelay(10);
  691. frame_val = tr32(MAC_MI_COM);
  692. if ((frame_val & MI_COM_BUSY) == 0) {
  693. udelay(5);
  694. frame_val = tr32(MAC_MI_COM);
  695. break;
  696. }
  697. loops -= 1;
  698. }
  699. ret = -EBUSY;
  700. if (loops != 0) {
  701. *val = frame_val & MI_COM_DATA_MASK;
  702. ret = 0;
  703. }
  704. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  705. tw32_f(MAC_MI_MODE, tp->mi_mode);
  706. udelay(80);
  707. }
  708. return ret;
  709. }
  710. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  711. {
  712. u32 frame_val;
  713. unsigned int loops;
  714. int ret;
  715. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  716. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  717. return 0;
  718. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  719. tw32_f(MAC_MI_MODE,
  720. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  721. udelay(80);
  722. }
  723. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  724. MI_COM_PHY_ADDR_MASK);
  725. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  726. MI_COM_REG_ADDR_MASK);
  727. frame_val |= (val & MI_COM_DATA_MASK);
  728. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  729. tw32_f(MAC_MI_COM, frame_val);
  730. loops = PHY_BUSY_LOOPS;
  731. while (loops != 0) {
  732. udelay(10);
  733. frame_val = tr32(MAC_MI_COM);
  734. if ((frame_val & MI_COM_BUSY) == 0) {
  735. udelay(5);
  736. frame_val = tr32(MAC_MI_COM);
  737. break;
  738. }
  739. loops -= 1;
  740. }
  741. ret = -EBUSY;
  742. if (loops != 0)
  743. ret = 0;
  744. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  745. tw32_f(MAC_MI_MODE, tp->mi_mode);
  746. udelay(80);
  747. }
  748. return ret;
  749. }
  750. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  751. {
  752. int err;
  753. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  754. if (err)
  755. goto done;
  756. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  757. if (err)
  758. goto done;
  759. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  760. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  761. if (err)
  762. goto done;
  763. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  764. done:
  765. return err;
  766. }
  767. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  768. {
  769. int err;
  770. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  771. if (err)
  772. goto done;
  773. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  774. if (err)
  775. goto done;
  776. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  777. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  778. if (err)
  779. goto done;
  780. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  781. done:
  782. return err;
  783. }
  784. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  785. {
  786. int err;
  787. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  788. if (!err)
  789. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  790. return err;
  791. }
  792. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  793. {
  794. int err;
  795. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  796. if (!err)
  797. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  798. return err;
  799. }
  800. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  801. {
  802. int err;
  803. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  804. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  805. MII_TG3_AUXCTL_SHDWSEL_MISC);
  806. if (!err)
  807. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  808. return err;
  809. }
  810. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  811. {
  812. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  813. set |= MII_TG3_AUXCTL_MISC_WREN;
  814. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  815. }
  816. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  817. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  818. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  819. MII_TG3_AUXCTL_ACTL_TX_6DB)
  820. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  821. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  822. MII_TG3_AUXCTL_ACTL_TX_6DB);
  823. static int tg3_bmcr_reset(struct tg3 *tp)
  824. {
  825. u32 phy_control;
  826. int limit, err;
  827. /* OK, reset it, and poll the BMCR_RESET bit until it
  828. * clears or we time out.
  829. */
  830. phy_control = BMCR_RESET;
  831. err = tg3_writephy(tp, MII_BMCR, phy_control);
  832. if (err != 0)
  833. return -EBUSY;
  834. limit = 5000;
  835. while (limit--) {
  836. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  837. if (err != 0)
  838. return -EBUSY;
  839. if ((phy_control & BMCR_RESET) == 0) {
  840. udelay(40);
  841. break;
  842. }
  843. udelay(10);
  844. }
  845. if (limit < 0)
  846. return -EBUSY;
  847. return 0;
  848. }
  849. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  850. {
  851. struct tg3 *tp = bp->priv;
  852. u32 val;
  853. spin_lock_bh(&tp->lock);
  854. if (tg3_readphy(tp, reg, &val))
  855. val = -EIO;
  856. spin_unlock_bh(&tp->lock);
  857. return val;
  858. }
  859. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  860. {
  861. struct tg3 *tp = bp->priv;
  862. u32 ret = 0;
  863. spin_lock_bh(&tp->lock);
  864. if (tg3_writephy(tp, reg, val))
  865. ret = -EIO;
  866. spin_unlock_bh(&tp->lock);
  867. return ret;
  868. }
  869. static int tg3_mdio_reset(struct mii_bus *bp)
  870. {
  871. return 0;
  872. }
  873. static void tg3_mdio_config_5785(struct tg3 *tp)
  874. {
  875. u32 val;
  876. struct phy_device *phydev;
  877. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  878. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  879. case PHY_ID_BCM50610:
  880. case PHY_ID_BCM50610M:
  881. val = MAC_PHYCFG2_50610_LED_MODES;
  882. break;
  883. case PHY_ID_BCMAC131:
  884. val = MAC_PHYCFG2_AC131_LED_MODES;
  885. break;
  886. case PHY_ID_RTL8211C:
  887. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  888. break;
  889. case PHY_ID_RTL8201E:
  890. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  891. break;
  892. default:
  893. return;
  894. }
  895. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  896. tw32(MAC_PHYCFG2, val);
  897. val = tr32(MAC_PHYCFG1);
  898. val &= ~(MAC_PHYCFG1_RGMII_INT |
  899. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  900. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  901. tw32(MAC_PHYCFG1, val);
  902. return;
  903. }
  904. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  905. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  906. MAC_PHYCFG2_FMODE_MASK_MASK |
  907. MAC_PHYCFG2_GMODE_MASK_MASK |
  908. MAC_PHYCFG2_ACT_MASK_MASK |
  909. MAC_PHYCFG2_QUAL_MASK_MASK |
  910. MAC_PHYCFG2_INBAND_ENABLE;
  911. tw32(MAC_PHYCFG2, val);
  912. val = tr32(MAC_PHYCFG1);
  913. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  914. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  915. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  916. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  917. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  918. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  919. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  920. }
  921. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  922. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  923. tw32(MAC_PHYCFG1, val);
  924. val = tr32(MAC_EXT_RGMII_MODE);
  925. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  926. MAC_RGMII_MODE_RX_QUALITY |
  927. MAC_RGMII_MODE_RX_ACTIVITY |
  928. MAC_RGMII_MODE_RX_ENG_DET |
  929. MAC_RGMII_MODE_TX_ENABLE |
  930. MAC_RGMII_MODE_TX_LOWPWR |
  931. MAC_RGMII_MODE_TX_RESET);
  932. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  933. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  934. val |= MAC_RGMII_MODE_RX_INT_B |
  935. MAC_RGMII_MODE_RX_QUALITY |
  936. MAC_RGMII_MODE_RX_ACTIVITY |
  937. MAC_RGMII_MODE_RX_ENG_DET;
  938. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  939. val |= MAC_RGMII_MODE_TX_ENABLE |
  940. MAC_RGMII_MODE_TX_LOWPWR |
  941. MAC_RGMII_MODE_TX_RESET;
  942. }
  943. tw32(MAC_EXT_RGMII_MODE, val);
  944. }
  945. static void tg3_mdio_start(struct tg3 *tp)
  946. {
  947. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  948. tw32_f(MAC_MI_MODE, tp->mi_mode);
  949. udelay(80);
  950. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  951. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  952. tg3_mdio_config_5785(tp);
  953. }
  954. static int tg3_mdio_init(struct tg3 *tp)
  955. {
  956. int i;
  957. u32 reg;
  958. struct phy_device *phydev;
  959. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  960. u32 is_serdes;
  961. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  962. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  963. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  964. else
  965. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  966. TG3_CPMU_PHY_STRAP_IS_SERDES;
  967. if (is_serdes)
  968. tp->phy_addr += 7;
  969. } else
  970. tp->phy_addr = TG3_PHY_MII_ADDR;
  971. tg3_mdio_start(tp);
  972. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  973. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  974. return 0;
  975. tp->mdio_bus = mdiobus_alloc();
  976. if (tp->mdio_bus == NULL)
  977. return -ENOMEM;
  978. tp->mdio_bus->name = "tg3 mdio bus";
  979. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  980. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  981. tp->mdio_bus->priv = tp;
  982. tp->mdio_bus->parent = &tp->pdev->dev;
  983. tp->mdio_bus->read = &tg3_mdio_read;
  984. tp->mdio_bus->write = &tg3_mdio_write;
  985. tp->mdio_bus->reset = &tg3_mdio_reset;
  986. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  987. tp->mdio_bus->irq = &tp->mdio_irq[0];
  988. for (i = 0; i < PHY_MAX_ADDR; i++)
  989. tp->mdio_bus->irq[i] = PHY_POLL;
  990. /* The bus registration will look for all the PHYs on the mdio bus.
  991. * Unfortunately, it does not ensure the PHY is powered up before
  992. * accessing the PHY ID registers. A chip reset is the
  993. * quickest way to bring the device back to an operational state..
  994. */
  995. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  996. tg3_bmcr_reset(tp);
  997. i = mdiobus_register(tp->mdio_bus);
  998. if (i) {
  999. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1000. mdiobus_free(tp->mdio_bus);
  1001. return i;
  1002. }
  1003. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1004. if (!phydev || !phydev->drv) {
  1005. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1006. mdiobus_unregister(tp->mdio_bus);
  1007. mdiobus_free(tp->mdio_bus);
  1008. return -ENODEV;
  1009. }
  1010. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1011. case PHY_ID_BCM57780:
  1012. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1013. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1014. break;
  1015. case PHY_ID_BCM50610:
  1016. case PHY_ID_BCM50610M:
  1017. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1018. PHY_BRCM_RX_REFCLK_UNUSED |
  1019. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1020. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1021. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  1022. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1023. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  1024. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1025. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  1026. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1027. /* fallthru */
  1028. case PHY_ID_RTL8211C:
  1029. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1030. break;
  1031. case PHY_ID_RTL8201E:
  1032. case PHY_ID_BCMAC131:
  1033. phydev->interface = PHY_INTERFACE_MODE_MII;
  1034. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1035. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1036. break;
  1037. }
  1038. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  1039. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1040. tg3_mdio_config_5785(tp);
  1041. return 0;
  1042. }
  1043. static void tg3_mdio_fini(struct tg3 *tp)
  1044. {
  1045. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  1046. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  1047. mdiobus_unregister(tp->mdio_bus);
  1048. mdiobus_free(tp->mdio_bus);
  1049. }
  1050. }
  1051. /* tp->lock is held. */
  1052. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1053. {
  1054. u32 val;
  1055. val = tr32(GRC_RX_CPU_EVENT);
  1056. val |= GRC_RX_CPU_DRIVER_EVENT;
  1057. tw32_f(GRC_RX_CPU_EVENT, val);
  1058. tp->last_event_jiffies = jiffies;
  1059. }
  1060. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1061. /* tp->lock is held. */
  1062. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1063. {
  1064. int i;
  1065. unsigned int delay_cnt;
  1066. long time_remain;
  1067. /* If enough time has passed, no wait is necessary. */
  1068. time_remain = (long)(tp->last_event_jiffies + 1 +
  1069. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1070. (long)jiffies;
  1071. if (time_remain < 0)
  1072. return;
  1073. /* Check if we can shorten the wait time. */
  1074. delay_cnt = jiffies_to_usecs(time_remain);
  1075. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1076. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1077. delay_cnt = (delay_cnt >> 3) + 1;
  1078. for (i = 0; i < delay_cnt; i++) {
  1079. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1080. break;
  1081. udelay(8);
  1082. }
  1083. }
  1084. /* tp->lock is held. */
  1085. static void tg3_ump_link_report(struct tg3 *tp)
  1086. {
  1087. u32 reg;
  1088. u32 val;
  1089. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1090. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1091. return;
  1092. tg3_wait_for_event_ack(tp);
  1093. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1094. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1095. val = 0;
  1096. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1097. val = reg << 16;
  1098. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1099. val |= (reg & 0xffff);
  1100. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1101. val = 0;
  1102. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1103. val = reg << 16;
  1104. if (!tg3_readphy(tp, MII_LPA, &reg))
  1105. val |= (reg & 0xffff);
  1106. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1107. val = 0;
  1108. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1109. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1110. val = reg << 16;
  1111. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1112. val |= (reg & 0xffff);
  1113. }
  1114. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1115. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1116. val = reg << 16;
  1117. else
  1118. val = 0;
  1119. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1120. tg3_generate_fw_event(tp);
  1121. }
  1122. static void tg3_link_report(struct tg3 *tp)
  1123. {
  1124. if (!netif_carrier_ok(tp->dev)) {
  1125. netif_info(tp, link, tp->dev, "Link is down\n");
  1126. tg3_ump_link_report(tp);
  1127. } else if (netif_msg_link(tp)) {
  1128. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1129. (tp->link_config.active_speed == SPEED_1000 ?
  1130. 1000 :
  1131. (tp->link_config.active_speed == SPEED_100 ?
  1132. 100 : 10)),
  1133. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1134. "full" : "half"));
  1135. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1136. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1137. "on" : "off",
  1138. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1139. "on" : "off");
  1140. tg3_ump_link_report(tp);
  1141. }
  1142. }
  1143. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1144. {
  1145. u16 miireg;
  1146. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1147. miireg = ADVERTISE_PAUSE_CAP;
  1148. else if (flow_ctrl & FLOW_CTRL_TX)
  1149. miireg = ADVERTISE_PAUSE_ASYM;
  1150. else if (flow_ctrl & FLOW_CTRL_RX)
  1151. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1152. else
  1153. miireg = 0;
  1154. return miireg;
  1155. }
  1156. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1157. {
  1158. u16 miireg;
  1159. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1160. miireg = ADVERTISE_1000XPAUSE;
  1161. else if (flow_ctrl & FLOW_CTRL_TX)
  1162. miireg = ADVERTISE_1000XPSE_ASYM;
  1163. else if (flow_ctrl & FLOW_CTRL_RX)
  1164. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1165. else
  1166. miireg = 0;
  1167. return miireg;
  1168. }
  1169. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1170. {
  1171. u8 cap = 0;
  1172. if (lcladv & ADVERTISE_1000XPAUSE) {
  1173. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1174. if (rmtadv & LPA_1000XPAUSE)
  1175. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1176. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1177. cap = FLOW_CTRL_RX;
  1178. } else {
  1179. if (rmtadv & LPA_1000XPAUSE)
  1180. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1181. }
  1182. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1183. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1184. cap = FLOW_CTRL_TX;
  1185. }
  1186. return cap;
  1187. }
  1188. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1189. {
  1190. u8 autoneg;
  1191. u8 flowctrl = 0;
  1192. u32 old_rx_mode = tp->rx_mode;
  1193. u32 old_tx_mode = tp->tx_mode;
  1194. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1195. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1196. else
  1197. autoneg = tp->link_config.autoneg;
  1198. if (autoneg == AUTONEG_ENABLE &&
  1199. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1200. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1201. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1202. else
  1203. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1204. } else
  1205. flowctrl = tp->link_config.flowctrl;
  1206. tp->link_config.active_flowctrl = flowctrl;
  1207. if (flowctrl & FLOW_CTRL_RX)
  1208. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1209. else
  1210. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1211. if (old_rx_mode != tp->rx_mode)
  1212. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1213. if (flowctrl & FLOW_CTRL_TX)
  1214. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1215. else
  1216. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1217. if (old_tx_mode != tp->tx_mode)
  1218. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1219. }
  1220. static void tg3_adjust_link(struct net_device *dev)
  1221. {
  1222. u8 oldflowctrl, linkmesg = 0;
  1223. u32 mac_mode, lcl_adv, rmt_adv;
  1224. struct tg3 *tp = netdev_priv(dev);
  1225. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1226. spin_lock_bh(&tp->lock);
  1227. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1228. MAC_MODE_HALF_DUPLEX);
  1229. oldflowctrl = tp->link_config.active_flowctrl;
  1230. if (phydev->link) {
  1231. lcl_adv = 0;
  1232. rmt_adv = 0;
  1233. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1234. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1235. else if (phydev->speed == SPEED_1000 ||
  1236. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1237. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1238. else
  1239. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1240. if (phydev->duplex == DUPLEX_HALF)
  1241. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1242. else {
  1243. lcl_adv = tg3_advert_flowctrl_1000T(
  1244. tp->link_config.flowctrl);
  1245. if (phydev->pause)
  1246. rmt_adv = LPA_PAUSE_CAP;
  1247. if (phydev->asym_pause)
  1248. rmt_adv |= LPA_PAUSE_ASYM;
  1249. }
  1250. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1251. } else
  1252. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1253. if (mac_mode != tp->mac_mode) {
  1254. tp->mac_mode = mac_mode;
  1255. tw32_f(MAC_MODE, tp->mac_mode);
  1256. udelay(40);
  1257. }
  1258. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1259. if (phydev->speed == SPEED_10)
  1260. tw32(MAC_MI_STAT,
  1261. MAC_MI_STAT_10MBPS_MODE |
  1262. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1263. else
  1264. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1265. }
  1266. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1267. tw32(MAC_TX_LENGTHS,
  1268. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1269. (6 << TX_LENGTHS_IPG_SHIFT) |
  1270. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1271. else
  1272. tw32(MAC_TX_LENGTHS,
  1273. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1274. (6 << TX_LENGTHS_IPG_SHIFT) |
  1275. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1276. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1277. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1278. phydev->speed != tp->link_config.active_speed ||
  1279. phydev->duplex != tp->link_config.active_duplex ||
  1280. oldflowctrl != tp->link_config.active_flowctrl)
  1281. linkmesg = 1;
  1282. tp->link_config.active_speed = phydev->speed;
  1283. tp->link_config.active_duplex = phydev->duplex;
  1284. spin_unlock_bh(&tp->lock);
  1285. if (linkmesg)
  1286. tg3_link_report(tp);
  1287. }
  1288. static int tg3_phy_init(struct tg3 *tp)
  1289. {
  1290. struct phy_device *phydev;
  1291. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1292. return 0;
  1293. /* Bring the PHY back to a known state. */
  1294. tg3_bmcr_reset(tp);
  1295. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1296. /* Attach the MAC to the PHY. */
  1297. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1298. phydev->dev_flags, phydev->interface);
  1299. if (IS_ERR(phydev)) {
  1300. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1301. return PTR_ERR(phydev);
  1302. }
  1303. /* Mask with MAC supported features. */
  1304. switch (phydev->interface) {
  1305. case PHY_INTERFACE_MODE_GMII:
  1306. case PHY_INTERFACE_MODE_RGMII:
  1307. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1308. phydev->supported &= (PHY_GBIT_FEATURES |
  1309. SUPPORTED_Pause |
  1310. SUPPORTED_Asym_Pause);
  1311. break;
  1312. }
  1313. /* fallthru */
  1314. case PHY_INTERFACE_MODE_MII:
  1315. phydev->supported &= (PHY_BASIC_FEATURES |
  1316. SUPPORTED_Pause |
  1317. SUPPORTED_Asym_Pause);
  1318. break;
  1319. default:
  1320. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1321. return -EINVAL;
  1322. }
  1323. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1324. phydev->advertising = phydev->supported;
  1325. return 0;
  1326. }
  1327. static void tg3_phy_start(struct tg3 *tp)
  1328. {
  1329. struct phy_device *phydev;
  1330. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1331. return;
  1332. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1333. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1334. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1335. phydev->speed = tp->link_config.orig_speed;
  1336. phydev->duplex = tp->link_config.orig_duplex;
  1337. phydev->autoneg = tp->link_config.orig_autoneg;
  1338. phydev->advertising = tp->link_config.orig_advertising;
  1339. }
  1340. phy_start(phydev);
  1341. phy_start_aneg(phydev);
  1342. }
  1343. static void tg3_phy_stop(struct tg3 *tp)
  1344. {
  1345. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1346. return;
  1347. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1348. }
  1349. static void tg3_phy_fini(struct tg3 *tp)
  1350. {
  1351. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1352. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1353. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1354. }
  1355. }
  1356. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1357. {
  1358. u32 phytest;
  1359. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1360. u32 phy;
  1361. tg3_writephy(tp, MII_TG3_FET_TEST,
  1362. phytest | MII_TG3_FET_SHADOW_EN);
  1363. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1364. if (enable)
  1365. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1366. else
  1367. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1368. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1369. }
  1370. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1371. }
  1372. }
  1373. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1374. {
  1375. u32 reg;
  1376. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1377. ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  1378. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1379. return;
  1380. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1381. tg3_phy_fet_toggle_apd(tp, enable);
  1382. return;
  1383. }
  1384. reg = MII_TG3_MISC_SHDW_WREN |
  1385. MII_TG3_MISC_SHDW_SCR5_SEL |
  1386. MII_TG3_MISC_SHDW_SCR5_LPED |
  1387. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1388. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1389. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1390. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1391. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1392. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1393. reg = MII_TG3_MISC_SHDW_WREN |
  1394. MII_TG3_MISC_SHDW_APD_SEL |
  1395. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1396. if (enable)
  1397. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1398. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1399. }
  1400. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1401. {
  1402. u32 phy;
  1403. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1404. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1405. return;
  1406. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1407. u32 ephy;
  1408. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1409. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1410. tg3_writephy(tp, MII_TG3_FET_TEST,
  1411. ephy | MII_TG3_FET_SHADOW_EN);
  1412. if (!tg3_readphy(tp, reg, &phy)) {
  1413. if (enable)
  1414. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1415. else
  1416. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1417. tg3_writephy(tp, reg, phy);
  1418. }
  1419. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1420. }
  1421. } else {
  1422. int ret;
  1423. ret = tg3_phy_auxctl_read(tp,
  1424. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1425. if (!ret) {
  1426. if (enable)
  1427. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1428. else
  1429. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1430. tg3_phy_auxctl_write(tp,
  1431. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1432. }
  1433. }
  1434. }
  1435. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1436. {
  1437. int ret;
  1438. u32 val;
  1439. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1440. return;
  1441. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1442. if (!ret)
  1443. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1444. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1445. }
  1446. static void tg3_phy_apply_otp(struct tg3 *tp)
  1447. {
  1448. u32 otp, phy;
  1449. if (!tp->phy_otp)
  1450. return;
  1451. otp = tp->phy_otp;
  1452. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1453. return;
  1454. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1455. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1456. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1457. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1458. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1459. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1460. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1461. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1462. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1463. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1464. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1465. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1466. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1467. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1468. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1469. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1470. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1471. }
  1472. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1473. {
  1474. u32 val;
  1475. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1476. return;
  1477. tp->setlpicnt = 0;
  1478. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1479. current_link_up == 1 &&
  1480. tp->link_config.active_duplex == DUPLEX_FULL &&
  1481. (tp->link_config.active_speed == SPEED_100 ||
  1482. tp->link_config.active_speed == SPEED_1000)) {
  1483. u32 eeectl;
  1484. if (tp->link_config.active_speed == SPEED_1000)
  1485. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1486. else
  1487. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1488. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1489. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1490. TG3_CL45_D7_EEERES_STAT, &val);
  1491. switch (val) {
  1492. case TG3_CL45_D7_EEERES_STAT_LP_1000T:
  1493. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  1494. case ASIC_REV_5717:
  1495. case ASIC_REV_5719:
  1496. case ASIC_REV_57765:
  1497. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1498. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26,
  1499. 0x0000);
  1500. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1501. }
  1502. }
  1503. /* Fallthrough */
  1504. case TG3_CL45_D7_EEERES_STAT_LP_100TX:
  1505. tp->setlpicnt = 2;
  1506. }
  1507. }
  1508. if (!tp->setlpicnt) {
  1509. val = tr32(TG3_CPMU_EEE_MODE);
  1510. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1511. }
  1512. }
  1513. static int tg3_wait_macro_done(struct tg3 *tp)
  1514. {
  1515. int limit = 100;
  1516. while (limit--) {
  1517. u32 tmp32;
  1518. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1519. if ((tmp32 & 0x1000) == 0)
  1520. break;
  1521. }
  1522. }
  1523. if (limit < 0)
  1524. return -EBUSY;
  1525. return 0;
  1526. }
  1527. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1528. {
  1529. static const u32 test_pat[4][6] = {
  1530. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1531. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1532. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1533. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1534. };
  1535. int chan;
  1536. for (chan = 0; chan < 4; chan++) {
  1537. int i;
  1538. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1539. (chan * 0x2000) | 0x0200);
  1540. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1541. for (i = 0; i < 6; i++)
  1542. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1543. test_pat[chan][i]);
  1544. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1545. if (tg3_wait_macro_done(tp)) {
  1546. *resetp = 1;
  1547. return -EBUSY;
  1548. }
  1549. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1550. (chan * 0x2000) | 0x0200);
  1551. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1552. if (tg3_wait_macro_done(tp)) {
  1553. *resetp = 1;
  1554. return -EBUSY;
  1555. }
  1556. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1557. if (tg3_wait_macro_done(tp)) {
  1558. *resetp = 1;
  1559. return -EBUSY;
  1560. }
  1561. for (i = 0; i < 6; i += 2) {
  1562. u32 low, high;
  1563. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1564. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1565. tg3_wait_macro_done(tp)) {
  1566. *resetp = 1;
  1567. return -EBUSY;
  1568. }
  1569. low &= 0x7fff;
  1570. high &= 0x000f;
  1571. if (low != test_pat[chan][i] ||
  1572. high != test_pat[chan][i+1]) {
  1573. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1574. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1575. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1576. return -EBUSY;
  1577. }
  1578. }
  1579. }
  1580. return 0;
  1581. }
  1582. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1583. {
  1584. int chan;
  1585. for (chan = 0; chan < 4; chan++) {
  1586. int i;
  1587. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1588. (chan * 0x2000) | 0x0200);
  1589. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1590. for (i = 0; i < 6; i++)
  1591. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1592. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1593. if (tg3_wait_macro_done(tp))
  1594. return -EBUSY;
  1595. }
  1596. return 0;
  1597. }
  1598. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1599. {
  1600. u32 reg32, phy9_orig;
  1601. int retries, do_phy_reset, err;
  1602. retries = 10;
  1603. do_phy_reset = 1;
  1604. do {
  1605. if (do_phy_reset) {
  1606. err = tg3_bmcr_reset(tp);
  1607. if (err)
  1608. return err;
  1609. do_phy_reset = 0;
  1610. }
  1611. /* Disable transmitter and interrupt. */
  1612. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1613. continue;
  1614. reg32 |= 0x3000;
  1615. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1616. /* Set full-duplex, 1000 mbps. */
  1617. tg3_writephy(tp, MII_BMCR,
  1618. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1619. /* Set to master mode. */
  1620. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1621. continue;
  1622. tg3_writephy(tp, MII_TG3_CTRL,
  1623. (MII_TG3_CTRL_AS_MASTER |
  1624. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1625. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1626. if (err)
  1627. return err;
  1628. /* Block the PHY control access. */
  1629. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1630. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1631. if (!err)
  1632. break;
  1633. } while (--retries);
  1634. err = tg3_phy_reset_chanpat(tp);
  1635. if (err)
  1636. return err;
  1637. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1638. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1639. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1640. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1641. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1642. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1643. reg32 &= ~0x3000;
  1644. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1645. } else if (!err)
  1646. err = -EBUSY;
  1647. return err;
  1648. }
  1649. /* This will reset the tigon3 PHY if there is no valid
  1650. * link unless the FORCE argument is non-zero.
  1651. */
  1652. static int tg3_phy_reset(struct tg3 *tp)
  1653. {
  1654. u32 val, cpmuctrl;
  1655. int err;
  1656. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1657. val = tr32(GRC_MISC_CFG);
  1658. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1659. udelay(40);
  1660. }
  1661. err = tg3_readphy(tp, MII_BMSR, &val);
  1662. err |= tg3_readphy(tp, MII_BMSR, &val);
  1663. if (err != 0)
  1664. return -EBUSY;
  1665. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1666. netif_carrier_off(tp->dev);
  1667. tg3_link_report(tp);
  1668. }
  1669. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1670. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1671. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1672. err = tg3_phy_reset_5703_4_5(tp);
  1673. if (err)
  1674. return err;
  1675. goto out;
  1676. }
  1677. cpmuctrl = 0;
  1678. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1679. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1680. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1681. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1682. tw32(TG3_CPMU_CTRL,
  1683. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1684. }
  1685. err = tg3_bmcr_reset(tp);
  1686. if (err)
  1687. return err;
  1688. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1689. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1690. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1691. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1692. }
  1693. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1694. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1695. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1696. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1697. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1698. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1699. udelay(40);
  1700. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1701. }
  1702. }
  1703. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  1704. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1705. return 0;
  1706. tg3_phy_apply_otp(tp);
  1707. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1708. tg3_phy_toggle_apd(tp, true);
  1709. else
  1710. tg3_phy_toggle_apd(tp, false);
  1711. out:
  1712. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1713. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1714. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1715. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1716. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1717. }
  1718. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1719. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1720. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1721. }
  1722. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1723. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1724. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1725. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1726. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1727. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1728. }
  1729. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1730. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1731. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1732. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1733. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1734. tg3_writephy(tp, MII_TG3_TEST1,
  1735. MII_TG3_TEST1_TRIM_EN | 0x4);
  1736. } else
  1737. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1738. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1739. }
  1740. }
  1741. /* Set Extended packet length bit (bit 14) on all chips that */
  1742. /* support jumbo frames */
  1743. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1744. /* Cannot do read-modify-write on 5401 */
  1745. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  1746. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1747. /* Set bit 14 with read-modify-write to preserve other bits */
  1748. err = tg3_phy_auxctl_read(tp,
  1749. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1750. if (!err)
  1751. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1752. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  1753. }
  1754. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1755. * jumbo frames transmission.
  1756. */
  1757. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1758. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1759. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1760. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1761. }
  1762. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1763. /* adjust output voltage */
  1764. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1765. }
  1766. tg3_phy_toggle_automdix(tp, 1);
  1767. tg3_phy_set_wirespeed(tp);
  1768. return 0;
  1769. }
  1770. static void tg3_frob_aux_power(struct tg3 *tp)
  1771. {
  1772. bool need_vaux = false;
  1773. /* The GPIOs do something completely different on 57765. */
  1774. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1775. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1776. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1777. return;
  1778. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1779. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1780. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1781. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) &&
  1782. tp->pdev_peer != tp->pdev) {
  1783. struct net_device *dev_peer;
  1784. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1785. /* remove_one() may have been run on the peer. */
  1786. if (dev_peer) {
  1787. struct tg3 *tp_peer = netdev_priv(dev_peer);
  1788. if (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  1789. return;
  1790. if ((tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
  1791. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1792. need_vaux = true;
  1793. }
  1794. }
  1795. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
  1796. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1797. need_vaux = true;
  1798. if (need_vaux) {
  1799. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1800. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1801. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1802. (GRC_LCLCTRL_GPIO_OE0 |
  1803. GRC_LCLCTRL_GPIO_OE1 |
  1804. GRC_LCLCTRL_GPIO_OE2 |
  1805. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1806. GRC_LCLCTRL_GPIO_OUTPUT1),
  1807. 100);
  1808. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1809. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1810. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1811. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1812. GRC_LCLCTRL_GPIO_OE1 |
  1813. GRC_LCLCTRL_GPIO_OE2 |
  1814. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1815. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1816. tp->grc_local_ctrl;
  1817. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1818. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1819. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1820. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1821. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1822. } else {
  1823. u32 no_gpio2;
  1824. u32 grc_local_ctrl = 0;
  1825. /* Workaround to prevent overdrawing Amps. */
  1826. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1827. ASIC_REV_5714) {
  1828. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1829. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1830. grc_local_ctrl, 100);
  1831. }
  1832. /* On 5753 and variants, GPIO2 cannot be used. */
  1833. no_gpio2 = tp->nic_sram_data_cfg &
  1834. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1835. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1836. GRC_LCLCTRL_GPIO_OE1 |
  1837. GRC_LCLCTRL_GPIO_OE2 |
  1838. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1839. GRC_LCLCTRL_GPIO_OUTPUT2;
  1840. if (no_gpio2) {
  1841. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1842. GRC_LCLCTRL_GPIO_OUTPUT2);
  1843. }
  1844. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1845. grc_local_ctrl, 100);
  1846. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1847. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1848. grc_local_ctrl, 100);
  1849. if (!no_gpio2) {
  1850. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1851. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1852. grc_local_ctrl, 100);
  1853. }
  1854. }
  1855. } else {
  1856. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1857. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1858. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1859. (GRC_LCLCTRL_GPIO_OE1 |
  1860. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1861. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1862. GRC_LCLCTRL_GPIO_OE1, 100);
  1863. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1864. (GRC_LCLCTRL_GPIO_OE1 |
  1865. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1866. }
  1867. }
  1868. }
  1869. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1870. {
  1871. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1872. return 1;
  1873. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1874. if (speed != SPEED_10)
  1875. return 1;
  1876. } else if (speed == SPEED_10)
  1877. return 1;
  1878. return 0;
  1879. }
  1880. static int tg3_setup_phy(struct tg3 *, int);
  1881. #define RESET_KIND_SHUTDOWN 0
  1882. #define RESET_KIND_INIT 1
  1883. #define RESET_KIND_SUSPEND 2
  1884. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1885. static int tg3_halt_cpu(struct tg3 *, u32);
  1886. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1887. {
  1888. u32 val;
  1889. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1891. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1892. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1893. sg_dig_ctrl |=
  1894. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1895. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1896. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1897. }
  1898. return;
  1899. }
  1900. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1901. tg3_bmcr_reset(tp);
  1902. val = tr32(GRC_MISC_CFG);
  1903. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1904. udelay(40);
  1905. return;
  1906. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1907. u32 phytest;
  1908. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1909. u32 phy;
  1910. tg3_writephy(tp, MII_ADVERTISE, 0);
  1911. tg3_writephy(tp, MII_BMCR,
  1912. BMCR_ANENABLE | BMCR_ANRESTART);
  1913. tg3_writephy(tp, MII_TG3_FET_TEST,
  1914. phytest | MII_TG3_FET_SHADOW_EN);
  1915. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1916. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1917. tg3_writephy(tp,
  1918. MII_TG3_FET_SHDW_AUXMODE4,
  1919. phy);
  1920. }
  1921. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1922. }
  1923. return;
  1924. } else if (do_low_power) {
  1925. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1926. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1927. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1928. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1929. MII_TG3_AUXCTL_PCTL_VREG_11V;
  1930. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  1931. }
  1932. /* The PHY should not be powered down on some chips because
  1933. * of bugs.
  1934. */
  1935. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1936. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1937. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1938. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1939. return;
  1940. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1941. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1942. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1943. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1944. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1945. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1946. }
  1947. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1948. }
  1949. /* tp->lock is held. */
  1950. static int tg3_nvram_lock(struct tg3 *tp)
  1951. {
  1952. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1953. int i;
  1954. if (tp->nvram_lock_cnt == 0) {
  1955. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1956. for (i = 0; i < 8000; i++) {
  1957. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1958. break;
  1959. udelay(20);
  1960. }
  1961. if (i == 8000) {
  1962. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1963. return -ENODEV;
  1964. }
  1965. }
  1966. tp->nvram_lock_cnt++;
  1967. }
  1968. return 0;
  1969. }
  1970. /* tp->lock is held. */
  1971. static void tg3_nvram_unlock(struct tg3 *tp)
  1972. {
  1973. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1974. if (tp->nvram_lock_cnt > 0)
  1975. tp->nvram_lock_cnt--;
  1976. if (tp->nvram_lock_cnt == 0)
  1977. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1978. }
  1979. }
  1980. /* tp->lock is held. */
  1981. static void tg3_enable_nvram_access(struct tg3 *tp)
  1982. {
  1983. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1984. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1985. u32 nvaccess = tr32(NVRAM_ACCESS);
  1986. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1987. }
  1988. }
  1989. /* tp->lock is held. */
  1990. static void tg3_disable_nvram_access(struct tg3 *tp)
  1991. {
  1992. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1993. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1994. u32 nvaccess = tr32(NVRAM_ACCESS);
  1995. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1996. }
  1997. }
  1998. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1999. u32 offset, u32 *val)
  2000. {
  2001. u32 tmp;
  2002. int i;
  2003. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2004. return -EINVAL;
  2005. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2006. EEPROM_ADDR_DEVID_MASK |
  2007. EEPROM_ADDR_READ);
  2008. tw32(GRC_EEPROM_ADDR,
  2009. tmp |
  2010. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2011. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2012. EEPROM_ADDR_ADDR_MASK) |
  2013. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2014. for (i = 0; i < 1000; i++) {
  2015. tmp = tr32(GRC_EEPROM_ADDR);
  2016. if (tmp & EEPROM_ADDR_COMPLETE)
  2017. break;
  2018. msleep(1);
  2019. }
  2020. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2021. return -EBUSY;
  2022. tmp = tr32(GRC_EEPROM_DATA);
  2023. /*
  2024. * The data will always be opposite the native endian
  2025. * format. Perform a blind byteswap to compensate.
  2026. */
  2027. *val = swab32(tmp);
  2028. return 0;
  2029. }
  2030. #define NVRAM_CMD_TIMEOUT 10000
  2031. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2032. {
  2033. int i;
  2034. tw32(NVRAM_CMD, nvram_cmd);
  2035. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2036. udelay(10);
  2037. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2038. udelay(10);
  2039. break;
  2040. }
  2041. }
  2042. if (i == NVRAM_CMD_TIMEOUT)
  2043. return -EBUSY;
  2044. return 0;
  2045. }
  2046. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2047. {
  2048. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2049. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2050. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2051. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2052. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2053. addr = ((addr / tp->nvram_pagesize) <<
  2054. ATMEL_AT45DB0X1B_PAGE_POS) +
  2055. (addr % tp->nvram_pagesize);
  2056. return addr;
  2057. }
  2058. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2059. {
  2060. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2061. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2062. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2063. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2064. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2065. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2066. tp->nvram_pagesize) +
  2067. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2068. return addr;
  2069. }
  2070. /* NOTE: Data read in from NVRAM is byteswapped according to
  2071. * the byteswapping settings for all other register accesses.
  2072. * tg3 devices are BE devices, so on a BE machine, the data
  2073. * returned will be exactly as it is seen in NVRAM. On a LE
  2074. * machine, the 32-bit value will be byteswapped.
  2075. */
  2076. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2077. {
  2078. int ret;
  2079. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2080. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2081. offset = tg3_nvram_phys_addr(tp, offset);
  2082. if (offset > NVRAM_ADDR_MSK)
  2083. return -EINVAL;
  2084. ret = tg3_nvram_lock(tp);
  2085. if (ret)
  2086. return ret;
  2087. tg3_enable_nvram_access(tp);
  2088. tw32(NVRAM_ADDR, offset);
  2089. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2090. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2091. if (ret == 0)
  2092. *val = tr32(NVRAM_RDDATA);
  2093. tg3_disable_nvram_access(tp);
  2094. tg3_nvram_unlock(tp);
  2095. return ret;
  2096. }
  2097. /* Ensures NVRAM data is in bytestream format. */
  2098. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2099. {
  2100. u32 v;
  2101. int res = tg3_nvram_read(tp, offset, &v);
  2102. if (!res)
  2103. *val = cpu_to_be32(v);
  2104. return res;
  2105. }
  2106. /* tp->lock is held. */
  2107. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2108. {
  2109. u32 addr_high, addr_low;
  2110. int i;
  2111. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2112. tp->dev->dev_addr[1]);
  2113. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2114. (tp->dev->dev_addr[3] << 16) |
  2115. (tp->dev->dev_addr[4] << 8) |
  2116. (tp->dev->dev_addr[5] << 0));
  2117. for (i = 0; i < 4; i++) {
  2118. if (i == 1 && skip_mac_1)
  2119. continue;
  2120. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2121. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2122. }
  2123. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2124. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2125. for (i = 0; i < 12; i++) {
  2126. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2127. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2128. }
  2129. }
  2130. addr_high = (tp->dev->dev_addr[0] +
  2131. tp->dev->dev_addr[1] +
  2132. tp->dev->dev_addr[2] +
  2133. tp->dev->dev_addr[3] +
  2134. tp->dev->dev_addr[4] +
  2135. tp->dev->dev_addr[5]) &
  2136. TX_BACKOFF_SEED_MASK;
  2137. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2138. }
  2139. static void tg3_enable_register_access(struct tg3 *tp)
  2140. {
  2141. /*
  2142. * Make sure register accesses (indirect or otherwise) will function
  2143. * correctly.
  2144. */
  2145. pci_write_config_dword(tp->pdev,
  2146. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2147. }
  2148. static int tg3_power_up(struct tg3 *tp)
  2149. {
  2150. tg3_enable_register_access(tp);
  2151. pci_set_power_state(tp->pdev, PCI_D0);
  2152. /* Switch out of Vaux if it is a NIC */
  2153. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2154. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2155. return 0;
  2156. }
  2157. static int tg3_power_down_prepare(struct tg3 *tp)
  2158. {
  2159. u32 misc_host_ctrl;
  2160. bool device_should_wake, do_low_power;
  2161. tg3_enable_register_access(tp);
  2162. /* Restore the CLKREQ setting. */
  2163. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2164. u16 lnkctl;
  2165. pci_read_config_word(tp->pdev,
  2166. tp->pcie_cap + PCI_EXP_LNKCTL,
  2167. &lnkctl);
  2168. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2169. pci_write_config_word(tp->pdev,
  2170. tp->pcie_cap + PCI_EXP_LNKCTL,
  2171. lnkctl);
  2172. }
  2173. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2174. tw32(TG3PCI_MISC_HOST_CTRL,
  2175. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2176. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2177. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2178. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2179. do_low_power = false;
  2180. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2181. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2182. struct phy_device *phydev;
  2183. u32 phyid, advertising;
  2184. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2185. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2186. tp->link_config.orig_speed = phydev->speed;
  2187. tp->link_config.orig_duplex = phydev->duplex;
  2188. tp->link_config.orig_autoneg = phydev->autoneg;
  2189. tp->link_config.orig_advertising = phydev->advertising;
  2190. advertising = ADVERTISED_TP |
  2191. ADVERTISED_Pause |
  2192. ADVERTISED_Autoneg |
  2193. ADVERTISED_10baseT_Half;
  2194. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2195. device_should_wake) {
  2196. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2197. advertising |=
  2198. ADVERTISED_100baseT_Half |
  2199. ADVERTISED_100baseT_Full |
  2200. ADVERTISED_10baseT_Full;
  2201. else
  2202. advertising |= ADVERTISED_10baseT_Full;
  2203. }
  2204. phydev->advertising = advertising;
  2205. phy_start_aneg(phydev);
  2206. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2207. if (phyid != PHY_ID_BCMAC131) {
  2208. phyid &= PHY_BCM_OUI_MASK;
  2209. if (phyid == PHY_BCM_OUI_1 ||
  2210. phyid == PHY_BCM_OUI_2 ||
  2211. phyid == PHY_BCM_OUI_3)
  2212. do_low_power = true;
  2213. }
  2214. }
  2215. } else {
  2216. do_low_power = true;
  2217. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2218. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2219. tp->link_config.orig_speed = tp->link_config.speed;
  2220. tp->link_config.orig_duplex = tp->link_config.duplex;
  2221. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2222. }
  2223. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2224. tp->link_config.speed = SPEED_10;
  2225. tp->link_config.duplex = DUPLEX_HALF;
  2226. tp->link_config.autoneg = AUTONEG_ENABLE;
  2227. tg3_setup_phy(tp, 0);
  2228. }
  2229. }
  2230. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2231. u32 val;
  2232. val = tr32(GRC_VCPU_EXT_CTRL);
  2233. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2234. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2235. int i;
  2236. u32 val;
  2237. for (i = 0; i < 200; i++) {
  2238. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2239. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2240. break;
  2241. msleep(1);
  2242. }
  2243. }
  2244. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2245. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2246. WOL_DRV_STATE_SHUTDOWN |
  2247. WOL_DRV_WOL |
  2248. WOL_SET_MAGIC_PKT);
  2249. if (device_should_wake) {
  2250. u32 mac_mode;
  2251. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2252. if (do_low_power &&
  2253. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2254. tg3_phy_auxctl_write(tp,
  2255. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2256. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2257. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2258. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2259. udelay(40);
  2260. }
  2261. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2262. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2263. else
  2264. mac_mode = MAC_MODE_PORT_MODE_MII;
  2265. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2266. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2267. ASIC_REV_5700) {
  2268. u32 speed = (tp->tg3_flags &
  2269. TG3_FLAG_WOL_SPEED_100MB) ?
  2270. SPEED_100 : SPEED_10;
  2271. if (tg3_5700_link_polarity(tp, speed))
  2272. mac_mode |= MAC_MODE_LINK_POLARITY;
  2273. else
  2274. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2275. }
  2276. } else {
  2277. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2278. }
  2279. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2280. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2281. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2282. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2283. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2284. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2285. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2286. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2287. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  2288. mac_mode |= MAC_MODE_APE_TX_EN |
  2289. MAC_MODE_APE_RX_EN |
  2290. MAC_MODE_TDE_ENABLE;
  2291. tw32_f(MAC_MODE, mac_mode);
  2292. udelay(100);
  2293. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2294. udelay(10);
  2295. }
  2296. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2297. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2298. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2299. u32 base_val;
  2300. base_val = tp->pci_clock_ctrl;
  2301. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2302. CLOCK_CTRL_TXCLK_DISABLE);
  2303. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2304. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2305. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2306. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2307. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2308. /* do nothing */
  2309. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2310. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2311. u32 newbits1, newbits2;
  2312. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2313. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2314. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2315. CLOCK_CTRL_TXCLK_DISABLE |
  2316. CLOCK_CTRL_ALTCLK);
  2317. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2318. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2319. newbits1 = CLOCK_CTRL_625_CORE;
  2320. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2321. } else {
  2322. newbits1 = CLOCK_CTRL_ALTCLK;
  2323. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2324. }
  2325. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2326. 40);
  2327. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2328. 40);
  2329. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2330. u32 newbits3;
  2331. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2332. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2333. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2334. CLOCK_CTRL_TXCLK_DISABLE |
  2335. CLOCK_CTRL_44MHZ_CORE);
  2336. } else {
  2337. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2338. }
  2339. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2340. tp->pci_clock_ctrl | newbits3, 40);
  2341. }
  2342. }
  2343. if (!(device_should_wake) &&
  2344. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2345. tg3_power_down_phy(tp, do_low_power);
  2346. tg3_frob_aux_power(tp);
  2347. /* Workaround for unstable PLL clock */
  2348. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2349. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2350. u32 val = tr32(0x7d00);
  2351. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2352. tw32(0x7d00, val);
  2353. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2354. int err;
  2355. err = tg3_nvram_lock(tp);
  2356. tg3_halt_cpu(tp, RX_CPU_BASE);
  2357. if (!err)
  2358. tg3_nvram_unlock(tp);
  2359. }
  2360. }
  2361. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2362. return 0;
  2363. }
  2364. static void tg3_power_down(struct tg3 *tp)
  2365. {
  2366. tg3_power_down_prepare(tp);
  2367. pci_wake_from_d3(tp->pdev, tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2368. pci_set_power_state(tp->pdev, PCI_D3hot);
  2369. }
  2370. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2371. {
  2372. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2373. case MII_TG3_AUX_STAT_10HALF:
  2374. *speed = SPEED_10;
  2375. *duplex = DUPLEX_HALF;
  2376. break;
  2377. case MII_TG3_AUX_STAT_10FULL:
  2378. *speed = SPEED_10;
  2379. *duplex = DUPLEX_FULL;
  2380. break;
  2381. case MII_TG3_AUX_STAT_100HALF:
  2382. *speed = SPEED_100;
  2383. *duplex = DUPLEX_HALF;
  2384. break;
  2385. case MII_TG3_AUX_STAT_100FULL:
  2386. *speed = SPEED_100;
  2387. *duplex = DUPLEX_FULL;
  2388. break;
  2389. case MII_TG3_AUX_STAT_1000HALF:
  2390. *speed = SPEED_1000;
  2391. *duplex = DUPLEX_HALF;
  2392. break;
  2393. case MII_TG3_AUX_STAT_1000FULL:
  2394. *speed = SPEED_1000;
  2395. *duplex = DUPLEX_FULL;
  2396. break;
  2397. default:
  2398. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2399. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2400. SPEED_10;
  2401. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2402. DUPLEX_HALF;
  2403. break;
  2404. }
  2405. *speed = SPEED_INVALID;
  2406. *duplex = DUPLEX_INVALID;
  2407. break;
  2408. }
  2409. }
  2410. static void tg3_phy_copper_begin(struct tg3 *tp)
  2411. {
  2412. u32 new_adv;
  2413. int i;
  2414. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2415. /* Entering low power mode. Disable gigabit and
  2416. * 100baseT advertisements.
  2417. */
  2418. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2419. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2420. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2421. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2422. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2423. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2424. } else if (tp->link_config.speed == SPEED_INVALID) {
  2425. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2426. tp->link_config.advertising &=
  2427. ~(ADVERTISED_1000baseT_Half |
  2428. ADVERTISED_1000baseT_Full);
  2429. new_adv = ADVERTISE_CSMA;
  2430. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2431. new_adv |= ADVERTISE_10HALF;
  2432. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2433. new_adv |= ADVERTISE_10FULL;
  2434. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2435. new_adv |= ADVERTISE_100HALF;
  2436. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2437. new_adv |= ADVERTISE_100FULL;
  2438. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2439. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2440. if (tp->link_config.advertising &
  2441. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2442. new_adv = 0;
  2443. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2444. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2445. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2446. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2447. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
  2448. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2449. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2450. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2451. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2452. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2453. } else {
  2454. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2455. }
  2456. } else {
  2457. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2458. new_adv |= ADVERTISE_CSMA;
  2459. /* Asking for a specific link mode. */
  2460. if (tp->link_config.speed == SPEED_1000) {
  2461. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2462. if (tp->link_config.duplex == DUPLEX_FULL)
  2463. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2464. else
  2465. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2466. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2467. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2468. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2469. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2470. } else {
  2471. if (tp->link_config.speed == SPEED_100) {
  2472. if (tp->link_config.duplex == DUPLEX_FULL)
  2473. new_adv |= ADVERTISE_100FULL;
  2474. else
  2475. new_adv |= ADVERTISE_100HALF;
  2476. } else {
  2477. if (tp->link_config.duplex == DUPLEX_FULL)
  2478. new_adv |= ADVERTISE_10FULL;
  2479. else
  2480. new_adv |= ADVERTISE_10HALF;
  2481. }
  2482. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2483. new_adv = 0;
  2484. }
  2485. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2486. }
  2487. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  2488. u32 val;
  2489. tw32(TG3_CPMU_EEE_MODE,
  2490. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2491. TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2492. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2493. case ASIC_REV_5717:
  2494. case ASIC_REV_57765:
  2495. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2496. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2497. MII_TG3_DSP_CH34TP2_HIBW01);
  2498. /* Fall through */
  2499. case ASIC_REV_5719:
  2500. val = MII_TG3_DSP_TAP26_ALNOKO |
  2501. MII_TG3_DSP_TAP26_RMRXSTO |
  2502. MII_TG3_DSP_TAP26_OPCSINPT;
  2503. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2504. }
  2505. val = 0;
  2506. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2507. /* Advertise 100-BaseTX EEE ability */
  2508. if (tp->link_config.advertising &
  2509. ADVERTISED_100baseT_Full)
  2510. val |= MDIO_AN_EEE_ADV_100TX;
  2511. /* Advertise 1000-BaseT EEE ability */
  2512. if (tp->link_config.advertising &
  2513. ADVERTISED_1000baseT_Full)
  2514. val |= MDIO_AN_EEE_ADV_1000T;
  2515. }
  2516. tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2517. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2518. }
  2519. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2520. tp->link_config.speed != SPEED_INVALID) {
  2521. u32 bmcr, orig_bmcr;
  2522. tp->link_config.active_speed = tp->link_config.speed;
  2523. tp->link_config.active_duplex = tp->link_config.duplex;
  2524. bmcr = 0;
  2525. switch (tp->link_config.speed) {
  2526. default:
  2527. case SPEED_10:
  2528. break;
  2529. case SPEED_100:
  2530. bmcr |= BMCR_SPEED100;
  2531. break;
  2532. case SPEED_1000:
  2533. bmcr |= TG3_BMCR_SPEED1000;
  2534. break;
  2535. }
  2536. if (tp->link_config.duplex == DUPLEX_FULL)
  2537. bmcr |= BMCR_FULLDPLX;
  2538. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2539. (bmcr != orig_bmcr)) {
  2540. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2541. for (i = 0; i < 1500; i++) {
  2542. u32 tmp;
  2543. udelay(10);
  2544. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2545. tg3_readphy(tp, MII_BMSR, &tmp))
  2546. continue;
  2547. if (!(tmp & BMSR_LSTATUS)) {
  2548. udelay(40);
  2549. break;
  2550. }
  2551. }
  2552. tg3_writephy(tp, MII_BMCR, bmcr);
  2553. udelay(40);
  2554. }
  2555. } else {
  2556. tg3_writephy(tp, MII_BMCR,
  2557. BMCR_ANENABLE | BMCR_ANRESTART);
  2558. }
  2559. }
  2560. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2561. {
  2562. int err;
  2563. /* Turn off tap power management. */
  2564. /* Set Extended packet length bit */
  2565. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2566. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2567. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2568. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2569. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2570. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2571. udelay(40);
  2572. return err;
  2573. }
  2574. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2575. {
  2576. u32 adv_reg, all_mask = 0;
  2577. if (mask & ADVERTISED_10baseT_Half)
  2578. all_mask |= ADVERTISE_10HALF;
  2579. if (mask & ADVERTISED_10baseT_Full)
  2580. all_mask |= ADVERTISE_10FULL;
  2581. if (mask & ADVERTISED_100baseT_Half)
  2582. all_mask |= ADVERTISE_100HALF;
  2583. if (mask & ADVERTISED_100baseT_Full)
  2584. all_mask |= ADVERTISE_100FULL;
  2585. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2586. return 0;
  2587. if ((adv_reg & all_mask) != all_mask)
  2588. return 0;
  2589. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2590. u32 tg3_ctrl;
  2591. all_mask = 0;
  2592. if (mask & ADVERTISED_1000baseT_Half)
  2593. all_mask |= ADVERTISE_1000HALF;
  2594. if (mask & ADVERTISED_1000baseT_Full)
  2595. all_mask |= ADVERTISE_1000FULL;
  2596. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2597. return 0;
  2598. if ((tg3_ctrl & all_mask) != all_mask)
  2599. return 0;
  2600. }
  2601. return 1;
  2602. }
  2603. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2604. {
  2605. u32 curadv, reqadv;
  2606. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2607. return 1;
  2608. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2609. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2610. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2611. if (curadv != reqadv)
  2612. return 0;
  2613. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2614. tg3_readphy(tp, MII_LPA, rmtadv);
  2615. } else {
  2616. /* Reprogram the advertisement register, even if it
  2617. * does not affect the current link. If the link
  2618. * gets renegotiated in the future, we can save an
  2619. * additional renegotiation cycle by advertising
  2620. * it correctly in the first place.
  2621. */
  2622. if (curadv != reqadv) {
  2623. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2624. ADVERTISE_PAUSE_ASYM);
  2625. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2626. }
  2627. }
  2628. return 1;
  2629. }
  2630. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2631. {
  2632. int current_link_up;
  2633. u32 bmsr, val;
  2634. u32 lcl_adv, rmt_adv;
  2635. u16 current_speed;
  2636. u8 current_duplex;
  2637. int i, err;
  2638. tw32(MAC_EVENT, 0);
  2639. tw32_f(MAC_STATUS,
  2640. (MAC_STATUS_SYNC_CHANGED |
  2641. MAC_STATUS_CFG_CHANGED |
  2642. MAC_STATUS_MI_COMPLETION |
  2643. MAC_STATUS_LNKSTATE_CHANGED));
  2644. udelay(40);
  2645. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2646. tw32_f(MAC_MI_MODE,
  2647. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2648. udelay(80);
  2649. }
  2650. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  2651. /* Some third-party PHYs need to be reset on link going
  2652. * down.
  2653. */
  2654. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2655. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2656. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2657. netif_carrier_ok(tp->dev)) {
  2658. tg3_readphy(tp, MII_BMSR, &bmsr);
  2659. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2660. !(bmsr & BMSR_LSTATUS))
  2661. force_reset = 1;
  2662. }
  2663. if (force_reset)
  2664. tg3_phy_reset(tp);
  2665. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2666. tg3_readphy(tp, MII_BMSR, &bmsr);
  2667. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2668. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2669. bmsr = 0;
  2670. if (!(bmsr & BMSR_LSTATUS)) {
  2671. err = tg3_init_5401phy_dsp(tp);
  2672. if (err)
  2673. return err;
  2674. tg3_readphy(tp, MII_BMSR, &bmsr);
  2675. for (i = 0; i < 1000; i++) {
  2676. udelay(10);
  2677. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2678. (bmsr & BMSR_LSTATUS)) {
  2679. udelay(40);
  2680. break;
  2681. }
  2682. }
  2683. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2684. TG3_PHY_REV_BCM5401_B0 &&
  2685. !(bmsr & BMSR_LSTATUS) &&
  2686. tp->link_config.active_speed == SPEED_1000) {
  2687. err = tg3_phy_reset(tp);
  2688. if (!err)
  2689. err = tg3_init_5401phy_dsp(tp);
  2690. if (err)
  2691. return err;
  2692. }
  2693. }
  2694. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2695. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2696. /* 5701 {A0,B0} CRC bug workaround */
  2697. tg3_writephy(tp, 0x15, 0x0a75);
  2698. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2699. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2700. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2701. }
  2702. /* Clear pending interrupts... */
  2703. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2704. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2705. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2706. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2707. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2708. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2709. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2710. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2711. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2712. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2713. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2714. else
  2715. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2716. }
  2717. current_link_up = 0;
  2718. current_speed = SPEED_INVALID;
  2719. current_duplex = DUPLEX_INVALID;
  2720. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2721. err = tg3_phy_auxctl_read(tp,
  2722. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2723. &val);
  2724. if (!err && !(val & (1 << 10))) {
  2725. tg3_phy_auxctl_write(tp,
  2726. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2727. val | (1 << 10));
  2728. goto relink;
  2729. }
  2730. }
  2731. bmsr = 0;
  2732. for (i = 0; i < 100; i++) {
  2733. tg3_readphy(tp, MII_BMSR, &bmsr);
  2734. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2735. (bmsr & BMSR_LSTATUS))
  2736. break;
  2737. udelay(40);
  2738. }
  2739. if (bmsr & BMSR_LSTATUS) {
  2740. u32 aux_stat, bmcr;
  2741. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2742. for (i = 0; i < 2000; i++) {
  2743. udelay(10);
  2744. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2745. aux_stat)
  2746. break;
  2747. }
  2748. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2749. &current_speed,
  2750. &current_duplex);
  2751. bmcr = 0;
  2752. for (i = 0; i < 200; i++) {
  2753. tg3_readphy(tp, MII_BMCR, &bmcr);
  2754. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2755. continue;
  2756. if (bmcr && bmcr != 0x7fff)
  2757. break;
  2758. udelay(10);
  2759. }
  2760. lcl_adv = 0;
  2761. rmt_adv = 0;
  2762. tp->link_config.active_speed = current_speed;
  2763. tp->link_config.active_duplex = current_duplex;
  2764. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2765. if ((bmcr & BMCR_ANENABLE) &&
  2766. tg3_copper_is_advertising_all(tp,
  2767. tp->link_config.advertising)) {
  2768. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2769. &rmt_adv))
  2770. current_link_up = 1;
  2771. }
  2772. } else {
  2773. if (!(bmcr & BMCR_ANENABLE) &&
  2774. tp->link_config.speed == current_speed &&
  2775. tp->link_config.duplex == current_duplex &&
  2776. tp->link_config.flowctrl ==
  2777. tp->link_config.active_flowctrl) {
  2778. current_link_up = 1;
  2779. }
  2780. }
  2781. if (current_link_up == 1 &&
  2782. tp->link_config.active_duplex == DUPLEX_FULL)
  2783. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2784. }
  2785. relink:
  2786. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2787. tg3_phy_copper_begin(tp);
  2788. tg3_readphy(tp, MII_BMSR, &bmsr);
  2789. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2790. (bmsr & BMSR_LSTATUS))
  2791. current_link_up = 1;
  2792. }
  2793. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2794. if (current_link_up == 1) {
  2795. if (tp->link_config.active_speed == SPEED_100 ||
  2796. tp->link_config.active_speed == SPEED_10)
  2797. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2798. else
  2799. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2800. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2801. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2802. else
  2803. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2804. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2805. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2806. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2807. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2808. if (current_link_up == 1 &&
  2809. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2810. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2811. else
  2812. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2813. }
  2814. /* ??? Without this setting Netgear GA302T PHY does not
  2815. * ??? send/receive packets...
  2816. */
  2817. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2818. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2819. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2820. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2821. udelay(80);
  2822. }
  2823. tw32_f(MAC_MODE, tp->mac_mode);
  2824. udelay(40);
  2825. tg3_phy_eee_adjust(tp, current_link_up);
  2826. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2827. /* Polled via timer. */
  2828. tw32_f(MAC_EVENT, 0);
  2829. } else {
  2830. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2831. }
  2832. udelay(40);
  2833. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2834. current_link_up == 1 &&
  2835. tp->link_config.active_speed == SPEED_1000 &&
  2836. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2837. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2838. udelay(120);
  2839. tw32_f(MAC_STATUS,
  2840. (MAC_STATUS_SYNC_CHANGED |
  2841. MAC_STATUS_CFG_CHANGED));
  2842. udelay(40);
  2843. tg3_write_mem(tp,
  2844. NIC_SRAM_FIRMWARE_MBOX,
  2845. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2846. }
  2847. /* Prevent send BD corruption. */
  2848. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2849. u16 oldlnkctl, newlnkctl;
  2850. pci_read_config_word(tp->pdev,
  2851. tp->pcie_cap + PCI_EXP_LNKCTL,
  2852. &oldlnkctl);
  2853. if (tp->link_config.active_speed == SPEED_100 ||
  2854. tp->link_config.active_speed == SPEED_10)
  2855. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2856. else
  2857. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2858. if (newlnkctl != oldlnkctl)
  2859. pci_write_config_word(tp->pdev,
  2860. tp->pcie_cap + PCI_EXP_LNKCTL,
  2861. newlnkctl);
  2862. }
  2863. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2864. if (current_link_up)
  2865. netif_carrier_on(tp->dev);
  2866. else
  2867. netif_carrier_off(tp->dev);
  2868. tg3_link_report(tp);
  2869. }
  2870. return 0;
  2871. }
  2872. struct tg3_fiber_aneginfo {
  2873. int state;
  2874. #define ANEG_STATE_UNKNOWN 0
  2875. #define ANEG_STATE_AN_ENABLE 1
  2876. #define ANEG_STATE_RESTART_INIT 2
  2877. #define ANEG_STATE_RESTART 3
  2878. #define ANEG_STATE_DISABLE_LINK_OK 4
  2879. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2880. #define ANEG_STATE_ABILITY_DETECT 6
  2881. #define ANEG_STATE_ACK_DETECT_INIT 7
  2882. #define ANEG_STATE_ACK_DETECT 8
  2883. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2884. #define ANEG_STATE_COMPLETE_ACK 10
  2885. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2886. #define ANEG_STATE_IDLE_DETECT 12
  2887. #define ANEG_STATE_LINK_OK 13
  2888. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2889. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2890. u32 flags;
  2891. #define MR_AN_ENABLE 0x00000001
  2892. #define MR_RESTART_AN 0x00000002
  2893. #define MR_AN_COMPLETE 0x00000004
  2894. #define MR_PAGE_RX 0x00000008
  2895. #define MR_NP_LOADED 0x00000010
  2896. #define MR_TOGGLE_TX 0x00000020
  2897. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2898. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2899. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2900. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2901. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2902. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2903. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2904. #define MR_TOGGLE_RX 0x00002000
  2905. #define MR_NP_RX 0x00004000
  2906. #define MR_LINK_OK 0x80000000
  2907. unsigned long link_time, cur_time;
  2908. u32 ability_match_cfg;
  2909. int ability_match_count;
  2910. char ability_match, idle_match, ack_match;
  2911. u32 txconfig, rxconfig;
  2912. #define ANEG_CFG_NP 0x00000080
  2913. #define ANEG_CFG_ACK 0x00000040
  2914. #define ANEG_CFG_RF2 0x00000020
  2915. #define ANEG_CFG_RF1 0x00000010
  2916. #define ANEG_CFG_PS2 0x00000001
  2917. #define ANEG_CFG_PS1 0x00008000
  2918. #define ANEG_CFG_HD 0x00004000
  2919. #define ANEG_CFG_FD 0x00002000
  2920. #define ANEG_CFG_INVAL 0x00001f06
  2921. };
  2922. #define ANEG_OK 0
  2923. #define ANEG_DONE 1
  2924. #define ANEG_TIMER_ENAB 2
  2925. #define ANEG_FAILED -1
  2926. #define ANEG_STATE_SETTLE_TIME 10000
  2927. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2928. struct tg3_fiber_aneginfo *ap)
  2929. {
  2930. u16 flowctrl;
  2931. unsigned long delta;
  2932. u32 rx_cfg_reg;
  2933. int ret;
  2934. if (ap->state == ANEG_STATE_UNKNOWN) {
  2935. ap->rxconfig = 0;
  2936. ap->link_time = 0;
  2937. ap->cur_time = 0;
  2938. ap->ability_match_cfg = 0;
  2939. ap->ability_match_count = 0;
  2940. ap->ability_match = 0;
  2941. ap->idle_match = 0;
  2942. ap->ack_match = 0;
  2943. }
  2944. ap->cur_time++;
  2945. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2946. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2947. if (rx_cfg_reg != ap->ability_match_cfg) {
  2948. ap->ability_match_cfg = rx_cfg_reg;
  2949. ap->ability_match = 0;
  2950. ap->ability_match_count = 0;
  2951. } else {
  2952. if (++ap->ability_match_count > 1) {
  2953. ap->ability_match = 1;
  2954. ap->ability_match_cfg = rx_cfg_reg;
  2955. }
  2956. }
  2957. if (rx_cfg_reg & ANEG_CFG_ACK)
  2958. ap->ack_match = 1;
  2959. else
  2960. ap->ack_match = 0;
  2961. ap->idle_match = 0;
  2962. } else {
  2963. ap->idle_match = 1;
  2964. ap->ability_match_cfg = 0;
  2965. ap->ability_match_count = 0;
  2966. ap->ability_match = 0;
  2967. ap->ack_match = 0;
  2968. rx_cfg_reg = 0;
  2969. }
  2970. ap->rxconfig = rx_cfg_reg;
  2971. ret = ANEG_OK;
  2972. switch (ap->state) {
  2973. case ANEG_STATE_UNKNOWN:
  2974. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2975. ap->state = ANEG_STATE_AN_ENABLE;
  2976. /* fallthru */
  2977. case ANEG_STATE_AN_ENABLE:
  2978. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2979. if (ap->flags & MR_AN_ENABLE) {
  2980. ap->link_time = 0;
  2981. ap->cur_time = 0;
  2982. ap->ability_match_cfg = 0;
  2983. ap->ability_match_count = 0;
  2984. ap->ability_match = 0;
  2985. ap->idle_match = 0;
  2986. ap->ack_match = 0;
  2987. ap->state = ANEG_STATE_RESTART_INIT;
  2988. } else {
  2989. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2990. }
  2991. break;
  2992. case ANEG_STATE_RESTART_INIT:
  2993. ap->link_time = ap->cur_time;
  2994. ap->flags &= ~(MR_NP_LOADED);
  2995. ap->txconfig = 0;
  2996. tw32(MAC_TX_AUTO_NEG, 0);
  2997. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2998. tw32_f(MAC_MODE, tp->mac_mode);
  2999. udelay(40);
  3000. ret = ANEG_TIMER_ENAB;
  3001. ap->state = ANEG_STATE_RESTART;
  3002. /* fallthru */
  3003. case ANEG_STATE_RESTART:
  3004. delta = ap->cur_time - ap->link_time;
  3005. if (delta > ANEG_STATE_SETTLE_TIME)
  3006. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3007. else
  3008. ret = ANEG_TIMER_ENAB;
  3009. break;
  3010. case ANEG_STATE_DISABLE_LINK_OK:
  3011. ret = ANEG_DONE;
  3012. break;
  3013. case ANEG_STATE_ABILITY_DETECT_INIT:
  3014. ap->flags &= ~(MR_TOGGLE_TX);
  3015. ap->txconfig = ANEG_CFG_FD;
  3016. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3017. if (flowctrl & ADVERTISE_1000XPAUSE)
  3018. ap->txconfig |= ANEG_CFG_PS1;
  3019. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3020. ap->txconfig |= ANEG_CFG_PS2;
  3021. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3022. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3023. tw32_f(MAC_MODE, tp->mac_mode);
  3024. udelay(40);
  3025. ap->state = ANEG_STATE_ABILITY_DETECT;
  3026. break;
  3027. case ANEG_STATE_ABILITY_DETECT:
  3028. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3029. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3030. break;
  3031. case ANEG_STATE_ACK_DETECT_INIT:
  3032. ap->txconfig |= ANEG_CFG_ACK;
  3033. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3034. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3035. tw32_f(MAC_MODE, tp->mac_mode);
  3036. udelay(40);
  3037. ap->state = ANEG_STATE_ACK_DETECT;
  3038. /* fallthru */
  3039. case ANEG_STATE_ACK_DETECT:
  3040. if (ap->ack_match != 0) {
  3041. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3042. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3043. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3044. } else {
  3045. ap->state = ANEG_STATE_AN_ENABLE;
  3046. }
  3047. } else if (ap->ability_match != 0 &&
  3048. ap->rxconfig == 0) {
  3049. ap->state = ANEG_STATE_AN_ENABLE;
  3050. }
  3051. break;
  3052. case ANEG_STATE_COMPLETE_ACK_INIT:
  3053. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3054. ret = ANEG_FAILED;
  3055. break;
  3056. }
  3057. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3058. MR_LP_ADV_HALF_DUPLEX |
  3059. MR_LP_ADV_SYM_PAUSE |
  3060. MR_LP_ADV_ASYM_PAUSE |
  3061. MR_LP_ADV_REMOTE_FAULT1 |
  3062. MR_LP_ADV_REMOTE_FAULT2 |
  3063. MR_LP_ADV_NEXT_PAGE |
  3064. MR_TOGGLE_RX |
  3065. MR_NP_RX);
  3066. if (ap->rxconfig & ANEG_CFG_FD)
  3067. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3068. if (ap->rxconfig & ANEG_CFG_HD)
  3069. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3070. if (ap->rxconfig & ANEG_CFG_PS1)
  3071. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3072. if (ap->rxconfig & ANEG_CFG_PS2)
  3073. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3074. if (ap->rxconfig & ANEG_CFG_RF1)
  3075. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3076. if (ap->rxconfig & ANEG_CFG_RF2)
  3077. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3078. if (ap->rxconfig & ANEG_CFG_NP)
  3079. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3080. ap->link_time = ap->cur_time;
  3081. ap->flags ^= (MR_TOGGLE_TX);
  3082. if (ap->rxconfig & 0x0008)
  3083. ap->flags |= MR_TOGGLE_RX;
  3084. if (ap->rxconfig & ANEG_CFG_NP)
  3085. ap->flags |= MR_NP_RX;
  3086. ap->flags |= MR_PAGE_RX;
  3087. ap->state = ANEG_STATE_COMPLETE_ACK;
  3088. ret = ANEG_TIMER_ENAB;
  3089. break;
  3090. case ANEG_STATE_COMPLETE_ACK:
  3091. if (ap->ability_match != 0 &&
  3092. ap->rxconfig == 0) {
  3093. ap->state = ANEG_STATE_AN_ENABLE;
  3094. break;
  3095. }
  3096. delta = ap->cur_time - ap->link_time;
  3097. if (delta > ANEG_STATE_SETTLE_TIME) {
  3098. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3099. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3100. } else {
  3101. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3102. !(ap->flags & MR_NP_RX)) {
  3103. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3104. } else {
  3105. ret = ANEG_FAILED;
  3106. }
  3107. }
  3108. }
  3109. break;
  3110. case ANEG_STATE_IDLE_DETECT_INIT:
  3111. ap->link_time = ap->cur_time;
  3112. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3113. tw32_f(MAC_MODE, tp->mac_mode);
  3114. udelay(40);
  3115. ap->state = ANEG_STATE_IDLE_DETECT;
  3116. ret = ANEG_TIMER_ENAB;
  3117. break;
  3118. case ANEG_STATE_IDLE_DETECT:
  3119. if (ap->ability_match != 0 &&
  3120. ap->rxconfig == 0) {
  3121. ap->state = ANEG_STATE_AN_ENABLE;
  3122. break;
  3123. }
  3124. delta = ap->cur_time - ap->link_time;
  3125. if (delta > ANEG_STATE_SETTLE_TIME) {
  3126. /* XXX another gem from the Broadcom driver :( */
  3127. ap->state = ANEG_STATE_LINK_OK;
  3128. }
  3129. break;
  3130. case ANEG_STATE_LINK_OK:
  3131. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3132. ret = ANEG_DONE;
  3133. break;
  3134. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3135. /* ??? unimplemented */
  3136. break;
  3137. case ANEG_STATE_NEXT_PAGE_WAIT:
  3138. /* ??? unimplemented */
  3139. break;
  3140. default:
  3141. ret = ANEG_FAILED;
  3142. break;
  3143. }
  3144. return ret;
  3145. }
  3146. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3147. {
  3148. int res = 0;
  3149. struct tg3_fiber_aneginfo aninfo;
  3150. int status = ANEG_FAILED;
  3151. unsigned int tick;
  3152. u32 tmp;
  3153. tw32_f(MAC_TX_AUTO_NEG, 0);
  3154. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3155. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3156. udelay(40);
  3157. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3158. udelay(40);
  3159. memset(&aninfo, 0, sizeof(aninfo));
  3160. aninfo.flags |= MR_AN_ENABLE;
  3161. aninfo.state = ANEG_STATE_UNKNOWN;
  3162. aninfo.cur_time = 0;
  3163. tick = 0;
  3164. while (++tick < 195000) {
  3165. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3166. if (status == ANEG_DONE || status == ANEG_FAILED)
  3167. break;
  3168. udelay(1);
  3169. }
  3170. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3171. tw32_f(MAC_MODE, tp->mac_mode);
  3172. udelay(40);
  3173. *txflags = aninfo.txconfig;
  3174. *rxflags = aninfo.flags;
  3175. if (status == ANEG_DONE &&
  3176. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3177. MR_LP_ADV_FULL_DUPLEX)))
  3178. res = 1;
  3179. return res;
  3180. }
  3181. static void tg3_init_bcm8002(struct tg3 *tp)
  3182. {
  3183. u32 mac_status = tr32(MAC_STATUS);
  3184. int i;
  3185. /* Reset when initting first time or we have a link. */
  3186. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3187. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3188. return;
  3189. /* Set PLL lock range. */
  3190. tg3_writephy(tp, 0x16, 0x8007);
  3191. /* SW reset */
  3192. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3193. /* Wait for reset to complete. */
  3194. /* XXX schedule_timeout() ... */
  3195. for (i = 0; i < 500; i++)
  3196. udelay(10);
  3197. /* Config mode; select PMA/Ch 1 regs. */
  3198. tg3_writephy(tp, 0x10, 0x8411);
  3199. /* Enable auto-lock and comdet, select txclk for tx. */
  3200. tg3_writephy(tp, 0x11, 0x0a10);
  3201. tg3_writephy(tp, 0x18, 0x00a0);
  3202. tg3_writephy(tp, 0x16, 0x41ff);
  3203. /* Assert and deassert POR. */
  3204. tg3_writephy(tp, 0x13, 0x0400);
  3205. udelay(40);
  3206. tg3_writephy(tp, 0x13, 0x0000);
  3207. tg3_writephy(tp, 0x11, 0x0a50);
  3208. udelay(40);
  3209. tg3_writephy(tp, 0x11, 0x0a10);
  3210. /* Wait for signal to stabilize */
  3211. /* XXX schedule_timeout() ... */
  3212. for (i = 0; i < 15000; i++)
  3213. udelay(10);
  3214. /* Deselect the channel register so we can read the PHYID
  3215. * later.
  3216. */
  3217. tg3_writephy(tp, 0x10, 0x8011);
  3218. }
  3219. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3220. {
  3221. u16 flowctrl;
  3222. u32 sg_dig_ctrl, sg_dig_status;
  3223. u32 serdes_cfg, expected_sg_dig_ctrl;
  3224. int workaround, port_a;
  3225. int current_link_up;
  3226. serdes_cfg = 0;
  3227. expected_sg_dig_ctrl = 0;
  3228. workaround = 0;
  3229. port_a = 1;
  3230. current_link_up = 0;
  3231. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3232. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3233. workaround = 1;
  3234. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3235. port_a = 0;
  3236. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3237. /* preserve bits 20-23 for voltage regulator */
  3238. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3239. }
  3240. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3241. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3242. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3243. if (workaround) {
  3244. u32 val = serdes_cfg;
  3245. if (port_a)
  3246. val |= 0xc010000;
  3247. else
  3248. val |= 0x4010000;
  3249. tw32_f(MAC_SERDES_CFG, val);
  3250. }
  3251. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3252. }
  3253. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3254. tg3_setup_flow_control(tp, 0, 0);
  3255. current_link_up = 1;
  3256. }
  3257. goto out;
  3258. }
  3259. /* Want auto-negotiation. */
  3260. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3261. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3262. if (flowctrl & ADVERTISE_1000XPAUSE)
  3263. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3264. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3265. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3266. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3267. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3268. tp->serdes_counter &&
  3269. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3270. MAC_STATUS_RCVD_CFG)) ==
  3271. MAC_STATUS_PCS_SYNCED)) {
  3272. tp->serdes_counter--;
  3273. current_link_up = 1;
  3274. goto out;
  3275. }
  3276. restart_autoneg:
  3277. if (workaround)
  3278. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3279. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3280. udelay(5);
  3281. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3282. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3283. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3284. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3285. MAC_STATUS_SIGNAL_DET)) {
  3286. sg_dig_status = tr32(SG_DIG_STATUS);
  3287. mac_status = tr32(MAC_STATUS);
  3288. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3289. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3290. u32 local_adv = 0, remote_adv = 0;
  3291. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3292. local_adv |= ADVERTISE_1000XPAUSE;
  3293. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3294. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3295. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3296. remote_adv |= LPA_1000XPAUSE;
  3297. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3298. remote_adv |= LPA_1000XPAUSE_ASYM;
  3299. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3300. current_link_up = 1;
  3301. tp->serdes_counter = 0;
  3302. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3303. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3304. if (tp->serdes_counter)
  3305. tp->serdes_counter--;
  3306. else {
  3307. if (workaround) {
  3308. u32 val = serdes_cfg;
  3309. if (port_a)
  3310. val |= 0xc010000;
  3311. else
  3312. val |= 0x4010000;
  3313. tw32_f(MAC_SERDES_CFG, val);
  3314. }
  3315. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3316. udelay(40);
  3317. /* Link parallel detection - link is up */
  3318. /* only if we have PCS_SYNC and not */
  3319. /* receiving config code words */
  3320. mac_status = tr32(MAC_STATUS);
  3321. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3322. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3323. tg3_setup_flow_control(tp, 0, 0);
  3324. current_link_up = 1;
  3325. tp->phy_flags |=
  3326. TG3_PHYFLG_PARALLEL_DETECT;
  3327. tp->serdes_counter =
  3328. SERDES_PARALLEL_DET_TIMEOUT;
  3329. } else
  3330. goto restart_autoneg;
  3331. }
  3332. }
  3333. } else {
  3334. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3335. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3336. }
  3337. out:
  3338. return current_link_up;
  3339. }
  3340. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3341. {
  3342. int current_link_up = 0;
  3343. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3344. goto out;
  3345. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3346. u32 txflags, rxflags;
  3347. int i;
  3348. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3349. u32 local_adv = 0, remote_adv = 0;
  3350. if (txflags & ANEG_CFG_PS1)
  3351. local_adv |= ADVERTISE_1000XPAUSE;
  3352. if (txflags & ANEG_CFG_PS2)
  3353. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3354. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3355. remote_adv |= LPA_1000XPAUSE;
  3356. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3357. remote_adv |= LPA_1000XPAUSE_ASYM;
  3358. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3359. current_link_up = 1;
  3360. }
  3361. for (i = 0; i < 30; i++) {
  3362. udelay(20);
  3363. tw32_f(MAC_STATUS,
  3364. (MAC_STATUS_SYNC_CHANGED |
  3365. MAC_STATUS_CFG_CHANGED));
  3366. udelay(40);
  3367. if ((tr32(MAC_STATUS) &
  3368. (MAC_STATUS_SYNC_CHANGED |
  3369. MAC_STATUS_CFG_CHANGED)) == 0)
  3370. break;
  3371. }
  3372. mac_status = tr32(MAC_STATUS);
  3373. if (current_link_up == 0 &&
  3374. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3375. !(mac_status & MAC_STATUS_RCVD_CFG))
  3376. current_link_up = 1;
  3377. } else {
  3378. tg3_setup_flow_control(tp, 0, 0);
  3379. /* Forcing 1000FD link up. */
  3380. current_link_up = 1;
  3381. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3382. udelay(40);
  3383. tw32_f(MAC_MODE, tp->mac_mode);
  3384. udelay(40);
  3385. }
  3386. out:
  3387. return current_link_up;
  3388. }
  3389. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3390. {
  3391. u32 orig_pause_cfg;
  3392. u16 orig_active_speed;
  3393. u8 orig_active_duplex;
  3394. u32 mac_status;
  3395. int current_link_up;
  3396. int i;
  3397. orig_pause_cfg = tp->link_config.active_flowctrl;
  3398. orig_active_speed = tp->link_config.active_speed;
  3399. orig_active_duplex = tp->link_config.active_duplex;
  3400. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3401. netif_carrier_ok(tp->dev) &&
  3402. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3403. mac_status = tr32(MAC_STATUS);
  3404. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3405. MAC_STATUS_SIGNAL_DET |
  3406. MAC_STATUS_CFG_CHANGED |
  3407. MAC_STATUS_RCVD_CFG);
  3408. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3409. MAC_STATUS_SIGNAL_DET)) {
  3410. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3411. MAC_STATUS_CFG_CHANGED));
  3412. return 0;
  3413. }
  3414. }
  3415. tw32_f(MAC_TX_AUTO_NEG, 0);
  3416. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3417. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3418. tw32_f(MAC_MODE, tp->mac_mode);
  3419. udelay(40);
  3420. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3421. tg3_init_bcm8002(tp);
  3422. /* Enable link change event even when serdes polling. */
  3423. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3424. udelay(40);
  3425. current_link_up = 0;
  3426. mac_status = tr32(MAC_STATUS);
  3427. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3428. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3429. else
  3430. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3431. tp->napi[0].hw_status->status =
  3432. (SD_STATUS_UPDATED |
  3433. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3434. for (i = 0; i < 100; i++) {
  3435. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3436. MAC_STATUS_CFG_CHANGED));
  3437. udelay(5);
  3438. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3439. MAC_STATUS_CFG_CHANGED |
  3440. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3441. break;
  3442. }
  3443. mac_status = tr32(MAC_STATUS);
  3444. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3445. current_link_up = 0;
  3446. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3447. tp->serdes_counter == 0) {
  3448. tw32_f(MAC_MODE, (tp->mac_mode |
  3449. MAC_MODE_SEND_CONFIGS));
  3450. udelay(1);
  3451. tw32_f(MAC_MODE, tp->mac_mode);
  3452. }
  3453. }
  3454. if (current_link_up == 1) {
  3455. tp->link_config.active_speed = SPEED_1000;
  3456. tp->link_config.active_duplex = DUPLEX_FULL;
  3457. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3458. LED_CTRL_LNKLED_OVERRIDE |
  3459. LED_CTRL_1000MBPS_ON));
  3460. } else {
  3461. tp->link_config.active_speed = SPEED_INVALID;
  3462. tp->link_config.active_duplex = DUPLEX_INVALID;
  3463. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3464. LED_CTRL_LNKLED_OVERRIDE |
  3465. LED_CTRL_TRAFFIC_OVERRIDE));
  3466. }
  3467. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3468. if (current_link_up)
  3469. netif_carrier_on(tp->dev);
  3470. else
  3471. netif_carrier_off(tp->dev);
  3472. tg3_link_report(tp);
  3473. } else {
  3474. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3475. if (orig_pause_cfg != now_pause_cfg ||
  3476. orig_active_speed != tp->link_config.active_speed ||
  3477. orig_active_duplex != tp->link_config.active_duplex)
  3478. tg3_link_report(tp);
  3479. }
  3480. return 0;
  3481. }
  3482. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3483. {
  3484. int current_link_up, err = 0;
  3485. u32 bmsr, bmcr;
  3486. u16 current_speed;
  3487. u8 current_duplex;
  3488. u32 local_adv, remote_adv;
  3489. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3490. tw32_f(MAC_MODE, tp->mac_mode);
  3491. udelay(40);
  3492. tw32(MAC_EVENT, 0);
  3493. tw32_f(MAC_STATUS,
  3494. (MAC_STATUS_SYNC_CHANGED |
  3495. MAC_STATUS_CFG_CHANGED |
  3496. MAC_STATUS_MI_COMPLETION |
  3497. MAC_STATUS_LNKSTATE_CHANGED));
  3498. udelay(40);
  3499. if (force_reset)
  3500. tg3_phy_reset(tp);
  3501. current_link_up = 0;
  3502. current_speed = SPEED_INVALID;
  3503. current_duplex = DUPLEX_INVALID;
  3504. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3505. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3506. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3507. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3508. bmsr |= BMSR_LSTATUS;
  3509. else
  3510. bmsr &= ~BMSR_LSTATUS;
  3511. }
  3512. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3513. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3514. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3515. /* do nothing, just check for link up at the end */
  3516. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3517. u32 adv, new_adv;
  3518. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3519. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3520. ADVERTISE_1000XPAUSE |
  3521. ADVERTISE_1000XPSE_ASYM |
  3522. ADVERTISE_SLCT);
  3523. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3524. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3525. new_adv |= ADVERTISE_1000XHALF;
  3526. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3527. new_adv |= ADVERTISE_1000XFULL;
  3528. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3529. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3530. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3531. tg3_writephy(tp, MII_BMCR, bmcr);
  3532. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3533. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3534. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3535. return err;
  3536. }
  3537. } else {
  3538. u32 new_bmcr;
  3539. bmcr &= ~BMCR_SPEED1000;
  3540. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3541. if (tp->link_config.duplex == DUPLEX_FULL)
  3542. new_bmcr |= BMCR_FULLDPLX;
  3543. if (new_bmcr != bmcr) {
  3544. /* BMCR_SPEED1000 is a reserved bit that needs
  3545. * to be set on write.
  3546. */
  3547. new_bmcr |= BMCR_SPEED1000;
  3548. /* Force a linkdown */
  3549. if (netif_carrier_ok(tp->dev)) {
  3550. u32 adv;
  3551. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3552. adv &= ~(ADVERTISE_1000XFULL |
  3553. ADVERTISE_1000XHALF |
  3554. ADVERTISE_SLCT);
  3555. tg3_writephy(tp, MII_ADVERTISE, adv);
  3556. tg3_writephy(tp, MII_BMCR, bmcr |
  3557. BMCR_ANRESTART |
  3558. BMCR_ANENABLE);
  3559. udelay(10);
  3560. netif_carrier_off(tp->dev);
  3561. }
  3562. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3563. bmcr = new_bmcr;
  3564. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3565. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3566. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3567. ASIC_REV_5714) {
  3568. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3569. bmsr |= BMSR_LSTATUS;
  3570. else
  3571. bmsr &= ~BMSR_LSTATUS;
  3572. }
  3573. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3574. }
  3575. }
  3576. if (bmsr & BMSR_LSTATUS) {
  3577. current_speed = SPEED_1000;
  3578. current_link_up = 1;
  3579. if (bmcr & BMCR_FULLDPLX)
  3580. current_duplex = DUPLEX_FULL;
  3581. else
  3582. current_duplex = DUPLEX_HALF;
  3583. local_adv = 0;
  3584. remote_adv = 0;
  3585. if (bmcr & BMCR_ANENABLE) {
  3586. u32 common;
  3587. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3588. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3589. common = local_adv & remote_adv;
  3590. if (common & (ADVERTISE_1000XHALF |
  3591. ADVERTISE_1000XFULL)) {
  3592. if (common & ADVERTISE_1000XFULL)
  3593. current_duplex = DUPLEX_FULL;
  3594. else
  3595. current_duplex = DUPLEX_HALF;
  3596. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3597. /* Link is up via parallel detect */
  3598. } else {
  3599. current_link_up = 0;
  3600. }
  3601. }
  3602. }
  3603. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3604. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3605. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3606. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3607. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3608. tw32_f(MAC_MODE, tp->mac_mode);
  3609. udelay(40);
  3610. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3611. tp->link_config.active_speed = current_speed;
  3612. tp->link_config.active_duplex = current_duplex;
  3613. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3614. if (current_link_up)
  3615. netif_carrier_on(tp->dev);
  3616. else {
  3617. netif_carrier_off(tp->dev);
  3618. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3619. }
  3620. tg3_link_report(tp);
  3621. }
  3622. return err;
  3623. }
  3624. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3625. {
  3626. if (tp->serdes_counter) {
  3627. /* Give autoneg time to complete. */
  3628. tp->serdes_counter--;
  3629. return;
  3630. }
  3631. if (!netif_carrier_ok(tp->dev) &&
  3632. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3633. u32 bmcr;
  3634. tg3_readphy(tp, MII_BMCR, &bmcr);
  3635. if (bmcr & BMCR_ANENABLE) {
  3636. u32 phy1, phy2;
  3637. /* Select shadow register 0x1f */
  3638. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3639. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3640. /* Select expansion interrupt status register */
  3641. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3642. MII_TG3_DSP_EXP1_INT_STAT);
  3643. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3644. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3645. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3646. /* We have signal detect and not receiving
  3647. * config code words, link is up by parallel
  3648. * detection.
  3649. */
  3650. bmcr &= ~BMCR_ANENABLE;
  3651. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3652. tg3_writephy(tp, MII_BMCR, bmcr);
  3653. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3654. }
  3655. }
  3656. } else if (netif_carrier_ok(tp->dev) &&
  3657. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3658. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3659. u32 phy2;
  3660. /* Select expansion interrupt status register */
  3661. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3662. MII_TG3_DSP_EXP1_INT_STAT);
  3663. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3664. if (phy2 & 0x20) {
  3665. u32 bmcr;
  3666. /* Config code words received, turn on autoneg. */
  3667. tg3_readphy(tp, MII_BMCR, &bmcr);
  3668. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3669. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3670. }
  3671. }
  3672. }
  3673. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3674. {
  3675. u32 val;
  3676. int err;
  3677. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3678. err = tg3_setup_fiber_phy(tp, force_reset);
  3679. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3680. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3681. else
  3682. err = tg3_setup_copper_phy(tp, force_reset);
  3683. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3684. u32 scale;
  3685. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3686. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3687. scale = 65;
  3688. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3689. scale = 6;
  3690. else
  3691. scale = 12;
  3692. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3693. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3694. tw32(GRC_MISC_CFG, val);
  3695. }
  3696. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3697. (6 << TX_LENGTHS_IPG_SHIFT);
  3698. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  3699. val |= tr32(MAC_TX_LENGTHS) &
  3700. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  3701. TX_LENGTHS_CNT_DWN_VAL_MSK);
  3702. if (tp->link_config.active_speed == SPEED_1000 &&
  3703. tp->link_config.active_duplex == DUPLEX_HALF)
  3704. tw32(MAC_TX_LENGTHS, val |
  3705. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  3706. else
  3707. tw32(MAC_TX_LENGTHS, val |
  3708. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  3709. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3710. if (netif_carrier_ok(tp->dev)) {
  3711. tw32(HOSTCC_STAT_COAL_TICKS,
  3712. tp->coal.stats_block_coalesce_usecs);
  3713. } else {
  3714. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3715. }
  3716. }
  3717. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3718. val = tr32(PCIE_PWR_MGMT_THRESH);
  3719. if (!netif_carrier_ok(tp->dev))
  3720. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3721. tp->pwrmgmt_thresh;
  3722. else
  3723. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3724. tw32(PCIE_PWR_MGMT_THRESH, val);
  3725. }
  3726. return err;
  3727. }
  3728. static inline int tg3_irq_sync(struct tg3 *tp)
  3729. {
  3730. return tp->irq_sync;
  3731. }
  3732. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  3733. {
  3734. int i;
  3735. dst = (u32 *)((u8 *)dst + off);
  3736. for (i = 0; i < len; i += sizeof(u32))
  3737. *dst++ = tr32(off + i);
  3738. }
  3739. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  3740. {
  3741. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  3742. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  3743. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  3744. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  3745. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  3746. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  3747. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  3748. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  3749. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  3750. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  3751. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  3752. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  3753. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  3754. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  3755. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  3756. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  3757. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  3758. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  3759. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  3760. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX)
  3761. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  3762. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  3763. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  3764. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  3765. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  3766. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  3767. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  3768. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  3769. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  3770. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3771. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  3772. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  3773. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  3774. }
  3775. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  3776. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  3777. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  3778. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  3779. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  3780. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  3781. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  3782. }
  3783. static void tg3_dump_state(struct tg3 *tp)
  3784. {
  3785. int i;
  3786. u32 *regs;
  3787. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  3788. if (!regs) {
  3789. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  3790. return;
  3791. }
  3792. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3793. /* Read up to but not including private PCI registers */
  3794. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  3795. regs[i / sizeof(u32)] = tr32(i);
  3796. } else
  3797. tg3_dump_legacy_regs(tp, regs);
  3798. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  3799. if (!regs[i + 0] && !regs[i + 1] &&
  3800. !regs[i + 2] && !regs[i + 3])
  3801. continue;
  3802. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  3803. i * 4,
  3804. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  3805. }
  3806. kfree(regs);
  3807. for (i = 0; i < tp->irq_cnt; i++) {
  3808. struct tg3_napi *tnapi = &tp->napi[i];
  3809. /* SW status block */
  3810. netdev_err(tp->dev,
  3811. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  3812. i,
  3813. tnapi->hw_status->status,
  3814. tnapi->hw_status->status_tag,
  3815. tnapi->hw_status->rx_jumbo_consumer,
  3816. tnapi->hw_status->rx_consumer,
  3817. tnapi->hw_status->rx_mini_consumer,
  3818. tnapi->hw_status->idx[0].rx_producer,
  3819. tnapi->hw_status->idx[0].tx_consumer);
  3820. netdev_err(tp->dev,
  3821. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  3822. i,
  3823. tnapi->last_tag, tnapi->last_irq_tag,
  3824. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  3825. tnapi->rx_rcb_ptr,
  3826. tnapi->prodring.rx_std_prod_idx,
  3827. tnapi->prodring.rx_std_cons_idx,
  3828. tnapi->prodring.rx_jmb_prod_idx,
  3829. tnapi->prodring.rx_jmb_cons_idx);
  3830. }
  3831. }
  3832. /* This is called whenever we suspect that the system chipset is re-
  3833. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3834. * is bogus tx completions. We try to recover by setting the
  3835. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3836. * in the workqueue.
  3837. */
  3838. static void tg3_tx_recover(struct tg3 *tp)
  3839. {
  3840. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3841. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3842. netdev_warn(tp->dev,
  3843. "The system may be re-ordering memory-mapped I/O "
  3844. "cycles to the network device, attempting to recover. "
  3845. "Please report the problem to the driver maintainer "
  3846. "and include system chipset information.\n");
  3847. spin_lock(&tp->lock);
  3848. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3849. spin_unlock(&tp->lock);
  3850. }
  3851. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3852. {
  3853. /* Tell compiler to fetch tx indices from memory. */
  3854. barrier();
  3855. return tnapi->tx_pending -
  3856. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3857. }
  3858. /* Tigon3 never reports partial packet sends. So we do not
  3859. * need special logic to handle SKBs that have not had all
  3860. * of their frags sent yet, like SunGEM does.
  3861. */
  3862. static void tg3_tx(struct tg3_napi *tnapi)
  3863. {
  3864. struct tg3 *tp = tnapi->tp;
  3865. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3866. u32 sw_idx = tnapi->tx_cons;
  3867. struct netdev_queue *txq;
  3868. int index = tnapi - tp->napi;
  3869. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3870. index--;
  3871. txq = netdev_get_tx_queue(tp->dev, index);
  3872. while (sw_idx != hw_idx) {
  3873. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3874. struct sk_buff *skb = ri->skb;
  3875. int i, tx_bug = 0;
  3876. if (unlikely(skb == NULL)) {
  3877. tg3_tx_recover(tp);
  3878. return;
  3879. }
  3880. pci_unmap_single(tp->pdev,
  3881. dma_unmap_addr(ri, mapping),
  3882. skb_headlen(skb),
  3883. PCI_DMA_TODEVICE);
  3884. ri->skb = NULL;
  3885. sw_idx = NEXT_TX(sw_idx);
  3886. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3887. ri = &tnapi->tx_buffers[sw_idx];
  3888. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3889. tx_bug = 1;
  3890. pci_unmap_page(tp->pdev,
  3891. dma_unmap_addr(ri, mapping),
  3892. skb_shinfo(skb)->frags[i].size,
  3893. PCI_DMA_TODEVICE);
  3894. sw_idx = NEXT_TX(sw_idx);
  3895. }
  3896. dev_kfree_skb(skb);
  3897. if (unlikely(tx_bug)) {
  3898. tg3_tx_recover(tp);
  3899. return;
  3900. }
  3901. }
  3902. tnapi->tx_cons = sw_idx;
  3903. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3904. * before checking for netif_queue_stopped(). Without the
  3905. * memory barrier, there is a small possibility that tg3_start_xmit()
  3906. * will miss it and cause the queue to be stopped forever.
  3907. */
  3908. smp_mb();
  3909. if (unlikely(netif_tx_queue_stopped(txq) &&
  3910. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3911. __netif_tx_lock(txq, smp_processor_id());
  3912. if (netif_tx_queue_stopped(txq) &&
  3913. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3914. netif_tx_wake_queue(txq);
  3915. __netif_tx_unlock(txq);
  3916. }
  3917. }
  3918. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3919. {
  3920. if (!ri->skb)
  3921. return;
  3922. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3923. map_sz, PCI_DMA_FROMDEVICE);
  3924. dev_kfree_skb_any(ri->skb);
  3925. ri->skb = NULL;
  3926. }
  3927. /* Returns size of skb allocated or < 0 on error.
  3928. *
  3929. * We only need to fill in the address because the other members
  3930. * of the RX descriptor are invariant, see tg3_init_rings.
  3931. *
  3932. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3933. * posting buffers we only dirty the first cache line of the RX
  3934. * descriptor (containing the address). Whereas for the RX status
  3935. * buffers the cpu only reads the last cacheline of the RX descriptor
  3936. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3937. */
  3938. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3939. u32 opaque_key, u32 dest_idx_unmasked)
  3940. {
  3941. struct tg3_rx_buffer_desc *desc;
  3942. struct ring_info *map;
  3943. struct sk_buff *skb;
  3944. dma_addr_t mapping;
  3945. int skb_size, dest_idx;
  3946. switch (opaque_key) {
  3947. case RXD_OPAQUE_RING_STD:
  3948. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3949. desc = &tpr->rx_std[dest_idx];
  3950. map = &tpr->rx_std_buffers[dest_idx];
  3951. skb_size = tp->rx_pkt_map_sz;
  3952. break;
  3953. case RXD_OPAQUE_RING_JUMBO:
  3954. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3955. desc = &tpr->rx_jmb[dest_idx].std;
  3956. map = &tpr->rx_jmb_buffers[dest_idx];
  3957. skb_size = TG3_RX_JMB_MAP_SZ;
  3958. break;
  3959. default:
  3960. return -EINVAL;
  3961. }
  3962. /* Do not overwrite any of the map or rp information
  3963. * until we are sure we can commit to a new buffer.
  3964. *
  3965. * Callers depend upon this behavior and assume that
  3966. * we leave everything unchanged if we fail.
  3967. */
  3968. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3969. if (skb == NULL)
  3970. return -ENOMEM;
  3971. skb_reserve(skb, tp->rx_offset);
  3972. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3973. PCI_DMA_FROMDEVICE);
  3974. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3975. dev_kfree_skb(skb);
  3976. return -EIO;
  3977. }
  3978. map->skb = skb;
  3979. dma_unmap_addr_set(map, mapping, mapping);
  3980. desc->addr_hi = ((u64)mapping >> 32);
  3981. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3982. return skb_size;
  3983. }
  3984. /* We only need to move over in the address because the other
  3985. * members of the RX descriptor are invariant. See notes above
  3986. * tg3_alloc_rx_skb for full details.
  3987. */
  3988. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3989. struct tg3_rx_prodring_set *dpr,
  3990. u32 opaque_key, int src_idx,
  3991. u32 dest_idx_unmasked)
  3992. {
  3993. struct tg3 *tp = tnapi->tp;
  3994. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3995. struct ring_info *src_map, *dest_map;
  3996. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  3997. int dest_idx;
  3998. switch (opaque_key) {
  3999. case RXD_OPAQUE_RING_STD:
  4000. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4001. dest_desc = &dpr->rx_std[dest_idx];
  4002. dest_map = &dpr->rx_std_buffers[dest_idx];
  4003. src_desc = &spr->rx_std[src_idx];
  4004. src_map = &spr->rx_std_buffers[src_idx];
  4005. break;
  4006. case RXD_OPAQUE_RING_JUMBO:
  4007. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4008. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4009. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4010. src_desc = &spr->rx_jmb[src_idx].std;
  4011. src_map = &spr->rx_jmb_buffers[src_idx];
  4012. break;
  4013. default:
  4014. return;
  4015. }
  4016. dest_map->skb = src_map->skb;
  4017. dma_unmap_addr_set(dest_map, mapping,
  4018. dma_unmap_addr(src_map, mapping));
  4019. dest_desc->addr_hi = src_desc->addr_hi;
  4020. dest_desc->addr_lo = src_desc->addr_lo;
  4021. /* Ensure that the update to the skb happens after the physical
  4022. * addresses have been transferred to the new BD location.
  4023. */
  4024. smp_wmb();
  4025. src_map->skb = NULL;
  4026. }
  4027. /* The RX ring scheme is composed of multiple rings which post fresh
  4028. * buffers to the chip, and one special ring the chip uses to report
  4029. * status back to the host.
  4030. *
  4031. * The special ring reports the status of received packets to the
  4032. * host. The chip does not write into the original descriptor the
  4033. * RX buffer was obtained from. The chip simply takes the original
  4034. * descriptor as provided by the host, updates the status and length
  4035. * field, then writes this into the next status ring entry.
  4036. *
  4037. * Each ring the host uses to post buffers to the chip is described
  4038. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4039. * it is first placed into the on-chip ram. When the packet's length
  4040. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4041. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4042. * which is within the range of the new packet's length is chosen.
  4043. *
  4044. * The "separate ring for rx status" scheme may sound queer, but it makes
  4045. * sense from a cache coherency perspective. If only the host writes
  4046. * to the buffer post rings, and only the chip writes to the rx status
  4047. * rings, then cache lines never move beyond shared-modified state.
  4048. * If both the host and chip were to write into the same ring, cache line
  4049. * eviction could occur since both entities want it in an exclusive state.
  4050. */
  4051. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4052. {
  4053. struct tg3 *tp = tnapi->tp;
  4054. u32 work_mask, rx_std_posted = 0;
  4055. u32 std_prod_idx, jmb_prod_idx;
  4056. u32 sw_idx = tnapi->rx_rcb_ptr;
  4057. u16 hw_idx;
  4058. int received;
  4059. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4060. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4061. /*
  4062. * We need to order the read of hw_idx and the read of
  4063. * the opaque cookie.
  4064. */
  4065. rmb();
  4066. work_mask = 0;
  4067. received = 0;
  4068. std_prod_idx = tpr->rx_std_prod_idx;
  4069. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4070. while (sw_idx != hw_idx && budget > 0) {
  4071. struct ring_info *ri;
  4072. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4073. unsigned int len;
  4074. struct sk_buff *skb;
  4075. dma_addr_t dma_addr;
  4076. u32 opaque_key, desc_idx, *post_ptr;
  4077. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4078. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4079. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4080. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4081. dma_addr = dma_unmap_addr(ri, mapping);
  4082. skb = ri->skb;
  4083. post_ptr = &std_prod_idx;
  4084. rx_std_posted++;
  4085. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4086. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4087. dma_addr = dma_unmap_addr(ri, mapping);
  4088. skb = ri->skb;
  4089. post_ptr = &jmb_prod_idx;
  4090. } else
  4091. goto next_pkt_nopost;
  4092. work_mask |= opaque_key;
  4093. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4094. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4095. drop_it:
  4096. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4097. desc_idx, *post_ptr);
  4098. drop_it_no_recycle:
  4099. /* Other statistics kept track of by card. */
  4100. tp->rx_dropped++;
  4101. goto next_pkt;
  4102. }
  4103. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4104. ETH_FCS_LEN;
  4105. if (len > TG3_RX_COPY_THRESH(tp)) {
  4106. int skb_size;
  4107. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4108. *post_ptr);
  4109. if (skb_size < 0)
  4110. goto drop_it;
  4111. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4112. PCI_DMA_FROMDEVICE);
  4113. /* Ensure that the update to the skb happens
  4114. * after the usage of the old DMA mapping.
  4115. */
  4116. smp_wmb();
  4117. ri->skb = NULL;
  4118. skb_put(skb, len);
  4119. } else {
  4120. struct sk_buff *copy_skb;
  4121. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4122. desc_idx, *post_ptr);
  4123. copy_skb = netdev_alloc_skb(tp->dev, len +
  4124. TG3_RAW_IP_ALIGN);
  4125. if (copy_skb == NULL)
  4126. goto drop_it_no_recycle;
  4127. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4128. skb_put(copy_skb, len);
  4129. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4130. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4131. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4132. /* We'll reuse the original ring buffer. */
  4133. skb = copy_skb;
  4134. }
  4135. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4136. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4137. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4138. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4139. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4140. else
  4141. skb_checksum_none_assert(skb);
  4142. skb->protocol = eth_type_trans(skb, tp->dev);
  4143. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4144. skb->protocol != htons(ETH_P_8021Q)) {
  4145. dev_kfree_skb(skb);
  4146. goto drop_it_no_recycle;
  4147. }
  4148. if (desc->type_flags & RXD_FLAG_VLAN &&
  4149. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4150. __vlan_hwaccel_put_tag(skb,
  4151. desc->err_vlan & RXD_VLAN_MASK);
  4152. napi_gro_receive(&tnapi->napi, skb);
  4153. received++;
  4154. budget--;
  4155. next_pkt:
  4156. (*post_ptr)++;
  4157. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4158. tpr->rx_std_prod_idx = std_prod_idx &
  4159. tp->rx_std_ring_mask;
  4160. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4161. tpr->rx_std_prod_idx);
  4162. work_mask &= ~RXD_OPAQUE_RING_STD;
  4163. rx_std_posted = 0;
  4164. }
  4165. next_pkt_nopost:
  4166. sw_idx++;
  4167. sw_idx &= tp->rx_ret_ring_mask;
  4168. /* Refresh hw_idx to see if there is new work */
  4169. if (sw_idx == hw_idx) {
  4170. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4171. rmb();
  4172. }
  4173. }
  4174. /* ACK the status ring. */
  4175. tnapi->rx_rcb_ptr = sw_idx;
  4176. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4177. /* Refill RX ring(s). */
  4178. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4179. if (work_mask & RXD_OPAQUE_RING_STD) {
  4180. tpr->rx_std_prod_idx = std_prod_idx &
  4181. tp->rx_std_ring_mask;
  4182. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4183. tpr->rx_std_prod_idx);
  4184. }
  4185. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4186. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4187. tp->rx_jmb_ring_mask;
  4188. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4189. tpr->rx_jmb_prod_idx);
  4190. }
  4191. mmiowb();
  4192. } else if (work_mask) {
  4193. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4194. * updated before the producer indices can be updated.
  4195. */
  4196. smp_wmb();
  4197. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4198. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4199. if (tnapi != &tp->napi[1])
  4200. napi_schedule(&tp->napi[1].napi);
  4201. }
  4202. return received;
  4203. }
  4204. static void tg3_poll_link(struct tg3 *tp)
  4205. {
  4206. /* handle link change and other phy events */
  4207. if (!(tp->tg3_flags &
  4208. (TG3_FLAG_USE_LINKCHG_REG |
  4209. TG3_FLAG_POLL_SERDES))) {
  4210. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4211. if (sblk->status & SD_STATUS_LINK_CHG) {
  4212. sblk->status = SD_STATUS_UPDATED |
  4213. (sblk->status & ~SD_STATUS_LINK_CHG);
  4214. spin_lock(&tp->lock);
  4215. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4216. tw32_f(MAC_STATUS,
  4217. (MAC_STATUS_SYNC_CHANGED |
  4218. MAC_STATUS_CFG_CHANGED |
  4219. MAC_STATUS_MI_COMPLETION |
  4220. MAC_STATUS_LNKSTATE_CHANGED));
  4221. udelay(40);
  4222. } else
  4223. tg3_setup_phy(tp, 0);
  4224. spin_unlock(&tp->lock);
  4225. }
  4226. }
  4227. }
  4228. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4229. struct tg3_rx_prodring_set *dpr,
  4230. struct tg3_rx_prodring_set *spr)
  4231. {
  4232. u32 si, di, cpycnt, src_prod_idx;
  4233. int i, err = 0;
  4234. while (1) {
  4235. src_prod_idx = spr->rx_std_prod_idx;
  4236. /* Make sure updates to the rx_std_buffers[] entries and the
  4237. * standard producer index are seen in the correct order.
  4238. */
  4239. smp_rmb();
  4240. if (spr->rx_std_cons_idx == src_prod_idx)
  4241. break;
  4242. if (spr->rx_std_cons_idx < src_prod_idx)
  4243. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4244. else
  4245. cpycnt = tp->rx_std_ring_mask + 1 -
  4246. spr->rx_std_cons_idx;
  4247. cpycnt = min(cpycnt,
  4248. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4249. si = spr->rx_std_cons_idx;
  4250. di = dpr->rx_std_prod_idx;
  4251. for (i = di; i < di + cpycnt; i++) {
  4252. if (dpr->rx_std_buffers[i].skb) {
  4253. cpycnt = i - di;
  4254. err = -ENOSPC;
  4255. break;
  4256. }
  4257. }
  4258. if (!cpycnt)
  4259. break;
  4260. /* Ensure that updates to the rx_std_buffers ring and the
  4261. * shadowed hardware producer ring from tg3_recycle_skb() are
  4262. * ordered correctly WRT the skb check above.
  4263. */
  4264. smp_rmb();
  4265. memcpy(&dpr->rx_std_buffers[di],
  4266. &spr->rx_std_buffers[si],
  4267. cpycnt * sizeof(struct ring_info));
  4268. for (i = 0; i < cpycnt; i++, di++, si++) {
  4269. struct tg3_rx_buffer_desc *sbd, *dbd;
  4270. sbd = &spr->rx_std[si];
  4271. dbd = &dpr->rx_std[di];
  4272. dbd->addr_hi = sbd->addr_hi;
  4273. dbd->addr_lo = sbd->addr_lo;
  4274. }
  4275. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4276. tp->rx_std_ring_mask;
  4277. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4278. tp->rx_std_ring_mask;
  4279. }
  4280. while (1) {
  4281. src_prod_idx = spr->rx_jmb_prod_idx;
  4282. /* Make sure updates to the rx_jmb_buffers[] entries and
  4283. * the jumbo producer index are seen in the correct order.
  4284. */
  4285. smp_rmb();
  4286. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4287. break;
  4288. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4289. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4290. else
  4291. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4292. spr->rx_jmb_cons_idx;
  4293. cpycnt = min(cpycnt,
  4294. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4295. si = spr->rx_jmb_cons_idx;
  4296. di = dpr->rx_jmb_prod_idx;
  4297. for (i = di; i < di + cpycnt; i++) {
  4298. if (dpr->rx_jmb_buffers[i].skb) {
  4299. cpycnt = i - di;
  4300. err = -ENOSPC;
  4301. break;
  4302. }
  4303. }
  4304. if (!cpycnt)
  4305. break;
  4306. /* Ensure that updates to the rx_jmb_buffers ring and the
  4307. * shadowed hardware producer ring from tg3_recycle_skb() are
  4308. * ordered correctly WRT the skb check above.
  4309. */
  4310. smp_rmb();
  4311. memcpy(&dpr->rx_jmb_buffers[di],
  4312. &spr->rx_jmb_buffers[si],
  4313. cpycnt * sizeof(struct ring_info));
  4314. for (i = 0; i < cpycnt; i++, di++, si++) {
  4315. struct tg3_rx_buffer_desc *sbd, *dbd;
  4316. sbd = &spr->rx_jmb[si].std;
  4317. dbd = &dpr->rx_jmb[di].std;
  4318. dbd->addr_hi = sbd->addr_hi;
  4319. dbd->addr_lo = sbd->addr_lo;
  4320. }
  4321. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4322. tp->rx_jmb_ring_mask;
  4323. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4324. tp->rx_jmb_ring_mask;
  4325. }
  4326. return err;
  4327. }
  4328. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4329. {
  4330. struct tg3 *tp = tnapi->tp;
  4331. /* run TX completion thread */
  4332. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4333. tg3_tx(tnapi);
  4334. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4335. return work_done;
  4336. }
  4337. /* run RX thread, within the bounds set by NAPI.
  4338. * All RX "locking" is done by ensuring outside
  4339. * code synchronizes with tg3->napi.poll()
  4340. */
  4341. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4342. work_done += tg3_rx(tnapi, budget - work_done);
  4343. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4344. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4345. int i, err = 0;
  4346. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4347. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4348. for (i = 1; i < tp->irq_cnt; i++)
  4349. err |= tg3_rx_prodring_xfer(tp, dpr,
  4350. &tp->napi[i].prodring);
  4351. wmb();
  4352. if (std_prod_idx != dpr->rx_std_prod_idx)
  4353. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4354. dpr->rx_std_prod_idx);
  4355. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4356. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4357. dpr->rx_jmb_prod_idx);
  4358. mmiowb();
  4359. if (err)
  4360. tw32_f(HOSTCC_MODE, tp->coal_now);
  4361. }
  4362. return work_done;
  4363. }
  4364. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4365. {
  4366. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4367. struct tg3 *tp = tnapi->tp;
  4368. int work_done = 0;
  4369. struct tg3_hw_status *sblk = tnapi->hw_status;
  4370. while (1) {
  4371. work_done = tg3_poll_work(tnapi, work_done, budget);
  4372. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4373. goto tx_recovery;
  4374. if (unlikely(work_done >= budget))
  4375. break;
  4376. /* tp->last_tag is used in tg3_int_reenable() below
  4377. * to tell the hw how much work has been processed,
  4378. * so we must read it before checking for more work.
  4379. */
  4380. tnapi->last_tag = sblk->status_tag;
  4381. tnapi->last_irq_tag = tnapi->last_tag;
  4382. rmb();
  4383. /* check for RX/TX work to do */
  4384. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4385. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4386. napi_complete(napi);
  4387. /* Reenable interrupts. */
  4388. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4389. mmiowb();
  4390. break;
  4391. }
  4392. }
  4393. return work_done;
  4394. tx_recovery:
  4395. /* work_done is guaranteed to be less than budget. */
  4396. napi_complete(napi);
  4397. schedule_work(&tp->reset_task);
  4398. return work_done;
  4399. }
  4400. static void tg3_process_error(struct tg3 *tp)
  4401. {
  4402. u32 val;
  4403. bool real_error = false;
  4404. if (tp->tg3_flags & TG3_FLAG_ERROR_PROCESSED)
  4405. return;
  4406. /* Check Flow Attention register */
  4407. val = tr32(HOSTCC_FLOW_ATTN);
  4408. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4409. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4410. real_error = true;
  4411. }
  4412. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4413. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4414. real_error = true;
  4415. }
  4416. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4417. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4418. real_error = true;
  4419. }
  4420. if (!real_error)
  4421. return;
  4422. tg3_dump_state(tp);
  4423. tp->tg3_flags |= TG3_FLAG_ERROR_PROCESSED;
  4424. schedule_work(&tp->reset_task);
  4425. }
  4426. static int tg3_poll(struct napi_struct *napi, int budget)
  4427. {
  4428. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4429. struct tg3 *tp = tnapi->tp;
  4430. int work_done = 0;
  4431. struct tg3_hw_status *sblk = tnapi->hw_status;
  4432. while (1) {
  4433. if (sblk->status & SD_STATUS_ERROR)
  4434. tg3_process_error(tp);
  4435. tg3_poll_link(tp);
  4436. work_done = tg3_poll_work(tnapi, work_done, budget);
  4437. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4438. goto tx_recovery;
  4439. if (unlikely(work_done >= budget))
  4440. break;
  4441. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4442. /* tp->last_tag is used in tg3_int_reenable() below
  4443. * to tell the hw how much work has been processed,
  4444. * so we must read it before checking for more work.
  4445. */
  4446. tnapi->last_tag = sblk->status_tag;
  4447. tnapi->last_irq_tag = tnapi->last_tag;
  4448. rmb();
  4449. } else
  4450. sblk->status &= ~SD_STATUS_UPDATED;
  4451. if (likely(!tg3_has_work(tnapi))) {
  4452. napi_complete(napi);
  4453. tg3_int_reenable(tnapi);
  4454. break;
  4455. }
  4456. }
  4457. return work_done;
  4458. tx_recovery:
  4459. /* work_done is guaranteed to be less than budget. */
  4460. napi_complete(napi);
  4461. schedule_work(&tp->reset_task);
  4462. return work_done;
  4463. }
  4464. static void tg3_napi_disable(struct tg3 *tp)
  4465. {
  4466. int i;
  4467. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4468. napi_disable(&tp->napi[i].napi);
  4469. }
  4470. static void tg3_napi_enable(struct tg3 *tp)
  4471. {
  4472. int i;
  4473. for (i = 0; i < tp->irq_cnt; i++)
  4474. napi_enable(&tp->napi[i].napi);
  4475. }
  4476. static void tg3_napi_init(struct tg3 *tp)
  4477. {
  4478. int i;
  4479. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4480. for (i = 1; i < tp->irq_cnt; i++)
  4481. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4482. }
  4483. static void tg3_napi_fini(struct tg3 *tp)
  4484. {
  4485. int i;
  4486. for (i = 0; i < tp->irq_cnt; i++)
  4487. netif_napi_del(&tp->napi[i].napi);
  4488. }
  4489. static inline void tg3_netif_stop(struct tg3 *tp)
  4490. {
  4491. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4492. tg3_napi_disable(tp);
  4493. netif_tx_disable(tp->dev);
  4494. }
  4495. static inline void tg3_netif_start(struct tg3 *tp)
  4496. {
  4497. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4498. * appropriate so long as all callers are assured to
  4499. * have free tx slots (such as after tg3_init_hw)
  4500. */
  4501. netif_tx_wake_all_queues(tp->dev);
  4502. tg3_napi_enable(tp);
  4503. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4504. tg3_enable_ints(tp);
  4505. }
  4506. static void tg3_irq_quiesce(struct tg3 *tp)
  4507. {
  4508. int i;
  4509. BUG_ON(tp->irq_sync);
  4510. tp->irq_sync = 1;
  4511. smp_mb();
  4512. for (i = 0; i < tp->irq_cnt; i++)
  4513. synchronize_irq(tp->napi[i].irq_vec);
  4514. }
  4515. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4516. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4517. * with as well. Most of the time, this is not necessary except when
  4518. * shutting down the device.
  4519. */
  4520. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4521. {
  4522. spin_lock_bh(&tp->lock);
  4523. if (irq_sync)
  4524. tg3_irq_quiesce(tp);
  4525. }
  4526. static inline void tg3_full_unlock(struct tg3 *tp)
  4527. {
  4528. spin_unlock_bh(&tp->lock);
  4529. }
  4530. /* One-shot MSI handler - Chip automatically disables interrupt
  4531. * after sending MSI so driver doesn't have to do it.
  4532. */
  4533. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4534. {
  4535. struct tg3_napi *tnapi = dev_id;
  4536. struct tg3 *tp = tnapi->tp;
  4537. prefetch(tnapi->hw_status);
  4538. if (tnapi->rx_rcb)
  4539. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4540. if (likely(!tg3_irq_sync(tp)))
  4541. napi_schedule(&tnapi->napi);
  4542. return IRQ_HANDLED;
  4543. }
  4544. /* MSI ISR - No need to check for interrupt sharing and no need to
  4545. * flush status block and interrupt mailbox. PCI ordering rules
  4546. * guarantee that MSI will arrive after the status block.
  4547. */
  4548. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4549. {
  4550. struct tg3_napi *tnapi = dev_id;
  4551. struct tg3 *tp = tnapi->tp;
  4552. prefetch(tnapi->hw_status);
  4553. if (tnapi->rx_rcb)
  4554. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4555. /*
  4556. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4557. * chip-internal interrupt pending events.
  4558. * Writing non-zero to intr-mbox-0 additional tells the
  4559. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4560. * event coalescing.
  4561. */
  4562. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4563. if (likely(!tg3_irq_sync(tp)))
  4564. napi_schedule(&tnapi->napi);
  4565. return IRQ_RETVAL(1);
  4566. }
  4567. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4568. {
  4569. struct tg3_napi *tnapi = dev_id;
  4570. struct tg3 *tp = tnapi->tp;
  4571. struct tg3_hw_status *sblk = tnapi->hw_status;
  4572. unsigned int handled = 1;
  4573. /* In INTx mode, it is possible for the interrupt to arrive at
  4574. * the CPU before the status block posted prior to the interrupt.
  4575. * Reading the PCI State register will confirm whether the
  4576. * interrupt is ours and will flush the status block.
  4577. */
  4578. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4579. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4580. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4581. handled = 0;
  4582. goto out;
  4583. }
  4584. }
  4585. /*
  4586. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4587. * chip-internal interrupt pending events.
  4588. * Writing non-zero to intr-mbox-0 additional tells the
  4589. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4590. * event coalescing.
  4591. *
  4592. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4593. * spurious interrupts. The flush impacts performance but
  4594. * excessive spurious interrupts can be worse in some cases.
  4595. */
  4596. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4597. if (tg3_irq_sync(tp))
  4598. goto out;
  4599. sblk->status &= ~SD_STATUS_UPDATED;
  4600. if (likely(tg3_has_work(tnapi))) {
  4601. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4602. napi_schedule(&tnapi->napi);
  4603. } else {
  4604. /* No work, shared interrupt perhaps? re-enable
  4605. * interrupts, and flush that PCI write
  4606. */
  4607. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4608. 0x00000000);
  4609. }
  4610. out:
  4611. return IRQ_RETVAL(handled);
  4612. }
  4613. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4614. {
  4615. struct tg3_napi *tnapi = dev_id;
  4616. struct tg3 *tp = tnapi->tp;
  4617. struct tg3_hw_status *sblk = tnapi->hw_status;
  4618. unsigned int handled = 1;
  4619. /* In INTx mode, it is possible for the interrupt to arrive at
  4620. * the CPU before the status block posted prior to the interrupt.
  4621. * Reading the PCI State register will confirm whether the
  4622. * interrupt is ours and will flush the status block.
  4623. */
  4624. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4625. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4626. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4627. handled = 0;
  4628. goto out;
  4629. }
  4630. }
  4631. /*
  4632. * writing any value to intr-mbox-0 clears PCI INTA# and
  4633. * chip-internal interrupt pending events.
  4634. * writing non-zero to intr-mbox-0 additional tells the
  4635. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4636. * event coalescing.
  4637. *
  4638. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4639. * spurious interrupts. The flush impacts performance but
  4640. * excessive spurious interrupts can be worse in some cases.
  4641. */
  4642. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4643. /*
  4644. * In a shared interrupt configuration, sometimes other devices'
  4645. * interrupts will scream. We record the current status tag here
  4646. * so that the above check can report that the screaming interrupts
  4647. * are unhandled. Eventually they will be silenced.
  4648. */
  4649. tnapi->last_irq_tag = sblk->status_tag;
  4650. if (tg3_irq_sync(tp))
  4651. goto out;
  4652. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4653. napi_schedule(&tnapi->napi);
  4654. out:
  4655. return IRQ_RETVAL(handled);
  4656. }
  4657. /* ISR for interrupt test */
  4658. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4659. {
  4660. struct tg3_napi *tnapi = dev_id;
  4661. struct tg3 *tp = tnapi->tp;
  4662. struct tg3_hw_status *sblk = tnapi->hw_status;
  4663. if ((sblk->status & SD_STATUS_UPDATED) ||
  4664. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4665. tg3_disable_ints(tp);
  4666. return IRQ_RETVAL(1);
  4667. }
  4668. return IRQ_RETVAL(0);
  4669. }
  4670. static int tg3_init_hw(struct tg3 *, int);
  4671. static int tg3_halt(struct tg3 *, int, int);
  4672. /* Restart hardware after configuration changes, self-test, etc.
  4673. * Invoked with tp->lock held.
  4674. */
  4675. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4676. __releases(tp->lock)
  4677. __acquires(tp->lock)
  4678. {
  4679. int err;
  4680. err = tg3_init_hw(tp, reset_phy);
  4681. if (err) {
  4682. netdev_err(tp->dev,
  4683. "Failed to re-initialize device, aborting\n");
  4684. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4685. tg3_full_unlock(tp);
  4686. del_timer_sync(&tp->timer);
  4687. tp->irq_sync = 0;
  4688. tg3_napi_enable(tp);
  4689. dev_close(tp->dev);
  4690. tg3_full_lock(tp, 0);
  4691. }
  4692. return err;
  4693. }
  4694. #ifdef CONFIG_NET_POLL_CONTROLLER
  4695. static void tg3_poll_controller(struct net_device *dev)
  4696. {
  4697. int i;
  4698. struct tg3 *tp = netdev_priv(dev);
  4699. for (i = 0; i < tp->irq_cnt; i++)
  4700. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4701. }
  4702. #endif
  4703. static void tg3_reset_task(struct work_struct *work)
  4704. {
  4705. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4706. int err;
  4707. unsigned int restart_timer;
  4708. tg3_full_lock(tp, 0);
  4709. if (!netif_running(tp->dev)) {
  4710. tg3_full_unlock(tp);
  4711. return;
  4712. }
  4713. tg3_full_unlock(tp);
  4714. tg3_phy_stop(tp);
  4715. tg3_netif_stop(tp);
  4716. tg3_full_lock(tp, 1);
  4717. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4718. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4719. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4720. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4721. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4722. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4723. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4724. }
  4725. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4726. err = tg3_init_hw(tp, 1);
  4727. if (err)
  4728. goto out;
  4729. tg3_netif_start(tp);
  4730. if (restart_timer)
  4731. mod_timer(&tp->timer, jiffies + 1);
  4732. out:
  4733. tg3_full_unlock(tp);
  4734. if (!err)
  4735. tg3_phy_start(tp);
  4736. }
  4737. static void tg3_tx_timeout(struct net_device *dev)
  4738. {
  4739. struct tg3 *tp = netdev_priv(dev);
  4740. if (netif_msg_tx_err(tp)) {
  4741. netdev_err(dev, "transmit timed out, resetting\n");
  4742. tg3_dump_state(tp);
  4743. }
  4744. schedule_work(&tp->reset_task);
  4745. }
  4746. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4747. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4748. {
  4749. u32 base = (u32) mapping & 0xffffffff;
  4750. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4751. }
  4752. /* Test for DMA addresses > 40-bit */
  4753. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4754. int len)
  4755. {
  4756. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4757. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4758. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4759. return 0;
  4760. #else
  4761. return 0;
  4762. #endif
  4763. }
  4764. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4765. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4766. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4767. struct sk_buff *skb, u32 last_plus_one,
  4768. u32 *start, u32 base_flags, u32 mss)
  4769. {
  4770. struct tg3 *tp = tnapi->tp;
  4771. struct sk_buff *new_skb;
  4772. dma_addr_t new_addr = 0;
  4773. u32 entry = *start;
  4774. int i, ret = 0;
  4775. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4776. new_skb = skb_copy(skb, GFP_ATOMIC);
  4777. else {
  4778. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4779. new_skb = skb_copy_expand(skb,
  4780. skb_headroom(skb) + more_headroom,
  4781. skb_tailroom(skb), GFP_ATOMIC);
  4782. }
  4783. if (!new_skb) {
  4784. ret = -1;
  4785. } else {
  4786. /* New SKB is guaranteed to be linear. */
  4787. entry = *start;
  4788. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4789. PCI_DMA_TODEVICE);
  4790. /* Make sure the mapping succeeded */
  4791. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4792. ret = -1;
  4793. dev_kfree_skb(new_skb);
  4794. new_skb = NULL;
  4795. /* Make sure new skb does not cross any 4G boundaries.
  4796. * Drop the packet if it does.
  4797. */
  4798. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4799. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4800. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4801. PCI_DMA_TODEVICE);
  4802. ret = -1;
  4803. dev_kfree_skb(new_skb);
  4804. new_skb = NULL;
  4805. } else {
  4806. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4807. base_flags, 1 | (mss << 1));
  4808. *start = NEXT_TX(entry);
  4809. }
  4810. }
  4811. /* Now clean up the sw ring entries. */
  4812. i = 0;
  4813. while (entry != last_plus_one) {
  4814. int len;
  4815. if (i == 0)
  4816. len = skb_headlen(skb);
  4817. else
  4818. len = skb_shinfo(skb)->frags[i-1].size;
  4819. pci_unmap_single(tp->pdev,
  4820. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4821. mapping),
  4822. len, PCI_DMA_TODEVICE);
  4823. if (i == 0) {
  4824. tnapi->tx_buffers[entry].skb = new_skb;
  4825. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4826. new_addr);
  4827. } else {
  4828. tnapi->tx_buffers[entry].skb = NULL;
  4829. }
  4830. entry = NEXT_TX(entry);
  4831. i++;
  4832. }
  4833. dev_kfree_skb(skb);
  4834. return ret;
  4835. }
  4836. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4837. dma_addr_t mapping, int len, u32 flags,
  4838. u32 mss_and_is_end)
  4839. {
  4840. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4841. int is_end = (mss_and_is_end & 0x1);
  4842. u32 mss = (mss_and_is_end >> 1);
  4843. u32 vlan_tag = 0;
  4844. if (is_end)
  4845. flags |= TXD_FLAG_END;
  4846. if (flags & TXD_FLAG_VLAN) {
  4847. vlan_tag = flags >> 16;
  4848. flags &= 0xffff;
  4849. }
  4850. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4851. txd->addr_hi = ((u64) mapping >> 32);
  4852. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4853. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4854. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4855. }
  4856. /* hard_start_xmit for devices that don't have any bugs and
  4857. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4858. */
  4859. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4860. struct net_device *dev)
  4861. {
  4862. struct tg3 *tp = netdev_priv(dev);
  4863. u32 len, entry, base_flags, mss;
  4864. dma_addr_t mapping;
  4865. struct tg3_napi *tnapi;
  4866. struct netdev_queue *txq;
  4867. unsigned int i, last;
  4868. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4869. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4870. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4871. tnapi++;
  4872. /* We are running in BH disabled context with netif_tx_lock
  4873. * and TX reclaim runs via tp->napi.poll inside of a software
  4874. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4875. * no IRQ context deadlocks to worry about either. Rejoice!
  4876. */
  4877. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4878. if (!netif_tx_queue_stopped(txq)) {
  4879. netif_tx_stop_queue(txq);
  4880. /* This is a hard error, log it. */
  4881. netdev_err(dev,
  4882. "BUG! Tx Ring full when queue awake!\n");
  4883. }
  4884. return NETDEV_TX_BUSY;
  4885. }
  4886. entry = tnapi->tx_prod;
  4887. base_flags = 0;
  4888. mss = skb_shinfo(skb)->gso_size;
  4889. if (mss) {
  4890. int tcp_opt_len, ip_tcp_len;
  4891. u32 hdrlen;
  4892. if (skb_header_cloned(skb) &&
  4893. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4894. dev_kfree_skb(skb);
  4895. goto out_unlock;
  4896. }
  4897. if (skb_is_gso_v6(skb)) {
  4898. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4899. } else {
  4900. struct iphdr *iph = ip_hdr(skb);
  4901. tcp_opt_len = tcp_optlen(skb);
  4902. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4903. iph->check = 0;
  4904. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4905. hdrlen = ip_tcp_len + tcp_opt_len;
  4906. }
  4907. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4908. mss |= (hdrlen & 0xc) << 12;
  4909. if (hdrlen & 0x10)
  4910. base_flags |= 0x00000010;
  4911. base_flags |= (hdrlen & 0x3e0) << 5;
  4912. } else
  4913. mss |= hdrlen << 9;
  4914. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4915. TXD_FLAG_CPU_POST_DMA);
  4916. tcp_hdr(skb)->check = 0;
  4917. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4918. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4919. }
  4920. if (vlan_tx_tag_present(skb))
  4921. base_flags |= (TXD_FLAG_VLAN |
  4922. (vlan_tx_tag_get(skb) << 16));
  4923. len = skb_headlen(skb);
  4924. /* Queue skb data, a.k.a. the main skb fragment. */
  4925. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4926. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4927. dev_kfree_skb(skb);
  4928. goto out_unlock;
  4929. }
  4930. tnapi->tx_buffers[entry].skb = skb;
  4931. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4932. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4933. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4934. base_flags |= TXD_FLAG_JMB_PKT;
  4935. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4936. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4937. entry = NEXT_TX(entry);
  4938. /* Now loop through additional data fragments, and queue them. */
  4939. if (skb_shinfo(skb)->nr_frags > 0) {
  4940. last = skb_shinfo(skb)->nr_frags - 1;
  4941. for (i = 0; i <= last; i++) {
  4942. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4943. len = frag->size;
  4944. mapping = pci_map_page(tp->pdev,
  4945. frag->page,
  4946. frag->page_offset,
  4947. len, PCI_DMA_TODEVICE);
  4948. if (pci_dma_mapping_error(tp->pdev, mapping))
  4949. goto dma_error;
  4950. tnapi->tx_buffers[entry].skb = NULL;
  4951. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4952. mapping);
  4953. tg3_set_txd(tnapi, entry, mapping, len,
  4954. base_flags, (i == last) | (mss << 1));
  4955. entry = NEXT_TX(entry);
  4956. }
  4957. }
  4958. /* Packets are ready, update Tx producer idx local and on card. */
  4959. tw32_tx_mbox(tnapi->prodmbox, entry);
  4960. tnapi->tx_prod = entry;
  4961. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4962. netif_tx_stop_queue(txq);
  4963. /* netif_tx_stop_queue() must be done before checking
  4964. * checking tx index in tg3_tx_avail() below, because in
  4965. * tg3_tx(), we update tx index before checking for
  4966. * netif_tx_queue_stopped().
  4967. */
  4968. smp_mb();
  4969. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4970. netif_tx_wake_queue(txq);
  4971. }
  4972. out_unlock:
  4973. mmiowb();
  4974. return NETDEV_TX_OK;
  4975. dma_error:
  4976. last = i;
  4977. entry = tnapi->tx_prod;
  4978. tnapi->tx_buffers[entry].skb = NULL;
  4979. pci_unmap_single(tp->pdev,
  4980. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4981. skb_headlen(skb),
  4982. PCI_DMA_TODEVICE);
  4983. for (i = 0; i <= last; i++) {
  4984. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4985. entry = NEXT_TX(entry);
  4986. pci_unmap_page(tp->pdev,
  4987. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4988. mapping),
  4989. frag->size, PCI_DMA_TODEVICE);
  4990. }
  4991. dev_kfree_skb(skb);
  4992. return NETDEV_TX_OK;
  4993. }
  4994. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4995. struct net_device *);
  4996. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4997. * TSO header is greater than 80 bytes.
  4998. */
  4999. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5000. {
  5001. struct sk_buff *segs, *nskb;
  5002. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5003. /* Estimate the number of fragments in the worst case */
  5004. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5005. netif_stop_queue(tp->dev);
  5006. /* netif_tx_stop_queue() must be done before checking
  5007. * checking tx index in tg3_tx_avail() below, because in
  5008. * tg3_tx(), we update tx index before checking for
  5009. * netif_tx_queue_stopped().
  5010. */
  5011. smp_mb();
  5012. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5013. return NETDEV_TX_BUSY;
  5014. netif_wake_queue(tp->dev);
  5015. }
  5016. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5017. if (IS_ERR(segs))
  5018. goto tg3_tso_bug_end;
  5019. do {
  5020. nskb = segs;
  5021. segs = segs->next;
  5022. nskb->next = NULL;
  5023. tg3_start_xmit_dma_bug(nskb, tp->dev);
  5024. } while (segs);
  5025. tg3_tso_bug_end:
  5026. dev_kfree_skb(skb);
  5027. return NETDEV_TX_OK;
  5028. }
  5029. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5030. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  5031. */
  5032. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  5033. struct net_device *dev)
  5034. {
  5035. struct tg3 *tp = netdev_priv(dev);
  5036. u32 len, entry, base_flags, mss;
  5037. int would_hit_hwbug;
  5038. dma_addr_t mapping;
  5039. struct tg3_napi *tnapi;
  5040. struct netdev_queue *txq;
  5041. unsigned int i, last;
  5042. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5043. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5044. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  5045. tnapi++;
  5046. /* We are running in BH disabled context with netif_tx_lock
  5047. * and TX reclaim runs via tp->napi.poll inside of a software
  5048. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5049. * no IRQ context deadlocks to worry about either. Rejoice!
  5050. */
  5051. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  5052. if (!netif_tx_queue_stopped(txq)) {
  5053. netif_tx_stop_queue(txq);
  5054. /* This is a hard error, log it. */
  5055. netdev_err(dev,
  5056. "BUG! Tx Ring full when queue awake!\n");
  5057. }
  5058. return NETDEV_TX_BUSY;
  5059. }
  5060. entry = tnapi->tx_prod;
  5061. base_flags = 0;
  5062. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5063. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5064. mss = skb_shinfo(skb)->gso_size;
  5065. if (mss) {
  5066. struct iphdr *iph;
  5067. u32 tcp_opt_len, hdr_len;
  5068. if (skb_header_cloned(skb) &&
  5069. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  5070. dev_kfree_skb(skb);
  5071. goto out_unlock;
  5072. }
  5073. iph = ip_hdr(skb);
  5074. tcp_opt_len = tcp_optlen(skb);
  5075. if (skb_is_gso_v6(skb)) {
  5076. hdr_len = skb_headlen(skb) - ETH_HLEN;
  5077. } else {
  5078. u32 ip_tcp_len;
  5079. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  5080. hdr_len = ip_tcp_len + tcp_opt_len;
  5081. iph->check = 0;
  5082. iph->tot_len = htons(mss + hdr_len);
  5083. }
  5084. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5085. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  5086. return tg3_tso_bug(tp, skb);
  5087. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5088. TXD_FLAG_CPU_POST_DMA);
  5089. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  5090. tcp_hdr(skb)->check = 0;
  5091. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5092. } else
  5093. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5094. iph->daddr, 0,
  5095. IPPROTO_TCP,
  5096. 0);
  5097. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  5098. mss |= (hdr_len & 0xc) << 12;
  5099. if (hdr_len & 0x10)
  5100. base_flags |= 0x00000010;
  5101. base_flags |= (hdr_len & 0x3e0) << 5;
  5102. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  5103. mss |= hdr_len << 9;
  5104. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  5105. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5106. if (tcp_opt_len || iph->ihl > 5) {
  5107. int tsflags;
  5108. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5109. mss |= (tsflags << 11);
  5110. }
  5111. } else {
  5112. if (tcp_opt_len || iph->ihl > 5) {
  5113. int tsflags;
  5114. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5115. base_flags |= tsflags << 12;
  5116. }
  5117. }
  5118. }
  5119. if (vlan_tx_tag_present(skb))
  5120. base_flags |= (TXD_FLAG_VLAN |
  5121. (vlan_tx_tag_get(skb) << 16));
  5122. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  5123. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5124. base_flags |= TXD_FLAG_JMB_PKT;
  5125. len = skb_headlen(skb);
  5126. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5127. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  5128. dev_kfree_skb(skb);
  5129. goto out_unlock;
  5130. }
  5131. tnapi->tx_buffers[entry].skb = skb;
  5132. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5133. would_hit_hwbug = 0;
  5134. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  5135. would_hit_hwbug = 1;
  5136. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5137. tg3_4g_overflow_test(mapping, len))
  5138. would_hit_hwbug = 1;
  5139. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5140. tg3_40bit_overflow_test(tp, mapping, len))
  5141. would_hit_hwbug = 1;
  5142. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  5143. would_hit_hwbug = 1;
  5144. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  5145. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  5146. entry = NEXT_TX(entry);
  5147. /* Now loop through additional data fragments, and queue them. */
  5148. if (skb_shinfo(skb)->nr_frags > 0) {
  5149. last = skb_shinfo(skb)->nr_frags - 1;
  5150. for (i = 0; i <= last; i++) {
  5151. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5152. len = frag->size;
  5153. mapping = pci_map_page(tp->pdev,
  5154. frag->page,
  5155. frag->page_offset,
  5156. len, PCI_DMA_TODEVICE);
  5157. tnapi->tx_buffers[entry].skb = NULL;
  5158. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5159. mapping);
  5160. if (pci_dma_mapping_error(tp->pdev, mapping))
  5161. goto dma_error;
  5162. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  5163. len <= 8)
  5164. would_hit_hwbug = 1;
  5165. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5166. tg3_4g_overflow_test(mapping, len))
  5167. would_hit_hwbug = 1;
  5168. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5169. tg3_40bit_overflow_test(tp, mapping, len))
  5170. would_hit_hwbug = 1;
  5171. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5172. tg3_set_txd(tnapi, entry, mapping, len,
  5173. base_flags, (i == last)|(mss << 1));
  5174. else
  5175. tg3_set_txd(tnapi, entry, mapping, len,
  5176. base_flags, (i == last));
  5177. entry = NEXT_TX(entry);
  5178. }
  5179. }
  5180. if (would_hit_hwbug) {
  5181. u32 last_plus_one = entry;
  5182. u32 start;
  5183. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  5184. start &= (TG3_TX_RING_SIZE - 1);
  5185. /* If the workaround fails due to memory/mapping
  5186. * failure, silently drop this packet.
  5187. */
  5188. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  5189. &start, base_flags, mss))
  5190. goto out_unlock;
  5191. entry = start;
  5192. }
  5193. /* Packets are ready, update Tx producer idx local and on card. */
  5194. tw32_tx_mbox(tnapi->prodmbox, entry);
  5195. tnapi->tx_prod = entry;
  5196. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5197. netif_tx_stop_queue(txq);
  5198. /* netif_tx_stop_queue() must be done before checking
  5199. * checking tx index in tg3_tx_avail() below, because in
  5200. * tg3_tx(), we update tx index before checking for
  5201. * netif_tx_queue_stopped().
  5202. */
  5203. smp_mb();
  5204. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5205. netif_tx_wake_queue(txq);
  5206. }
  5207. out_unlock:
  5208. mmiowb();
  5209. return NETDEV_TX_OK;
  5210. dma_error:
  5211. last = i;
  5212. entry = tnapi->tx_prod;
  5213. tnapi->tx_buffers[entry].skb = NULL;
  5214. pci_unmap_single(tp->pdev,
  5215. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  5216. skb_headlen(skb),
  5217. PCI_DMA_TODEVICE);
  5218. for (i = 0; i <= last; i++) {
  5219. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5220. entry = NEXT_TX(entry);
  5221. pci_unmap_page(tp->pdev,
  5222. dma_unmap_addr(&tnapi->tx_buffers[entry],
  5223. mapping),
  5224. frag->size, PCI_DMA_TODEVICE);
  5225. }
  5226. dev_kfree_skb(skb);
  5227. return NETDEV_TX_OK;
  5228. }
  5229. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5230. {
  5231. struct tg3 *tp = netdev_priv(dev);
  5232. if (dev->mtu > ETH_DATA_LEN && (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5233. features &= ~NETIF_F_ALL_TSO;
  5234. return features;
  5235. }
  5236. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5237. int new_mtu)
  5238. {
  5239. dev->mtu = new_mtu;
  5240. if (new_mtu > ETH_DATA_LEN) {
  5241. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5242. netdev_update_features(dev);
  5243. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  5244. } else {
  5245. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  5246. }
  5247. } else {
  5248. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5249. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  5250. netdev_update_features(dev);
  5251. }
  5252. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  5253. }
  5254. }
  5255. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5256. {
  5257. struct tg3 *tp = netdev_priv(dev);
  5258. int err;
  5259. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5260. return -EINVAL;
  5261. if (!netif_running(dev)) {
  5262. /* We'll just catch it later when the
  5263. * device is up'd.
  5264. */
  5265. tg3_set_mtu(dev, tp, new_mtu);
  5266. return 0;
  5267. }
  5268. tg3_phy_stop(tp);
  5269. tg3_netif_stop(tp);
  5270. tg3_full_lock(tp, 1);
  5271. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5272. tg3_set_mtu(dev, tp, new_mtu);
  5273. err = tg3_restart_hw(tp, 0);
  5274. if (!err)
  5275. tg3_netif_start(tp);
  5276. tg3_full_unlock(tp);
  5277. if (!err)
  5278. tg3_phy_start(tp);
  5279. return err;
  5280. }
  5281. static void tg3_rx_prodring_free(struct tg3 *tp,
  5282. struct tg3_rx_prodring_set *tpr)
  5283. {
  5284. int i;
  5285. if (tpr != &tp->napi[0].prodring) {
  5286. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5287. i = (i + 1) & tp->rx_std_ring_mask)
  5288. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5289. tp->rx_pkt_map_sz);
  5290. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5291. for (i = tpr->rx_jmb_cons_idx;
  5292. i != tpr->rx_jmb_prod_idx;
  5293. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5294. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5295. TG3_RX_JMB_MAP_SZ);
  5296. }
  5297. }
  5298. return;
  5299. }
  5300. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5301. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5302. tp->rx_pkt_map_sz);
  5303. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5304. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5305. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5306. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5307. TG3_RX_JMB_MAP_SZ);
  5308. }
  5309. }
  5310. /* Initialize rx rings for packet processing.
  5311. *
  5312. * The chip has been shut down and the driver detached from
  5313. * the networking, so no interrupts or new tx packets will
  5314. * end up in the driver. tp->{tx,}lock are held and thus
  5315. * we may not sleep.
  5316. */
  5317. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5318. struct tg3_rx_prodring_set *tpr)
  5319. {
  5320. u32 i, rx_pkt_dma_sz;
  5321. tpr->rx_std_cons_idx = 0;
  5322. tpr->rx_std_prod_idx = 0;
  5323. tpr->rx_jmb_cons_idx = 0;
  5324. tpr->rx_jmb_prod_idx = 0;
  5325. if (tpr != &tp->napi[0].prodring) {
  5326. memset(&tpr->rx_std_buffers[0], 0,
  5327. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5328. if (tpr->rx_jmb_buffers)
  5329. memset(&tpr->rx_jmb_buffers[0], 0,
  5330. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5331. goto done;
  5332. }
  5333. /* Zero out all descriptors. */
  5334. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5335. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5336. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5337. tp->dev->mtu > ETH_DATA_LEN)
  5338. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5339. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5340. /* Initialize invariants of the rings, we only set this
  5341. * stuff once. This works because the card does not
  5342. * write into the rx buffer posting rings.
  5343. */
  5344. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5345. struct tg3_rx_buffer_desc *rxd;
  5346. rxd = &tpr->rx_std[i];
  5347. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5348. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5349. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5350. (i << RXD_OPAQUE_INDEX_SHIFT));
  5351. }
  5352. /* Now allocate fresh SKBs for each rx ring. */
  5353. for (i = 0; i < tp->rx_pending; i++) {
  5354. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5355. netdev_warn(tp->dev,
  5356. "Using a smaller RX standard ring. Only "
  5357. "%d out of %d buffers were allocated "
  5358. "successfully\n", i, tp->rx_pending);
  5359. if (i == 0)
  5360. goto initfail;
  5361. tp->rx_pending = i;
  5362. break;
  5363. }
  5364. }
  5365. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
  5366. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5367. goto done;
  5368. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5369. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5370. goto done;
  5371. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5372. struct tg3_rx_buffer_desc *rxd;
  5373. rxd = &tpr->rx_jmb[i].std;
  5374. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5375. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5376. RXD_FLAG_JUMBO;
  5377. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5378. (i << RXD_OPAQUE_INDEX_SHIFT));
  5379. }
  5380. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5381. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5382. netdev_warn(tp->dev,
  5383. "Using a smaller RX jumbo ring. Only %d "
  5384. "out of %d buffers were allocated "
  5385. "successfully\n", i, tp->rx_jumbo_pending);
  5386. if (i == 0)
  5387. goto initfail;
  5388. tp->rx_jumbo_pending = i;
  5389. break;
  5390. }
  5391. }
  5392. done:
  5393. return 0;
  5394. initfail:
  5395. tg3_rx_prodring_free(tp, tpr);
  5396. return -ENOMEM;
  5397. }
  5398. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5399. struct tg3_rx_prodring_set *tpr)
  5400. {
  5401. kfree(tpr->rx_std_buffers);
  5402. tpr->rx_std_buffers = NULL;
  5403. kfree(tpr->rx_jmb_buffers);
  5404. tpr->rx_jmb_buffers = NULL;
  5405. if (tpr->rx_std) {
  5406. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5407. tpr->rx_std, tpr->rx_std_mapping);
  5408. tpr->rx_std = NULL;
  5409. }
  5410. if (tpr->rx_jmb) {
  5411. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5412. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5413. tpr->rx_jmb = NULL;
  5414. }
  5415. }
  5416. static int tg3_rx_prodring_init(struct tg3 *tp,
  5417. struct tg3_rx_prodring_set *tpr)
  5418. {
  5419. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5420. GFP_KERNEL);
  5421. if (!tpr->rx_std_buffers)
  5422. return -ENOMEM;
  5423. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5424. TG3_RX_STD_RING_BYTES(tp),
  5425. &tpr->rx_std_mapping,
  5426. GFP_KERNEL);
  5427. if (!tpr->rx_std)
  5428. goto err_out;
  5429. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5430. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5431. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5432. GFP_KERNEL);
  5433. if (!tpr->rx_jmb_buffers)
  5434. goto err_out;
  5435. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5436. TG3_RX_JMB_RING_BYTES(tp),
  5437. &tpr->rx_jmb_mapping,
  5438. GFP_KERNEL);
  5439. if (!tpr->rx_jmb)
  5440. goto err_out;
  5441. }
  5442. return 0;
  5443. err_out:
  5444. tg3_rx_prodring_fini(tp, tpr);
  5445. return -ENOMEM;
  5446. }
  5447. /* Free up pending packets in all rx/tx rings.
  5448. *
  5449. * The chip has been shut down and the driver detached from
  5450. * the networking, so no interrupts or new tx packets will
  5451. * end up in the driver. tp->{tx,}lock is not held and we are not
  5452. * in an interrupt context and thus may sleep.
  5453. */
  5454. static void tg3_free_rings(struct tg3 *tp)
  5455. {
  5456. int i, j;
  5457. for (j = 0; j < tp->irq_cnt; j++) {
  5458. struct tg3_napi *tnapi = &tp->napi[j];
  5459. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5460. if (!tnapi->tx_buffers)
  5461. continue;
  5462. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5463. struct ring_info *txp;
  5464. struct sk_buff *skb;
  5465. unsigned int k;
  5466. txp = &tnapi->tx_buffers[i];
  5467. skb = txp->skb;
  5468. if (skb == NULL) {
  5469. i++;
  5470. continue;
  5471. }
  5472. pci_unmap_single(tp->pdev,
  5473. dma_unmap_addr(txp, mapping),
  5474. skb_headlen(skb),
  5475. PCI_DMA_TODEVICE);
  5476. txp->skb = NULL;
  5477. i++;
  5478. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5479. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5480. pci_unmap_page(tp->pdev,
  5481. dma_unmap_addr(txp, mapping),
  5482. skb_shinfo(skb)->frags[k].size,
  5483. PCI_DMA_TODEVICE);
  5484. i++;
  5485. }
  5486. dev_kfree_skb_any(skb);
  5487. }
  5488. }
  5489. }
  5490. /* Initialize tx/rx rings for packet processing.
  5491. *
  5492. * The chip has been shut down and the driver detached from
  5493. * the networking, so no interrupts or new tx packets will
  5494. * end up in the driver. tp->{tx,}lock are held and thus
  5495. * we may not sleep.
  5496. */
  5497. static int tg3_init_rings(struct tg3 *tp)
  5498. {
  5499. int i;
  5500. /* Free up all the SKBs. */
  5501. tg3_free_rings(tp);
  5502. for (i = 0; i < tp->irq_cnt; i++) {
  5503. struct tg3_napi *tnapi = &tp->napi[i];
  5504. tnapi->last_tag = 0;
  5505. tnapi->last_irq_tag = 0;
  5506. tnapi->hw_status->status = 0;
  5507. tnapi->hw_status->status_tag = 0;
  5508. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5509. tnapi->tx_prod = 0;
  5510. tnapi->tx_cons = 0;
  5511. if (tnapi->tx_ring)
  5512. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5513. tnapi->rx_rcb_ptr = 0;
  5514. if (tnapi->rx_rcb)
  5515. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5516. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5517. tg3_free_rings(tp);
  5518. return -ENOMEM;
  5519. }
  5520. }
  5521. return 0;
  5522. }
  5523. /*
  5524. * Must not be invoked with interrupt sources disabled and
  5525. * the hardware shutdown down.
  5526. */
  5527. static void tg3_free_consistent(struct tg3 *tp)
  5528. {
  5529. int i;
  5530. for (i = 0; i < tp->irq_cnt; i++) {
  5531. struct tg3_napi *tnapi = &tp->napi[i];
  5532. if (tnapi->tx_ring) {
  5533. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5534. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5535. tnapi->tx_ring = NULL;
  5536. }
  5537. kfree(tnapi->tx_buffers);
  5538. tnapi->tx_buffers = NULL;
  5539. if (tnapi->rx_rcb) {
  5540. dma_free_coherent(&tp->pdev->dev,
  5541. TG3_RX_RCB_RING_BYTES(tp),
  5542. tnapi->rx_rcb,
  5543. tnapi->rx_rcb_mapping);
  5544. tnapi->rx_rcb = NULL;
  5545. }
  5546. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5547. if (tnapi->hw_status) {
  5548. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5549. tnapi->hw_status,
  5550. tnapi->status_mapping);
  5551. tnapi->hw_status = NULL;
  5552. }
  5553. }
  5554. if (tp->hw_stats) {
  5555. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5556. tp->hw_stats, tp->stats_mapping);
  5557. tp->hw_stats = NULL;
  5558. }
  5559. }
  5560. /*
  5561. * Must not be invoked with interrupt sources disabled and
  5562. * the hardware shutdown down. Can sleep.
  5563. */
  5564. static int tg3_alloc_consistent(struct tg3 *tp)
  5565. {
  5566. int i;
  5567. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5568. sizeof(struct tg3_hw_stats),
  5569. &tp->stats_mapping,
  5570. GFP_KERNEL);
  5571. if (!tp->hw_stats)
  5572. goto err_out;
  5573. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5574. for (i = 0; i < tp->irq_cnt; i++) {
  5575. struct tg3_napi *tnapi = &tp->napi[i];
  5576. struct tg3_hw_status *sblk;
  5577. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5578. TG3_HW_STATUS_SIZE,
  5579. &tnapi->status_mapping,
  5580. GFP_KERNEL);
  5581. if (!tnapi->hw_status)
  5582. goto err_out;
  5583. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5584. sblk = tnapi->hw_status;
  5585. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5586. goto err_out;
  5587. /* If multivector TSS is enabled, vector 0 does not handle
  5588. * tx interrupts. Don't allocate any resources for it.
  5589. */
  5590. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5591. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5592. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5593. TG3_TX_RING_SIZE,
  5594. GFP_KERNEL);
  5595. if (!tnapi->tx_buffers)
  5596. goto err_out;
  5597. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5598. TG3_TX_RING_BYTES,
  5599. &tnapi->tx_desc_mapping,
  5600. GFP_KERNEL);
  5601. if (!tnapi->tx_ring)
  5602. goto err_out;
  5603. }
  5604. /*
  5605. * When RSS is enabled, the status block format changes
  5606. * slightly. The "rx_jumbo_consumer", "reserved",
  5607. * and "rx_mini_consumer" members get mapped to the
  5608. * other three rx return ring producer indexes.
  5609. */
  5610. switch (i) {
  5611. default:
  5612. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5613. break;
  5614. case 2:
  5615. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5616. break;
  5617. case 3:
  5618. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5619. break;
  5620. case 4:
  5621. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5622. break;
  5623. }
  5624. /*
  5625. * If multivector RSS is enabled, vector 0 does not handle
  5626. * rx or tx interrupts. Don't allocate any resources for it.
  5627. */
  5628. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5629. continue;
  5630. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5631. TG3_RX_RCB_RING_BYTES(tp),
  5632. &tnapi->rx_rcb_mapping,
  5633. GFP_KERNEL);
  5634. if (!tnapi->rx_rcb)
  5635. goto err_out;
  5636. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5637. }
  5638. return 0;
  5639. err_out:
  5640. tg3_free_consistent(tp);
  5641. return -ENOMEM;
  5642. }
  5643. #define MAX_WAIT_CNT 1000
  5644. /* To stop a block, clear the enable bit and poll till it
  5645. * clears. tp->lock is held.
  5646. */
  5647. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5648. {
  5649. unsigned int i;
  5650. u32 val;
  5651. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5652. switch (ofs) {
  5653. case RCVLSC_MODE:
  5654. case DMAC_MODE:
  5655. case MBFREE_MODE:
  5656. case BUFMGR_MODE:
  5657. case MEMARB_MODE:
  5658. /* We can't enable/disable these bits of the
  5659. * 5705/5750, just say success.
  5660. */
  5661. return 0;
  5662. default:
  5663. break;
  5664. }
  5665. }
  5666. val = tr32(ofs);
  5667. val &= ~enable_bit;
  5668. tw32_f(ofs, val);
  5669. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5670. udelay(100);
  5671. val = tr32(ofs);
  5672. if ((val & enable_bit) == 0)
  5673. break;
  5674. }
  5675. if (i == MAX_WAIT_CNT && !silent) {
  5676. dev_err(&tp->pdev->dev,
  5677. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5678. ofs, enable_bit);
  5679. return -ENODEV;
  5680. }
  5681. return 0;
  5682. }
  5683. /* tp->lock is held. */
  5684. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5685. {
  5686. int i, err;
  5687. tg3_disable_ints(tp);
  5688. tp->rx_mode &= ~RX_MODE_ENABLE;
  5689. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5690. udelay(10);
  5691. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5692. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5693. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5694. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5695. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5696. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5697. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5698. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5699. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5700. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5701. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5702. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5703. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5704. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5705. tw32_f(MAC_MODE, tp->mac_mode);
  5706. udelay(40);
  5707. tp->tx_mode &= ~TX_MODE_ENABLE;
  5708. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5709. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5710. udelay(100);
  5711. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5712. break;
  5713. }
  5714. if (i >= MAX_WAIT_CNT) {
  5715. dev_err(&tp->pdev->dev,
  5716. "%s timed out, TX_MODE_ENABLE will not clear "
  5717. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5718. err |= -ENODEV;
  5719. }
  5720. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5721. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5722. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5723. tw32(FTQ_RESET, 0xffffffff);
  5724. tw32(FTQ_RESET, 0x00000000);
  5725. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5726. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5727. for (i = 0; i < tp->irq_cnt; i++) {
  5728. struct tg3_napi *tnapi = &tp->napi[i];
  5729. if (tnapi->hw_status)
  5730. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5731. }
  5732. if (tp->hw_stats)
  5733. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5734. return err;
  5735. }
  5736. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5737. {
  5738. int i;
  5739. u32 apedata;
  5740. /* NCSI does not support APE events */
  5741. if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
  5742. return;
  5743. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5744. if (apedata != APE_SEG_SIG_MAGIC)
  5745. return;
  5746. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5747. if (!(apedata & APE_FW_STATUS_READY))
  5748. return;
  5749. /* Wait for up to 1 millisecond for APE to service previous event. */
  5750. for (i = 0; i < 10; i++) {
  5751. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5752. return;
  5753. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5754. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5755. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5756. event | APE_EVENT_STATUS_EVENT_PENDING);
  5757. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5758. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5759. break;
  5760. udelay(100);
  5761. }
  5762. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5763. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5764. }
  5765. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5766. {
  5767. u32 event;
  5768. u32 apedata;
  5769. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5770. return;
  5771. switch (kind) {
  5772. case RESET_KIND_INIT:
  5773. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5774. APE_HOST_SEG_SIG_MAGIC);
  5775. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5776. APE_HOST_SEG_LEN_MAGIC);
  5777. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5778. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5779. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5780. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5781. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5782. APE_HOST_BEHAV_NO_PHYLOCK);
  5783. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5784. TG3_APE_HOST_DRVR_STATE_START);
  5785. event = APE_EVENT_STATUS_STATE_START;
  5786. break;
  5787. case RESET_KIND_SHUTDOWN:
  5788. /* With the interface we are currently using,
  5789. * APE does not track driver state. Wiping
  5790. * out the HOST SEGMENT SIGNATURE forces
  5791. * the APE to assume OS absent status.
  5792. */
  5793. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5794. if (device_may_wakeup(&tp->pdev->dev) &&
  5795. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  5796. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5797. TG3_APE_HOST_WOL_SPEED_AUTO);
  5798. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5799. } else
  5800. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5801. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5802. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5803. break;
  5804. case RESET_KIND_SUSPEND:
  5805. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5806. break;
  5807. default:
  5808. return;
  5809. }
  5810. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5811. tg3_ape_send_event(tp, event);
  5812. }
  5813. /* tp->lock is held. */
  5814. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5815. {
  5816. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5817. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5818. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5819. switch (kind) {
  5820. case RESET_KIND_INIT:
  5821. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5822. DRV_STATE_START);
  5823. break;
  5824. case RESET_KIND_SHUTDOWN:
  5825. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5826. DRV_STATE_UNLOAD);
  5827. break;
  5828. case RESET_KIND_SUSPEND:
  5829. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5830. DRV_STATE_SUSPEND);
  5831. break;
  5832. default:
  5833. break;
  5834. }
  5835. }
  5836. if (kind == RESET_KIND_INIT ||
  5837. kind == RESET_KIND_SUSPEND)
  5838. tg3_ape_driver_state_change(tp, kind);
  5839. }
  5840. /* tp->lock is held. */
  5841. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5842. {
  5843. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5844. switch (kind) {
  5845. case RESET_KIND_INIT:
  5846. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5847. DRV_STATE_START_DONE);
  5848. break;
  5849. case RESET_KIND_SHUTDOWN:
  5850. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5851. DRV_STATE_UNLOAD_DONE);
  5852. break;
  5853. default:
  5854. break;
  5855. }
  5856. }
  5857. if (kind == RESET_KIND_SHUTDOWN)
  5858. tg3_ape_driver_state_change(tp, kind);
  5859. }
  5860. /* tp->lock is held. */
  5861. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5862. {
  5863. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5864. switch (kind) {
  5865. case RESET_KIND_INIT:
  5866. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5867. DRV_STATE_START);
  5868. break;
  5869. case RESET_KIND_SHUTDOWN:
  5870. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5871. DRV_STATE_UNLOAD);
  5872. break;
  5873. case RESET_KIND_SUSPEND:
  5874. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5875. DRV_STATE_SUSPEND);
  5876. break;
  5877. default:
  5878. break;
  5879. }
  5880. }
  5881. }
  5882. static int tg3_poll_fw(struct tg3 *tp)
  5883. {
  5884. int i;
  5885. u32 val;
  5886. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5887. /* Wait up to 20ms for init done. */
  5888. for (i = 0; i < 200; i++) {
  5889. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5890. return 0;
  5891. udelay(100);
  5892. }
  5893. return -ENODEV;
  5894. }
  5895. /* Wait for firmware initialization to complete. */
  5896. for (i = 0; i < 100000; i++) {
  5897. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5898. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5899. break;
  5900. udelay(10);
  5901. }
  5902. /* Chip might not be fitted with firmware. Some Sun onboard
  5903. * parts are configured like that. So don't signal the timeout
  5904. * of the above loop as an error, but do report the lack of
  5905. * running firmware once.
  5906. */
  5907. if (i >= 100000 &&
  5908. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5909. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5910. netdev_info(tp->dev, "No firmware running\n");
  5911. }
  5912. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5913. /* The 57765 A0 needs a little more
  5914. * time to do some important work.
  5915. */
  5916. mdelay(10);
  5917. }
  5918. return 0;
  5919. }
  5920. /* Save PCI command register before chip reset */
  5921. static void tg3_save_pci_state(struct tg3 *tp)
  5922. {
  5923. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5924. }
  5925. /* Restore PCI state after chip reset */
  5926. static void tg3_restore_pci_state(struct tg3 *tp)
  5927. {
  5928. u32 val;
  5929. /* Re-enable indirect register accesses. */
  5930. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5931. tp->misc_host_ctrl);
  5932. /* Set MAX PCI retry to zero. */
  5933. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5934. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5935. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5936. val |= PCISTATE_RETRY_SAME_DMA;
  5937. /* Allow reads and writes to the APE register and memory space. */
  5938. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5939. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5940. PCISTATE_ALLOW_APE_SHMEM_WR |
  5941. PCISTATE_ALLOW_APE_PSPACE_WR;
  5942. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5943. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5944. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5945. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5946. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5947. else {
  5948. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5949. tp->pci_cacheline_sz);
  5950. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5951. tp->pci_lat_timer);
  5952. }
  5953. }
  5954. /* Make sure PCI-X relaxed ordering bit is clear. */
  5955. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5956. u16 pcix_cmd;
  5957. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5958. &pcix_cmd);
  5959. pcix_cmd &= ~PCI_X_CMD_ERO;
  5960. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5961. pcix_cmd);
  5962. }
  5963. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5964. /* Chip reset on 5780 will reset MSI enable bit,
  5965. * so need to restore it.
  5966. */
  5967. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5968. u16 ctrl;
  5969. pci_read_config_word(tp->pdev,
  5970. tp->msi_cap + PCI_MSI_FLAGS,
  5971. &ctrl);
  5972. pci_write_config_word(tp->pdev,
  5973. tp->msi_cap + PCI_MSI_FLAGS,
  5974. ctrl | PCI_MSI_FLAGS_ENABLE);
  5975. val = tr32(MSGINT_MODE);
  5976. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5977. }
  5978. }
  5979. }
  5980. static void tg3_stop_fw(struct tg3 *);
  5981. /* tp->lock is held. */
  5982. static int tg3_chip_reset(struct tg3 *tp)
  5983. {
  5984. u32 val;
  5985. void (*write_op)(struct tg3 *, u32, u32);
  5986. int i, err;
  5987. tg3_nvram_lock(tp);
  5988. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5989. /* No matching tg3_nvram_unlock() after this because
  5990. * chip reset below will undo the nvram lock.
  5991. */
  5992. tp->nvram_lock_cnt = 0;
  5993. /* GRC_MISC_CFG core clock reset will clear the memory
  5994. * enable bit in PCI register 4 and the MSI enable bit
  5995. * on some chips, so we save relevant registers here.
  5996. */
  5997. tg3_save_pci_state(tp);
  5998. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5999. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  6000. tw32(GRC_FASTBOOT_PC, 0);
  6001. /*
  6002. * We must avoid the readl() that normally takes place.
  6003. * It locks machines, causes machine checks, and other
  6004. * fun things. So, temporarily disable the 5701
  6005. * hardware workaround, while we do the reset.
  6006. */
  6007. write_op = tp->write32;
  6008. if (write_op == tg3_write_flush_reg32)
  6009. tp->write32 = tg3_write32;
  6010. /* Prevent the irq handler from reading or writing PCI registers
  6011. * during chip reset when the memory enable bit in the PCI command
  6012. * register may be cleared. The chip does not generate interrupt
  6013. * at this time, but the irq handler may still be called due to irq
  6014. * sharing or irqpoll.
  6015. */
  6016. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  6017. for (i = 0; i < tp->irq_cnt; i++) {
  6018. struct tg3_napi *tnapi = &tp->napi[i];
  6019. if (tnapi->hw_status) {
  6020. tnapi->hw_status->status = 0;
  6021. tnapi->hw_status->status_tag = 0;
  6022. }
  6023. tnapi->last_tag = 0;
  6024. tnapi->last_irq_tag = 0;
  6025. }
  6026. smp_mb();
  6027. for (i = 0; i < tp->irq_cnt; i++)
  6028. synchronize_irq(tp->napi[i].irq_vec);
  6029. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6030. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6031. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6032. }
  6033. /* do the reset */
  6034. val = GRC_MISC_CFG_CORECLK_RESET;
  6035. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  6036. /* Force PCIe 1.0a mode */
  6037. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6038. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  6039. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6040. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6041. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6042. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6043. tw32(GRC_MISC_CFG, (1 << 29));
  6044. val |= (1 << 29);
  6045. }
  6046. }
  6047. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6048. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6049. tw32(GRC_VCPU_EXT_CTRL,
  6050. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6051. }
  6052. /* Manage gphy power for all CPMU absent PCIe devices. */
  6053. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6054. !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  6055. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6056. tw32(GRC_MISC_CFG, val);
  6057. /* restore 5701 hardware bug workaround write method */
  6058. tp->write32 = write_op;
  6059. /* Unfortunately, we have to delay before the PCI read back.
  6060. * Some 575X chips even will not respond to a PCI cfg access
  6061. * when the reset command is given to the chip.
  6062. *
  6063. * How do these hardware designers expect things to work
  6064. * properly if the PCI write is posted for a long period
  6065. * of time? It is always necessary to have some method by
  6066. * which a register read back can occur to push the write
  6067. * out which does the reset.
  6068. *
  6069. * For most tg3 variants the trick below was working.
  6070. * Ho hum...
  6071. */
  6072. udelay(120);
  6073. /* Flush PCI posted writes. The normal MMIO registers
  6074. * are inaccessible at this time so this is the only
  6075. * way to make this reliably (actually, this is no longer
  6076. * the case, see above). I tried to use indirect
  6077. * register read/write but this upset some 5701 variants.
  6078. */
  6079. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6080. udelay(120);
  6081. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  6082. u16 val16;
  6083. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6084. int i;
  6085. u32 cfg_val;
  6086. /* Wait for link training to complete. */
  6087. for (i = 0; i < 5000; i++)
  6088. udelay(100);
  6089. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6090. pci_write_config_dword(tp->pdev, 0xc4,
  6091. cfg_val | (1 << 15));
  6092. }
  6093. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6094. pci_read_config_word(tp->pdev,
  6095. tp->pcie_cap + PCI_EXP_DEVCTL,
  6096. &val16);
  6097. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6098. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6099. /*
  6100. * Older PCIe devices only support the 128 byte
  6101. * MPS setting. Enforce the restriction.
  6102. */
  6103. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  6104. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6105. pci_write_config_word(tp->pdev,
  6106. tp->pcie_cap + PCI_EXP_DEVCTL,
  6107. val16);
  6108. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6109. /* Clear error status */
  6110. pci_write_config_word(tp->pdev,
  6111. tp->pcie_cap + PCI_EXP_DEVSTA,
  6112. PCI_EXP_DEVSTA_CED |
  6113. PCI_EXP_DEVSTA_NFED |
  6114. PCI_EXP_DEVSTA_FED |
  6115. PCI_EXP_DEVSTA_URD);
  6116. }
  6117. tg3_restore_pci_state(tp);
  6118. tp->tg3_flags &= ~(TG3_FLAG_CHIP_RESETTING |
  6119. TG3_FLAG_ERROR_PROCESSED);
  6120. val = 0;
  6121. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  6122. val = tr32(MEMARB_MODE);
  6123. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6124. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6125. tg3_stop_fw(tp);
  6126. tw32(0x5000, 0x400);
  6127. }
  6128. tw32(GRC_MODE, tp->grc_mode);
  6129. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6130. val = tr32(0xc4);
  6131. tw32(0xc4, val | (1 << 15));
  6132. }
  6133. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6134. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6135. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6136. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6137. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6138. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6139. }
  6140. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6141. tp->mac_mode = MAC_MODE_APE_TX_EN |
  6142. MAC_MODE_APE_RX_EN |
  6143. MAC_MODE_TDE_ENABLE;
  6144. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6145. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  6146. val = tp->mac_mode;
  6147. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6148. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6149. val = tp->mac_mode;
  6150. } else
  6151. val = 0;
  6152. tw32_f(MAC_MODE, val);
  6153. udelay(40);
  6154. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6155. err = tg3_poll_fw(tp);
  6156. if (err)
  6157. return err;
  6158. tg3_mdio_start(tp);
  6159. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  6160. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6161. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6162. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  6163. val = tr32(0x7c00);
  6164. tw32(0x7c00, val | (1 << 25));
  6165. }
  6166. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6167. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6168. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6169. }
  6170. /* Reprobe ASF enable state. */
  6171. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  6172. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  6173. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6174. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6175. u32 nic_cfg;
  6176. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6177. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6178. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  6179. tp->last_event_jiffies = jiffies;
  6180. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  6181. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  6182. }
  6183. }
  6184. return 0;
  6185. }
  6186. /* tp->lock is held. */
  6187. static void tg3_stop_fw(struct tg3 *tp)
  6188. {
  6189. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6190. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6191. /* Wait for RX cpu to ACK the previous event. */
  6192. tg3_wait_for_event_ack(tp);
  6193. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6194. tg3_generate_fw_event(tp);
  6195. /* Wait for RX cpu to ACK this event. */
  6196. tg3_wait_for_event_ack(tp);
  6197. }
  6198. }
  6199. /* tp->lock is held. */
  6200. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6201. {
  6202. int err;
  6203. tg3_stop_fw(tp);
  6204. tg3_write_sig_pre_reset(tp, kind);
  6205. tg3_abort_hw(tp, silent);
  6206. err = tg3_chip_reset(tp);
  6207. __tg3_set_mac_addr(tp, 0);
  6208. tg3_write_sig_legacy(tp, kind);
  6209. tg3_write_sig_post_reset(tp, kind);
  6210. if (err)
  6211. return err;
  6212. return 0;
  6213. }
  6214. #define RX_CPU_SCRATCH_BASE 0x30000
  6215. #define RX_CPU_SCRATCH_SIZE 0x04000
  6216. #define TX_CPU_SCRATCH_BASE 0x34000
  6217. #define TX_CPU_SCRATCH_SIZE 0x04000
  6218. /* tp->lock is held. */
  6219. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6220. {
  6221. int i;
  6222. BUG_ON(offset == TX_CPU_BASE &&
  6223. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  6224. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6225. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6226. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6227. return 0;
  6228. }
  6229. if (offset == RX_CPU_BASE) {
  6230. for (i = 0; i < 10000; i++) {
  6231. tw32(offset + CPU_STATE, 0xffffffff);
  6232. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6233. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6234. break;
  6235. }
  6236. tw32(offset + CPU_STATE, 0xffffffff);
  6237. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6238. udelay(10);
  6239. } else {
  6240. for (i = 0; i < 10000; i++) {
  6241. tw32(offset + CPU_STATE, 0xffffffff);
  6242. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6243. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6244. break;
  6245. }
  6246. }
  6247. if (i >= 10000) {
  6248. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6249. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6250. return -ENODEV;
  6251. }
  6252. /* Clear firmware's nvram arbitration. */
  6253. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6254. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6255. return 0;
  6256. }
  6257. struct fw_info {
  6258. unsigned int fw_base;
  6259. unsigned int fw_len;
  6260. const __be32 *fw_data;
  6261. };
  6262. /* tp->lock is held. */
  6263. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6264. int cpu_scratch_size, struct fw_info *info)
  6265. {
  6266. int err, lock_err, i;
  6267. void (*write_op)(struct tg3 *, u32, u32);
  6268. if (cpu_base == TX_CPU_BASE &&
  6269. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6270. netdev_err(tp->dev,
  6271. "%s: Trying to load TX cpu firmware which is 5705\n",
  6272. __func__);
  6273. return -EINVAL;
  6274. }
  6275. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6276. write_op = tg3_write_mem;
  6277. else
  6278. write_op = tg3_write_indirect_reg32;
  6279. /* It is possible that bootcode is still loading at this point.
  6280. * Get the nvram lock first before halting the cpu.
  6281. */
  6282. lock_err = tg3_nvram_lock(tp);
  6283. err = tg3_halt_cpu(tp, cpu_base);
  6284. if (!lock_err)
  6285. tg3_nvram_unlock(tp);
  6286. if (err)
  6287. goto out;
  6288. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6289. write_op(tp, cpu_scratch_base + i, 0);
  6290. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6291. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6292. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6293. write_op(tp, (cpu_scratch_base +
  6294. (info->fw_base & 0xffff) +
  6295. (i * sizeof(u32))),
  6296. be32_to_cpu(info->fw_data[i]));
  6297. err = 0;
  6298. out:
  6299. return err;
  6300. }
  6301. /* tp->lock is held. */
  6302. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6303. {
  6304. struct fw_info info;
  6305. const __be32 *fw_data;
  6306. int err, i;
  6307. fw_data = (void *)tp->fw->data;
  6308. /* Firmware blob starts with version numbers, followed by
  6309. start address and length. We are setting complete length.
  6310. length = end_address_of_bss - start_address_of_text.
  6311. Remainder is the blob to be loaded contiguously
  6312. from start address. */
  6313. info.fw_base = be32_to_cpu(fw_data[1]);
  6314. info.fw_len = tp->fw->size - 12;
  6315. info.fw_data = &fw_data[3];
  6316. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6317. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6318. &info);
  6319. if (err)
  6320. return err;
  6321. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6322. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6323. &info);
  6324. if (err)
  6325. return err;
  6326. /* Now startup only the RX cpu. */
  6327. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6328. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6329. for (i = 0; i < 5; i++) {
  6330. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6331. break;
  6332. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6333. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6334. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6335. udelay(1000);
  6336. }
  6337. if (i >= 5) {
  6338. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6339. "should be %08x\n", __func__,
  6340. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6341. return -ENODEV;
  6342. }
  6343. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6344. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6345. return 0;
  6346. }
  6347. /* 5705 needs a special version of the TSO firmware. */
  6348. /* tp->lock is held. */
  6349. static int tg3_load_tso_firmware(struct tg3 *tp)
  6350. {
  6351. struct fw_info info;
  6352. const __be32 *fw_data;
  6353. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6354. int err, i;
  6355. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6356. return 0;
  6357. fw_data = (void *)tp->fw->data;
  6358. /* Firmware blob starts with version numbers, followed by
  6359. start address and length. We are setting complete length.
  6360. length = end_address_of_bss - start_address_of_text.
  6361. Remainder is the blob to be loaded contiguously
  6362. from start address. */
  6363. info.fw_base = be32_to_cpu(fw_data[1]);
  6364. cpu_scratch_size = tp->fw_len;
  6365. info.fw_len = tp->fw->size - 12;
  6366. info.fw_data = &fw_data[3];
  6367. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6368. cpu_base = RX_CPU_BASE;
  6369. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6370. } else {
  6371. cpu_base = TX_CPU_BASE;
  6372. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6373. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6374. }
  6375. err = tg3_load_firmware_cpu(tp, cpu_base,
  6376. cpu_scratch_base, cpu_scratch_size,
  6377. &info);
  6378. if (err)
  6379. return err;
  6380. /* Now startup the cpu. */
  6381. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6382. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6383. for (i = 0; i < 5; i++) {
  6384. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6385. break;
  6386. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6387. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6388. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6389. udelay(1000);
  6390. }
  6391. if (i >= 5) {
  6392. netdev_err(tp->dev,
  6393. "%s fails to set CPU PC, is %08x should be %08x\n",
  6394. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6395. return -ENODEV;
  6396. }
  6397. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6398. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6399. return 0;
  6400. }
  6401. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6402. {
  6403. struct tg3 *tp = netdev_priv(dev);
  6404. struct sockaddr *addr = p;
  6405. int err = 0, skip_mac_1 = 0;
  6406. if (!is_valid_ether_addr(addr->sa_data))
  6407. return -EINVAL;
  6408. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6409. if (!netif_running(dev))
  6410. return 0;
  6411. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6412. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6413. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6414. addr0_low = tr32(MAC_ADDR_0_LOW);
  6415. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6416. addr1_low = tr32(MAC_ADDR_1_LOW);
  6417. /* Skip MAC addr 1 if ASF is using it. */
  6418. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6419. !(addr1_high == 0 && addr1_low == 0))
  6420. skip_mac_1 = 1;
  6421. }
  6422. spin_lock_bh(&tp->lock);
  6423. __tg3_set_mac_addr(tp, skip_mac_1);
  6424. spin_unlock_bh(&tp->lock);
  6425. return err;
  6426. }
  6427. /* tp->lock is held. */
  6428. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6429. dma_addr_t mapping, u32 maxlen_flags,
  6430. u32 nic_addr)
  6431. {
  6432. tg3_write_mem(tp,
  6433. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6434. ((u64) mapping >> 32));
  6435. tg3_write_mem(tp,
  6436. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6437. ((u64) mapping & 0xffffffff));
  6438. tg3_write_mem(tp,
  6439. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6440. maxlen_flags);
  6441. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6442. tg3_write_mem(tp,
  6443. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6444. nic_addr);
  6445. }
  6446. static void __tg3_set_rx_mode(struct net_device *);
  6447. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6448. {
  6449. int i;
  6450. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6451. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6452. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6453. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6454. } else {
  6455. tw32(HOSTCC_TXCOL_TICKS, 0);
  6456. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6457. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6458. }
  6459. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6460. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6461. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6462. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6463. } else {
  6464. tw32(HOSTCC_RXCOL_TICKS, 0);
  6465. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6466. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6467. }
  6468. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6469. u32 val = ec->stats_block_coalesce_usecs;
  6470. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6471. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6472. if (!netif_carrier_ok(tp->dev))
  6473. val = 0;
  6474. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6475. }
  6476. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6477. u32 reg;
  6478. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6479. tw32(reg, ec->rx_coalesce_usecs);
  6480. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6481. tw32(reg, ec->rx_max_coalesced_frames);
  6482. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6483. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6484. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6485. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6486. tw32(reg, ec->tx_coalesce_usecs);
  6487. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6488. tw32(reg, ec->tx_max_coalesced_frames);
  6489. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6490. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6491. }
  6492. }
  6493. for (; i < tp->irq_max - 1; i++) {
  6494. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6495. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6496. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6497. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6498. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6499. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6500. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6501. }
  6502. }
  6503. }
  6504. /* tp->lock is held. */
  6505. static void tg3_rings_reset(struct tg3 *tp)
  6506. {
  6507. int i;
  6508. u32 stblk, txrcb, rxrcb, limit;
  6509. struct tg3_napi *tnapi = &tp->napi[0];
  6510. /* Disable all transmit rings but the first. */
  6511. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6512. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6513. else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  6514. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6515. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6516. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6517. else
  6518. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6519. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6520. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6521. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6522. BDINFO_FLAGS_DISABLED);
  6523. /* Disable all receive return rings but the first. */
  6524. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  6525. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6526. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6527. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6528. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6529. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6530. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6531. else
  6532. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6533. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6534. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6535. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6536. BDINFO_FLAGS_DISABLED);
  6537. /* Disable interrupts */
  6538. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6539. /* Zero mailbox registers. */
  6540. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6541. for (i = 1; i < tp->irq_max; i++) {
  6542. tp->napi[i].tx_prod = 0;
  6543. tp->napi[i].tx_cons = 0;
  6544. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6545. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6546. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6547. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6548. }
  6549. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6550. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6551. } else {
  6552. tp->napi[0].tx_prod = 0;
  6553. tp->napi[0].tx_cons = 0;
  6554. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6555. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6556. }
  6557. /* Make sure the NIC-based send BD rings are disabled. */
  6558. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6559. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6560. for (i = 0; i < 16; i++)
  6561. tw32_tx_mbox(mbox + i * 8, 0);
  6562. }
  6563. txrcb = NIC_SRAM_SEND_RCB;
  6564. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6565. /* Clear status block in ram. */
  6566. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6567. /* Set status block DMA address */
  6568. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6569. ((u64) tnapi->status_mapping >> 32));
  6570. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6571. ((u64) tnapi->status_mapping & 0xffffffff));
  6572. if (tnapi->tx_ring) {
  6573. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6574. (TG3_TX_RING_SIZE <<
  6575. BDINFO_FLAGS_MAXLEN_SHIFT),
  6576. NIC_SRAM_TX_BUFFER_DESC);
  6577. txrcb += TG3_BDINFO_SIZE;
  6578. }
  6579. if (tnapi->rx_rcb) {
  6580. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6581. (tp->rx_ret_ring_mask + 1) <<
  6582. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6583. rxrcb += TG3_BDINFO_SIZE;
  6584. }
  6585. stblk = HOSTCC_STATBLCK_RING1;
  6586. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6587. u64 mapping = (u64)tnapi->status_mapping;
  6588. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6589. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6590. /* Clear status block in ram. */
  6591. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6592. if (tnapi->tx_ring) {
  6593. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6594. (TG3_TX_RING_SIZE <<
  6595. BDINFO_FLAGS_MAXLEN_SHIFT),
  6596. NIC_SRAM_TX_BUFFER_DESC);
  6597. txrcb += TG3_BDINFO_SIZE;
  6598. }
  6599. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6600. ((tp->rx_ret_ring_mask + 1) <<
  6601. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6602. stblk += 8;
  6603. rxrcb += TG3_BDINFO_SIZE;
  6604. }
  6605. }
  6606. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6607. {
  6608. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6609. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS) ||
  6610. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  6611. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6612. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6613. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6614. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6615. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6616. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6617. else
  6618. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6619. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6620. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6621. val = min(nic_rep_thresh, host_rep_thresh);
  6622. tw32(RCVBDI_STD_THRESH, val);
  6623. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
  6624. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6625. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
  6626. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6627. return;
  6628. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6629. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6630. else
  6631. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
  6632. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6633. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6634. tw32(RCVBDI_JUMBO_THRESH, val);
  6635. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
  6636. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6637. }
  6638. /* tp->lock is held. */
  6639. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6640. {
  6641. u32 val, rdmac_mode;
  6642. int i, err, limit;
  6643. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6644. tg3_disable_ints(tp);
  6645. tg3_stop_fw(tp);
  6646. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6647. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6648. tg3_abort_hw(tp, 1);
  6649. /* Enable MAC control of LPI */
  6650. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6651. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6652. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6653. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6654. tw32_f(TG3_CPMU_EEE_CTRL,
  6655. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6656. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6657. TG3_CPMU_EEEMD_LPI_IN_TX |
  6658. TG3_CPMU_EEEMD_LPI_IN_RX |
  6659. TG3_CPMU_EEEMD_EEE_ENABLE;
  6660. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6661. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6662. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6663. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6664. tw32_f(TG3_CPMU_EEE_MODE, val);
  6665. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6666. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6667. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6668. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6669. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6670. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6671. }
  6672. if (reset_phy)
  6673. tg3_phy_reset(tp);
  6674. err = tg3_chip_reset(tp);
  6675. if (err)
  6676. return err;
  6677. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6678. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6679. val = tr32(TG3_CPMU_CTRL);
  6680. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6681. tw32(TG3_CPMU_CTRL, val);
  6682. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6683. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6684. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6685. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6686. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6687. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6688. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6689. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6690. val = tr32(TG3_CPMU_HST_ACC);
  6691. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6692. val |= CPMU_HST_ACC_MACCLK_6_25;
  6693. tw32(TG3_CPMU_HST_ACC, val);
  6694. }
  6695. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6696. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6697. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6698. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6699. tw32(PCIE_PWR_MGMT_THRESH, val);
  6700. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6701. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6702. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6703. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6704. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6705. }
  6706. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6707. u32 grc_mode = tr32(GRC_MODE);
  6708. /* Access the lower 1K of PL PCIE block registers. */
  6709. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6710. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6711. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6712. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6713. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6714. tw32(GRC_MODE, grc_mode);
  6715. }
  6716. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6717. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6718. u32 grc_mode = tr32(GRC_MODE);
  6719. /* Access the lower 1K of PL PCIE block registers. */
  6720. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6721. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6722. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6723. TG3_PCIE_PL_LO_PHYCTL5);
  6724. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6725. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6726. tw32(GRC_MODE, grc_mode);
  6727. }
  6728. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6729. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6730. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6731. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6732. }
  6733. /* This works around an issue with Athlon chipsets on
  6734. * B3 tigon3 silicon. This bit has no effect on any
  6735. * other revision. But do not set this on PCI Express
  6736. * chips and don't even touch the clocks if the CPMU is present.
  6737. */
  6738. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6739. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6740. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6741. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6742. }
  6743. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6744. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6745. val = tr32(TG3PCI_PCISTATE);
  6746. val |= PCISTATE_RETRY_SAME_DMA;
  6747. tw32(TG3PCI_PCISTATE, val);
  6748. }
  6749. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6750. /* Allow reads and writes to the
  6751. * APE register and memory space.
  6752. */
  6753. val = tr32(TG3PCI_PCISTATE);
  6754. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6755. PCISTATE_ALLOW_APE_SHMEM_WR |
  6756. PCISTATE_ALLOW_APE_PSPACE_WR;
  6757. tw32(TG3PCI_PCISTATE, val);
  6758. }
  6759. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6760. /* Enable some hw fixes. */
  6761. val = tr32(TG3PCI_MSI_DATA);
  6762. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6763. tw32(TG3PCI_MSI_DATA, val);
  6764. }
  6765. /* Descriptor ring init may make accesses to the
  6766. * NIC SRAM area to setup the TX descriptors, so we
  6767. * can only do this after the hardware has been
  6768. * successfully reset.
  6769. */
  6770. err = tg3_init_rings(tp);
  6771. if (err)
  6772. return err;
  6773. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  6774. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6775. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6776. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6777. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6778. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6779. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6780. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6781. /* This value is determined during the probe time DMA
  6782. * engine test, tg3_test_dma.
  6783. */
  6784. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6785. }
  6786. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6787. GRC_MODE_4X_NIC_SEND_RINGS |
  6788. GRC_MODE_NO_TX_PHDR_CSUM |
  6789. GRC_MODE_NO_RX_PHDR_CSUM);
  6790. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6791. /* Pseudo-header checksum is done by hardware logic and not
  6792. * the offload processers, so make the chip do the pseudo-
  6793. * header checksums on receive. For transmit it is more
  6794. * convenient to do the pseudo-header checksum in software
  6795. * as Linux does that on transmit for us in all cases.
  6796. */
  6797. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6798. tw32(GRC_MODE,
  6799. tp->grc_mode |
  6800. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6801. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6802. val = tr32(GRC_MISC_CFG);
  6803. val &= ~0xff;
  6804. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6805. tw32(GRC_MISC_CFG, val);
  6806. /* Initialize MBUF/DESC pool. */
  6807. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6808. /* Do nothing. */
  6809. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6810. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6811. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6812. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6813. else
  6814. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6815. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6816. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6817. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6818. int fw_len;
  6819. fw_len = tp->fw_len;
  6820. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6821. tw32(BUFMGR_MB_POOL_ADDR,
  6822. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6823. tw32(BUFMGR_MB_POOL_SIZE,
  6824. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6825. }
  6826. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6827. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6828. tp->bufmgr_config.mbuf_read_dma_low_water);
  6829. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6830. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6831. tw32(BUFMGR_MB_HIGH_WATER,
  6832. tp->bufmgr_config.mbuf_high_water);
  6833. } else {
  6834. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6835. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6836. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6837. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6838. tw32(BUFMGR_MB_HIGH_WATER,
  6839. tp->bufmgr_config.mbuf_high_water_jumbo);
  6840. }
  6841. tw32(BUFMGR_DMA_LOW_WATER,
  6842. tp->bufmgr_config.dma_low_water);
  6843. tw32(BUFMGR_DMA_HIGH_WATER,
  6844. tp->bufmgr_config.dma_high_water);
  6845. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6846. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6847. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6848. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6849. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  6850. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  6851. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  6852. tw32(BUFMGR_MODE, val);
  6853. for (i = 0; i < 2000; i++) {
  6854. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6855. break;
  6856. udelay(10);
  6857. }
  6858. if (i >= 2000) {
  6859. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6860. return -ENODEV;
  6861. }
  6862. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6863. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6864. tg3_setup_rxbd_thresholds(tp);
  6865. /* Initialize TG3_BDINFO's at:
  6866. * RCVDBDI_STD_BD: standard eth size rx ring
  6867. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6868. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6869. *
  6870. * like so:
  6871. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6872. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6873. * ring attribute flags
  6874. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6875. *
  6876. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6877. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6878. *
  6879. * The size of each ring is fixed in the firmware, but the location is
  6880. * configurable.
  6881. */
  6882. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6883. ((u64) tpr->rx_std_mapping >> 32));
  6884. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6885. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6886. if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  6887. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6888. NIC_SRAM_RX_BUFFER_DESC);
  6889. /* Disable the mini ring */
  6890. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6891. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6892. BDINFO_FLAGS_DISABLED);
  6893. /* Program the jumbo buffer descriptor ring control
  6894. * blocks on those devices that have them.
  6895. */
  6896. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6897. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6898. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))) {
  6899. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6900. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6901. ((u64) tpr->rx_jmb_mapping >> 32));
  6902. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6903. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6904. val = TG3_RX_JMB_RING_SIZE(tp) <<
  6905. BDINFO_FLAGS_MAXLEN_SHIFT;
  6906. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6907. val | BDINFO_FLAGS_USE_EXT_RECV);
  6908. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6909. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6910. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6911. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6912. } else {
  6913. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6914. BDINFO_FLAGS_DISABLED);
  6915. }
  6916. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  6917. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6918. val = TG3_RX_STD_MAX_SIZE_5700;
  6919. else
  6920. val = TG3_RX_STD_MAX_SIZE_5717;
  6921. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6922. val |= (TG3_RX_STD_DMA_SZ << 2);
  6923. } else
  6924. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6925. } else
  6926. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6927. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6928. tpr->rx_std_prod_idx = tp->rx_pending;
  6929. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6930. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6931. tp->rx_jumbo_pending : 0;
  6932. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6933. tg3_rings_reset(tp);
  6934. /* Initialize MAC address and backoff seed. */
  6935. __tg3_set_mac_addr(tp, 0);
  6936. /* MTU + ethernet header + FCS + optional VLAN tag */
  6937. tw32(MAC_RX_MTU_SIZE,
  6938. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6939. /* The slot time is changed by tg3_setup_phy if we
  6940. * run at gigabit with half duplex.
  6941. */
  6942. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6943. (6 << TX_LENGTHS_IPG_SHIFT) |
  6944. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  6945. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6946. val |= tr32(MAC_TX_LENGTHS) &
  6947. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  6948. TX_LENGTHS_CNT_DWN_VAL_MSK);
  6949. tw32(MAC_TX_LENGTHS, val);
  6950. /* Receive rules. */
  6951. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6952. tw32(RCVLPC_CONFIG, 0x0181);
  6953. /* Calculate RDMAC_MODE setting early, we need it to determine
  6954. * the RCVLPC_STATE_ENABLE mask.
  6955. */
  6956. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6957. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6958. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6959. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6960. RDMAC_MODE_LNGREAD_ENAB);
  6961. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6962. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6963. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6964. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6965. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6966. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6967. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6968. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6969. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6970. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  6971. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6972. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6973. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6974. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6975. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6976. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6977. }
  6978. }
  6979. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6980. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6981. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6982. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6983. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6984. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6985. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6986. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6987. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6988. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  6989. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6990. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6991. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6992. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6993. (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  6994. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6995. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6996. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6997. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  6998. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  6999. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7000. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7001. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7002. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7003. }
  7004. tw32(TG3_RDMA_RSRVCTRL_REG,
  7005. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7006. }
  7007. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7008. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7009. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7010. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7011. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7012. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7013. }
  7014. /* Receive/send statistics. */
  7015. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  7016. val = tr32(RCVLPC_STATS_ENABLE);
  7017. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7018. tw32(RCVLPC_STATS_ENABLE, val);
  7019. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7020. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7021. val = tr32(RCVLPC_STATS_ENABLE);
  7022. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7023. tw32(RCVLPC_STATS_ENABLE, val);
  7024. } else {
  7025. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7026. }
  7027. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7028. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7029. tw32(SNDDATAI_STATSCTRL,
  7030. (SNDDATAI_SCTRL_ENABLE |
  7031. SNDDATAI_SCTRL_FASTUPD));
  7032. /* Setup host coalescing engine. */
  7033. tw32(HOSTCC_MODE, 0);
  7034. for (i = 0; i < 2000; i++) {
  7035. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7036. break;
  7037. udelay(10);
  7038. }
  7039. __tg3_set_coalesce(tp, &tp->coal);
  7040. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7041. /* Status/statistics block address. See tg3_timer,
  7042. * the tg3_periodic_fetch_stats call there, and
  7043. * tg3_get_stats to see how this works for 5705/5750 chips.
  7044. */
  7045. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7046. ((u64) tp->stats_mapping >> 32));
  7047. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7048. ((u64) tp->stats_mapping & 0xffffffff));
  7049. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7050. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7051. /* Clear statistics and status block memory areas */
  7052. for (i = NIC_SRAM_STATS_BLK;
  7053. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7054. i += sizeof(u32)) {
  7055. tg3_write_mem(tp, i, 0);
  7056. udelay(40);
  7057. }
  7058. }
  7059. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7060. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7061. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7062. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7063. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7064. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7065. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7066. /* reset to prevent losing 1st rx packet intermittently */
  7067. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7068. udelay(10);
  7069. }
  7070. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  7071. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7072. else
  7073. tp->mac_mode = 0;
  7074. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7075. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  7076. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  7077. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7078. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7079. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7080. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7081. udelay(40);
  7082. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7083. * If TG3_FLG2_IS_NIC is zero, we should read the
  7084. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7085. * whether used as inputs or outputs, are set by boot code after
  7086. * reset.
  7087. */
  7088. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  7089. u32 gpio_mask;
  7090. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7091. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7092. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7093. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7094. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7095. GRC_LCLCTRL_GPIO_OUTPUT3;
  7096. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7097. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7098. tp->grc_local_ctrl &= ~gpio_mask;
  7099. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7100. /* GPIO1 must be driven high for eeprom write protect */
  7101. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  7102. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7103. GRC_LCLCTRL_GPIO_OUTPUT1);
  7104. }
  7105. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7106. udelay(100);
  7107. if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
  7108. tp->irq_cnt > 1) {
  7109. val = tr32(MSGINT_MODE);
  7110. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  7111. tw32(MSGINT_MODE, val);
  7112. }
  7113. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7114. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7115. udelay(40);
  7116. }
  7117. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7118. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7119. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7120. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7121. WDMAC_MODE_LNGREAD_ENAB);
  7122. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7123. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7124. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  7125. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7126. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7127. /* nothing */
  7128. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7129. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  7130. val |= WDMAC_MODE_RX_ACCEL;
  7131. }
  7132. }
  7133. /* Enable host coalescing bug fix */
  7134. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7135. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7136. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7137. val |= WDMAC_MODE_BURST_ALL_DATA;
  7138. tw32_f(WDMAC_MODE, val);
  7139. udelay(40);
  7140. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  7141. u16 pcix_cmd;
  7142. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7143. &pcix_cmd);
  7144. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7145. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7146. pcix_cmd |= PCI_X_CMD_READ_2K;
  7147. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7148. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7149. pcix_cmd |= PCI_X_CMD_READ_2K;
  7150. }
  7151. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7152. pcix_cmd);
  7153. }
  7154. tw32_f(RDMAC_MODE, rdmac_mode);
  7155. udelay(40);
  7156. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7157. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7158. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7159. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7160. tw32(SNDDATAC_MODE,
  7161. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7162. else
  7163. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7164. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7165. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7166. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7167. if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
  7168. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7169. tw32(RCVDBDI_MODE, val);
  7170. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7171. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  7172. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7173. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7174. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  7175. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7176. tw32(SNDBDI_MODE, val);
  7177. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7178. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7179. err = tg3_load_5701_a0_firmware_fix(tp);
  7180. if (err)
  7181. return err;
  7182. }
  7183. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  7184. err = tg3_load_tso_firmware(tp);
  7185. if (err)
  7186. return err;
  7187. }
  7188. tp->tx_mode = TX_MODE_ENABLE;
  7189. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  7190. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7191. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7192. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7193. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7194. tp->tx_mode &= ~val;
  7195. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7196. }
  7197. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7198. udelay(100);
  7199. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  7200. u32 reg = MAC_RSS_INDIR_TBL_0;
  7201. u8 *ent = (u8 *)&val;
  7202. /* Setup the indirection table */
  7203. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7204. int idx = i % sizeof(val);
  7205. ent[idx] = i % (tp->irq_cnt - 1);
  7206. if (idx == sizeof(val) - 1) {
  7207. tw32(reg, val);
  7208. reg += 4;
  7209. }
  7210. }
  7211. /* Setup the "secret" hash key. */
  7212. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7213. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7214. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7215. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7216. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7217. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7218. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7219. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7220. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7221. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7222. }
  7223. tp->rx_mode = RX_MODE_ENABLE;
  7224. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7225. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7226. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  7227. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7228. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7229. RX_MODE_RSS_IPV6_HASH_EN |
  7230. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7231. RX_MODE_RSS_IPV4_HASH_EN |
  7232. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7233. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7234. udelay(10);
  7235. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7236. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7237. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7238. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7239. udelay(10);
  7240. }
  7241. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7242. udelay(10);
  7243. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7244. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7245. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7246. /* Set drive transmission level to 1.2V */
  7247. /* only if the signal pre-emphasis bit is not set */
  7248. val = tr32(MAC_SERDES_CFG);
  7249. val &= 0xfffff000;
  7250. val |= 0x880;
  7251. tw32(MAC_SERDES_CFG, val);
  7252. }
  7253. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7254. tw32(MAC_SERDES_CFG, 0x616000);
  7255. }
  7256. /* Prevent chip from dropping frames when flow control
  7257. * is enabled.
  7258. */
  7259. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7260. val = 1;
  7261. else
  7262. val = 2;
  7263. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7264. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7265. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7266. /* Use hardware link auto-negotiation */
  7267. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  7268. }
  7269. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7270. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  7271. u32 tmp;
  7272. tmp = tr32(SERDES_RX_CTRL);
  7273. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7274. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7275. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7276. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7277. }
  7278. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  7279. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7280. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7281. tp->link_config.speed = tp->link_config.orig_speed;
  7282. tp->link_config.duplex = tp->link_config.orig_duplex;
  7283. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7284. }
  7285. err = tg3_setup_phy(tp, 0);
  7286. if (err)
  7287. return err;
  7288. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7289. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7290. u32 tmp;
  7291. /* Clear CRC stats. */
  7292. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7293. tg3_writephy(tp, MII_TG3_TEST1,
  7294. tmp | MII_TG3_TEST1_CRC_EN);
  7295. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7296. }
  7297. }
  7298. }
  7299. __tg3_set_rx_mode(tp->dev);
  7300. /* Initialize receive rules. */
  7301. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7302. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7303. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7304. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7305. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  7306. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  7307. limit = 8;
  7308. else
  7309. limit = 16;
  7310. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  7311. limit -= 4;
  7312. switch (limit) {
  7313. case 16:
  7314. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7315. case 15:
  7316. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7317. case 14:
  7318. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7319. case 13:
  7320. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7321. case 12:
  7322. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7323. case 11:
  7324. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7325. case 10:
  7326. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7327. case 9:
  7328. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7329. case 8:
  7330. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7331. case 7:
  7332. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7333. case 6:
  7334. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7335. case 5:
  7336. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7337. case 4:
  7338. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7339. case 3:
  7340. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7341. case 2:
  7342. case 1:
  7343. default:
  7344. break;
  7345. }
  7346. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  7347. /* Write our heartbeat update interval to APE. */
  7348. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7349. APE_HOST_HEARTBEAT_INT_DISABLE);
  7350. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7351. return 0;
  7352. }
  7353. /* Called at device open time to get the chip ready for
  7354. * packet processing. Invoked with tp->lock held.
  7355. */
  7356. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7357. {
  7358. tg3_switch_clocks(tp);
  7359. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7360. return tg3_reset_hw(tp, reset_phy);
  7361. }
  7362. #define TG3_STAT_ADD32(PSTAT, REG) \
  7363. do { u32 __val = tr32(REG); \
  7364. (PSTAT)->low += __val; \
  7365. if ((PSTAT)->low < __val) \
  7366. (PSTAT)->high += 1; \
  7367. } while (0)
  7368. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7369. {
  7370. struct tg3_hw_stats *sp = tp->hw_stats;
  7371. if (!netif_carrier_ok(tp->dev))
  7372. return;
  7373. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7374. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7375. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7376. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7377. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7378. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7379. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7380. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7381. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7382. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7383. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7384. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7385. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7386. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7387. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7388. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7389. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7390. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7391. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7392. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7393. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7394. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7395. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7396. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7397. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7398. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7399. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7400. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7401. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  7402. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7403. } else {
  7404. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7405. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7406. if (val) {
  7407. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7408. sp->rx_discards.low += val;
  7409. if (sp->rx_discards.low < val)
  7410. sp->rx_discards.high += 1;
  7411. }
  7412. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7413. }
  7414. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7415. }
  7416. static void tg3_timer(unsigned long __opaque)
  7417. {
  7418. struct tg3 *tp = (struct tg3 *) __opaque;
  7419. if (tp->irq_sync)
  7420. goto restart_timer;
  7421. spin_lock(&tp->lock);
  7422. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7423. /* All of this garbage is because when using non-tagged
  7424. * IRQ status the mailbox/status_block protocol the chip
  7425. * uses with the cpu is race prone.
  7426. */
  7427. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7428. tw32(GRC_LOCAL_CTRL,
  7429. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7430. } else {
  7431. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7432. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7433. }
  7434. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7435. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7436. spin_unlock(&tp->lock);
  7437. schedule_work(&tp->reset_task);
  7438. return;
  7439. }
  7440. }
  7441. /* This part only runs once per second. */
  7442. if (!--tp->timer_counter) {
  7443. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7444. tg3_periodic_fetch_stats(tp);
  7445. if (tp->setlpicnt && !--tp->setlpicnt) {
  7446. u32 val = tr32(TG3_CPMU_EEE_MODE);
  7447. tw32(TG3_CPMU_EEE_MODE,
  7448. val | TG3_CPMU_EEEMD_LPI_ENABLE);
  7449. }
  7450. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7451. u32 mac_stat;
  7452. int phy_event;
  7453. mac_stat = tr32(MAC_STATUS);
  7454. phy_event = 0;
  7455. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7456. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7457. phy_event = 1;
  7458. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7459. phy_event = 1;
  7460. if (phy_event)
  7461. tg3_setup_phy(tp, 0);
  7462. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7463. u32 mac_stat = tr32(MAC_STATUS);
  7464. int need_setup = 0;
  7465. if (netif_carrier_ok(tp->dev) &&
  7466. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7467. need_setup = 1;
  7468. }
  7469. if (!netif_carrier_ok(tp->dev) &&
  7470. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7471. MAC_STATUS_SIGNAL_DET))) {
  7472. need_setup = 1;
  7473. }
  7474. if (need_setup) {
  7475. if (!tp->serdes_counter) {
  7476. tw32_f(MAC_MODE,
  7477. (tp->mac_mode &
  7478. ~MAC_MODE_PORT_MODE_MASK));
  7479. udelay(40);
  7480. tw32_f(MAC_MODE, tp->mac_mode);
  7481. udelay(40);
  7482. }
  7483. tg3_setup_phy(tp, 0);
  7484. }
  7485. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7486. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7487. tg3_serdes_parallel_detect(tp);
  7488. }
  7489. tp->timer_counter = tp->timer_multiplier;
  7490. }
  7491. /* Heartbeat is only sent once every 2 seconds.
  7492. *
  7493. * The heartbeat is to tell the ASF firmware that the host
  7494. * driver is still alive. In the event that the OS crashes,
  7495. * ASF needs to reset the hardware to free up the FIFO space
  7496. * that may be filled with rx packets destined for the host.
  7497. * If the FIFO is full, ASF will no longer function properly.
  7498. *
  7499. * Unintended resets have been reported on real time kernels
  7500. * where the timer doesn't run on time. Netpoll will also have
  7501. * same problem.
  7502. *
  7503. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7504. * to check the ring condition when the heartbeat is expiring
  7505. * before doing the reset. This will prevent most unintended
  7506. * resets.
  7507. */
  7508. if (!--tp->asf_counter) {
  7509. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7510. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7511. tg3_wait_for_event_ack(tp);
  7512. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7513. FWCMD_NICDRV_ALIVE3);
  7514. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7515. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7516. TG3_FW_UPDATE_TIMEOUT_SEC);
  7517. tg3_generate_fw_event(tp);
  7518. }
  7519. tp->asf_counter = tp->asf_multiplier;
  7520. }
  7521. spin_unlock(&tp->lock);
  7522. restart_timer:
  7523. tp->timer.expires = jiffies + tp->timer_offset;
  7524. add_timer(&tp->timer);
  7525. }
  7526. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7527. {
  7528. irq_handler_t fn;
  7529. unsigned long flags;
  7530. char *name;
  7531. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7532. if (tp->irq_cnt == 1)
  7533. name = tp->dev->name;
  7534. else {
  7535. name = &tnapi->irq_lbl[0];
  7536. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7537. name[IFNAMSIZ-1] = 0;
  7538. }
  7539. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7540. fn = tg3_msi;
  7541. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7542. fn = tg3_msi_1shot;
  7543. flags = 0;
  7544. } else {
  7545. fn = tg3_interrupt;
  7546. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7547. fn = tg3_interrupt_tagged;
  7548. flags = IRQF_SHARED;
  7549. }
  7550. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7551. }
  7552. static int tg3_test_interrupt(struct tg3 *tp)
  7553. {
  7554. struct tg3_napi *tnapi = &tp->napi[0];
  7555. struct net_device *dev = tp->dev;
  7556. int err, i, intr_ok = 0;
  7557. u32 val;
  7558. if (!netif_running(dev))
  7559. return -ENODEV;
  7560. tg3_disable_ints(tp);
  7561. free_irq(tnapi->irq_vec, tnapi);
  7562. /*
  7563. * Turn off MSI one shot mode. Otherwise this test has no
  7564. * observable way to know whether the interrupt was delivered.
  7565. */
  7566. if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  7567. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7568. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7569. tw32(MSGINT_MODE, val);
  7570. }
  7571. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7572. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7573. if (err)
  7574. return err;
  7575. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7576. tg3_enable_ints(tp);
  7577. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7578. tnapi->coal_now);
  7579. for (i = 0; i < 5; i++) {
  7580. u32 int_mbox, misc_host_ctrl;
  7581. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7582. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7583. if ((int_mbox != 0) ||
  7584. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7585. intr_ok = 1;
  7586. break;
  7587. }
  7588. msleep(10);
  7589. }
  7590. tg3_disable_ints(tp);
  7591. free_irq(tnapi->irq_vec, tnapi);
  7592. err = tg3_request_irq(tp, 0);
  7593. if (err)
  7594. return err;
  7595. if (intr_ok) {
  7596. /* Reenable MSI one shot mode. */
  7597. if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  7598. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7599. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7600. tw32(MSGINT_MODE, val);
  7601. }
  7602. return 0;
  7603. }
  7604. return -EIO;
  7605. }
  7606. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7607. * successfully restored
  7608. */
  7609. static int tg3_test_msi(struct tg3 *tp)
  7610. {
  7611. int err;
  7612. u16 pci_cmd;
  7613. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7614. return 0;
  7615. /* Turn off SERR reporting in case MSI terminates with Master
  7616. * Abort.
  7617. */
  7618. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7619. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7620. pci_cmd & ~PCI_COMMAND_SERR);
  7621. err = tg3_test_interrupt(tp);
  7622. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7623. if (!err)
  7624. return 0;
  7625. /* other failures */
  7626. if (err != -EIO)
  7627. return err;
  7628. /* MSI test failed, go back to INTx mode */
  7629. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7630. "to INTx mode. Please report this failure to the PCI "
  7631. "maintainer and include system chipset information\n");
  7632. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7633. pci_disable_msi(tp->pdev);
  7634. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7635. tp->napi[0].irq_vec = tp->pdev->irq;
  7636. err = tg3_request_irq(tp, 0);
  7637. if (err)
  7638. return err;
  7639. /* Need to reset the chip because the MSI cycle may have terminated
  7640. * with Master Abort.
  7641. */
  7642. tg3_full_lock(tp, 1);
  7643. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7644. err = tg3_init_hw(tp, 1);
  7645. tg3_full_unlock(tp);
  7646. if (err)
  7647. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7648. return err;
  7649. }
  7650. static int tg3_request_firmware(struct tg3 *tp)
  7651. {
  7652. const __be32 *fw_data;
  7653. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7654. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7655. tp->fw_needed);
  7656. return -ENOENT;
  7657. }
  7658. fw_data = (void *)tp->fw->data;
  7659. /* Firmware blob starts with version numbers, followed by
  7660. * start address and _full_ length including BSS sections
  7661. * (which must be longer than the actual data, of course
  7662. */
  7663. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7664. if (tp->fw_len < (tp->fw->size - 12)) {
  7665. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7666. tp->fw_len, tp->fw_needed);
  7667. release_firmware(tp->fw);
  7668. tp->fw = NULL;
  7669. return -EINVAL;
  7670. }
  7671. /* We no longer need firmware; we have it. */
  7672. tp->fw_needed = NULL;
  7673. return 0;
  7674. }
  7675. static bool tg3_enable_msix(struct tg3 *tp)
  7676. {
  7677. int i, rc, cpus = num_online_cpus();
  7678. struct msix_entry msix_ent[tp->irq_max];
  7679. if (cpus == 1)
  7680. /* Just fallback to the simpler MSI mode. */
  7681. return false;
  7682. /*
  7683. * We want as many rx rings enabled as there are cpus.
  7684. * The first MSIX vector only deals with link interrupts, etc,
  7685. * so we add one to the number of vectors we are requesting.
  7686. */
  7687. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7688. for (i = 0; i < tp->irq_max; i++) {
  7689. msix_ent[i].entry = i;
  7690. msix_ent[i].vector = 0;
  7691. }
  7692. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7693. if (rc < 0) {
  7694. return false;
  7695. } else if (rc != 0) {
  7696. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7697. return false;
  7698. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7699. tp->irq_cnt, rc);
  7700. tp->irq_cnt = rc;
  7701. }
  7702. for (i = 0; i < tp->irq_max; i++)
  7703. tp->napi[i].irq_vec = msix_ent[i].vector;
  7704. netif_set_real_num_tx_queues(tp->dev, 1);
  7705. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7706. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7707. pci_disable_msix(tp->pdev);
  7708. return false;
  7709. }
  7710. if (tp->irq_cnt > 1) {
  7711. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7712. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7713. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7714. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7715. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7716. }
  7717. }
  7718. return true;
  7719. }
  7720. static void tg3_ints_init(struct tg3 *tp)
  7721. {
  7722. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7723. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7724. /* All MSI supporting chips should support tagged
  7725. * status. Assert that this is the case.
  7726. */
  7727. netdev_warn(tp->dev,
  7728. "MSI without TAGGED_STATUS? Not using MSI\n");
  7729. goto defcfg;
  7730. }
  7731. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7732. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7733. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7734. pci_enable_msi(tp->pdev) == 0)
  7735. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7736. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7737. u32 msi_mode = tr32(MSGINT_MODE);
  7738. if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
  7739. tp->irq_cnt > 1)
  7740. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7741. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7742. }
  7743. defcfg:
  7744. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7745. tp->irq_cnt = 1;
  7746. tp->napi[0].irq_vec = tp->pdev->irq;
  7747. netif_set_real_num_tx_queues(tp->dev, 1);
  7748. netif_set_real_num_rx_queues(tp->dev, 1);
  7749. }
  7750. }
  7751. static void tg3_ints_fini(struct tg3 *tp)
  7752. {
  7753. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7754. pci_disable_msix(tp->pdev);
  7755. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7756. pci_disable_msi(tp->pdev);
  7757. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7758. tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
  7759. }
  7760. static int tg3_open(struct net_device *dev)
  7761. {
  7762. struct tg3 *tp = netdev_priv(dev);
  7763. int i, err;
  7764. if (tp->fw_needed) {
  7765. err = tg3_request_firmware(tp);
  7766. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7767. if (err)
  7768. return err;
  7769. } else if (err) {
  7770. netdev_warn(tp->dev, "TSO capability disabled\n");
  7771. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7772. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7773. netdev_notice(tp->dev, "TSO capability restored\n");
  7774. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7775. }
  7776. }
  7777. netif_carrier_off(tp->dev);
  7778. err = tg3_power_up(tp);
  7779. if (err)
  7780. return err;
  7781. tg3_full_lock(tp, 0);
  7782. tg3_disable_ints(tp);
  7783. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7784. tg3_full_unlock(tp);
  7785. /*
  7786. * Setup interrupts first so we know how
  7787. * many NAPI resources to allocate
  7788. */
  7789. tg3_ints_init(tp);
  7790. /* The placement of this call is tied
  7791. * to the setup and use of Host TX descriptors.
  7792. */
  7793. err = tg3_alloc_consistent(tp);
  7794. if (err)
  7795. goto err_out1;
  7796. tg3_napi_init(tp);
  7797. tg3_napi_enable(tp);
  7798. for (i = 0; i < tp->irq_cnt; i++) {
  7799. struct tg3_napi *tnapi = &tp->napi[i];
  7800. err = tg3_request_irq(tp, i);
  7801. if (err) {
  7802. for (i--; i >= 0; i--)
  7803. free_irq(tnapi->irq_vec, tnapi);
  7804. break;
  7805. }
  7806. }
  7807. if (err)
  7808. goto err_out2;
  7809. tg3_full_lock(tp, 0);
  7810. err = tg3_init_hw(tp, 1);
  7811. if (err) {
  7812. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7813. tg3_free_rings(tp);
  7814. } else {
  7815. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7816. tp->timer_offset = HZ;
  7817. else
  7818. tp->timer_offset = HZ / 10;
  7819. BUG_ON(tp->timer_offset > HZ);
  7820. tp->timer_counter = tp->timer_multiplier =
  7821. (HZ / tp->timer_offset);
  7822. tp->asf_counter = tp->asf_multiplier =
  7823. ((HZ / tp->timer_offset) * 2);
  7824. init_timer(&tp->timer);
  7825. tp->timer.expires = jiffies + tp->timer_offset;
  7826. tp->timer.data = (unsigned long) tp;
  7827. tp->timer.function = tg3_timer;
  7828. }
  7829. tg3_full_unlock(tp);
  7830. if (err)
  7831. goto err_out3;
  7832. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7833. err = tg3_test_msi(tp);
  7834. if (err) {
  7835. tg3_full_lock(tp, 0);
  7836. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7837. tg3_free_rings(tp);
  7838. tg3_full_unlock(tp);
  7839. goto err_out2;
  7840. }
  7841. if (!(tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  7842. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7843. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7844. tw32(PCIE_TRANSACTION_CFG,
  7845. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7846. }
  7847. }
  7848. tg3_phy_start(tp);
  7849. tg3_full_lock(tp, 0);
  7850. add_timer(&tp->timer);
  7851. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7852. tg3_enable_ints(tp);
  7853. tg3_full_unlock(tp);
  7854. netif_tx_start_all_queues(dev);
  7855. return 0;
  7856. err_out3:
  7857. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7858. struct tg3_napi *tnapi = &tp->napi[i];
  7859. free_irq(tnapi->irq_vec, tnapi);
  7860. }
  7861. err_out2:
  7862. tg3_napi_disable(tp);
  7863. tg3_napi_fini(tp);
  7864. tg3_free_consistent(tp);
  7865. err_out1:
  7866. tg3_ints_fini(tp);
  7867. return err;
  7868. }
  7869. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7870. struct rtnl_link_stats64 *);
  7871. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7872. static int tg3_close(struct net_device *dev)
  7873. {
  7874. int i;
  7875. struct tg3 *tp = netdev_priv(dev);
  7876. tg3_napi_disable(tp);
  7877. cancel_work_sync(&tp->reset_task);
  7878. netif_tx_stop_all_queues(dev);
  7879. del_timer_sync(&tp->timer);
  7880. tg3_phy_stop(tp);
  7881. tg3_full_lock(tp, 1);
  7882. tg3_disable_ints(tp);
  7883. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7884. tg3_free_rings(tp);
  7885. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7886. tg3_full_unlock(tp);
  7887. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7888. struct tg3_napi *tnapi = &tp->napi[i];
  7889. free_irq(tnapi->irq_vec, tnapi);
  7890. }
  7891. tg3_ints_fini(tp);
  7892. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7893. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7894. sizeof(tp->estats_prev));
  7895. tg3_napi_fini(tp);
  7896. tg3_free_consistent(tp);
  7897. tg3_power_down(tp);
  7898. netif_carrier_off(tp->dev);
  7899. return 0;
  7900. }
  7901. static inline u64 get_stat64(tg3_stat64_t *val)
  7902. {
  7903. return ((u64)val->high << 32) | ((u64)val->low);
  7904. }
  7905. static u64 calc_crc_errors(struct tg3 *tp)
  7906. {
  7907. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7908. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7909. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7910. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7911. u32 val;
  7912. spin_lock_bh(&tp->lock);
  7913. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7914. tg3_writephy(tp, MII_TG3_TEST1,
  7915. val | MII_TG3_TEST1_CRC_EN);
  7916. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7917. } else
  7918. val = 0;
  7919. spin_unlock_bh(&tp->lock);
  7920. tp->phy_crc_errors += val;
  7921. return tp->phy_crc_errors;
  7922. }
  7923. return get_stat64(&hw_stats->rx_fcs_errors);
  7924. }
  7925. #define ESTAT_ADD(member) \
  7926. estats->member = old_estats->member + \
  7927. get_stat64(&hw_stats->member)
  7928. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7929. {
  7930. struct tg3_ethtool_stats *estats = &tp->estats;
  7931. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7932. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7933. if (!hw_stats)
  7934. return old_estats;
  7935. ESTAT_ADD(rx_octets);
  7936. ESTAT_ADD(rx_fragments);
  7937. ESTAT_ADD(rx_ucast_packets);
  7938. ESTAT_ADD(rx_mcast_packets);
  7939. ESTAT_ADD(rx_bcast_packets);
  7940. ESTAT_ADD(rx_fcs_errors);
  7941. ESTAT_ADD(rx_align_errors);
  7942. ESTAT_ADD(rx_xon_pause_rcvd);
  7943. ESTAT_ADD(rx_xoff_pause_rcvd);
  7944. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7945. ESTAT_ADD(rx_xoff_entered);
  7946. ESTAT_ADD(rx_frame_too_long_errors);
  7947. ESTAT_ADD(rx_jabbers);
  7948. ESTAT_ADD(rx_undersize_packets);
  7949. ESTAT_ADD(rx_in_length_errors);
  7950. ESTAT_ADD(rx_out_length_errors);
  7951. ESTAT_ADD(rx_64_or_less_octet_packets);
  7952. ESTAT_ADD(rx_65_to_127_octet_packets);
  7953. ESTAT_ADD(rx_128_to_255_octet_packets);
  7954. ESTAT_ADD(rx_256_to_511_octet_packets);
  7955. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7956. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7957. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7958. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7959. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7960. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7961. ESTAT_ADD(tx_octets);
  7962. ESTAT_ADD(tx_collisions);
  7963. ESTAT_ADD(tx_xon_sent);
  7964. ESTAT_ADD(tx_xoff_sent);
  7965. ESTAT_ADD(tx_flow_control);
  7966. ESTAT_ADD(tx_mac_errors);
  7967. ESTAT_ADD(tx_single_collisions);
  7968. ESTAT_ADD(tx_mult_collisions);
  7969. ESTAT_ADD(tx_deferred);
  7970. ESTAT_ADD(tx_excessive_collisions);
  7971. ESTAT_ADD(tx_late_collisions);
  7972. ESTAT_ADD(tx_collide_2times);
  7973. ESTAT_ADD(tx_collide_3times);
  7974. ESTAT_ADD(tx_collide_4times);
  7975. ESTAT_ADD(tx_collide_5times);
  7976. ESTAT_ADD(tx_collide_6times);
  7977. ESTAT_ADD(tx_collide_7times);
  7978. ESTAT_ADD(tx_collide_8times);
  7979. ESTAT_ADD(tx_collide_9times);
  7980. ESTAT_ADD(tx_collide_10times);
  7981. ESTAT_ADD(tx_collide_11times);
  7982. ESTAT_ADD(tx_collide_12times);
  7983. ESTAT_ADD(tx_collide_13times);
  7984. ESTAT_ADD(tx_collide_14times);
  7985. ESTAT_ADD(tx_collide_15times);
  7986. ESTAT_ADD(tx_ucast_packets);
  7987. ESTAT_ADD(tx_mcast_packets);
  7988. ESTAT_ADD(tx_bcast_packets);
  7989. ESTAT_ADD(tx_carrier_sense_errors);
  7990. ESTAT_ADD(tx_discards);
  7991. ESTAT_ADD(tx_errors);
  7992. ESTAT_ADD(dma_writeq_full);
  7993. ESTAT_ADD(dma_write_prioq_full);
  7994. ESTAT_ADD(rxbds_empty);
  7995. ESTAT_ADD(rx_discards);
  7996. ESTAT_ADD(rx_errors);
  7997. ESTAT_ADD(rx_threshold_hit);
  7998. ESTAT_ADD(dma_readq_full);
  7999. ESTAT_ADD(dma_read_prioq_full);
  8000. ESTAT_ADD(tx_comp_queue_full);
  8001. ESTAT_ADD(ring_set_send_prod_index);
  8002. ESTAT_ADD(ring_status_update);
  8003. ESTAT_ADD(nic_irqs);
  8004. ESTAT_ADD(nic_avoided_irqs);
  8005. ESTAT_ADD(nic_tx_threshold_hit);
  8006. return estats;
  8007. }
  8008. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  8009. struct rtnl_link_stats64 *stats)
  8010. {
  8011. struct tg3 *tp = netdev_priv(dev);
  8012. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8013. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8014. if (!hw_stats)
  8015. return old_stats;
  8016. stats->rx_packets = old_stats->rx_packets +
  8017. get_stat64(&hw_stats->rx_ucast_packets) +
  8018. get_stat64(&hw_stats->rx_mcast_packets) +
  8019. get_stat64(&hw_stats->rx_bcast_packets);
  8020. stats->tx_packets = old_stats->tx_packets +
  8021. get_stat64(&hw_stats->tx_ucast_packets) +
  8022. get_stat64(&hw_stats->tx_mcast_packets) +
  8023. get_stat64(&hw_stats->tx_bcast_packets);
  8024. stats->rx_bytes = old_stats->rx_bytes +
  8025. get_stat64(&hw_stats->rx_octets);
  8026. stats->tx_bytes = old_stats->tx_bytes +
  8027. get_stat64(&hw_stats->tx_octets);
  8028. stats->rx_errors = old_stats->rx_errors +
  8029. get_stat64(&hw_stats->rx_errors);
  8030. stats->tx_errors = old_stats->tx_errors +
  8031. get_stat64(&hw_stats->tx_errors) +
  8032. get_stat64(&hw_stats->tx_mac_errors) +
  8033. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8034. get_stat64(&hw_stats->tx_discards);
  8035. stats->multicast = old_stats->multicast +
  8036. get_stat64(&hw_stats->rx_mcast_packets);
  8037. stats->collisions = old_stats->collisions +
  8038. get_stat64(&hw_stats->tx_collisions);
  8039. stats->rx_length_errors = old_stats->rx_length_errors +
  8040. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8041. get_stat64(&hw_stats->rx_undersize_packets);
  8042. stats->rx_over_errors = old_stats->rx_over_errors +
  8043. get_stat64(&hw_stats->rxbds_empty);
  8044. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8045. get_stat64(&hw_stats->rx_align_errors);
  8046. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8047. get_stat64(&hw_stats->tx_discards);
  8048. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8049. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8050. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8051. calc_crc_errors(tp);
  8052. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8053. get_stat64(&hw_stats->rx_discards);
  8054. stats->rx_dropped = tp->rx_dropped;
  8055. return stats;
  8056. }
  8057. static inline u32 calc_crc(unsigned char *buf, int len)
  8058. {
  8059. u32 reg;
  8060. u32 tmp;
  8061. int j, k;
  8062. reg = 0xffffffff;
  8063. for (j = 0; j < len; j++) {
  8064. reg ^= buf[j];
  8065. for (k = 0; k < 8; k++) {
  8066. tmp = reg & 0x01;
  8067. reg >>= 1;
  8068. if (tmp)
  8069. reg ^= 0xedb88320;
  8070. }
  8071. }
  8072. return ~reg;
  8073. }
  8074. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  8075. {
  8076. /* accept or reject all multicast frames */
  8077. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  8078. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  8079. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  8080. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  8081. }
  8082. static void __tg3_set_rx_mode(struct net_device *dev)
  8083. {
  8084. struct tg3 *tp = netdev_priv(dev);
  8085. u32 rx_mode;
  8086. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  8087. RX_MODE_KEEP_VLAN_TAG);
  8088. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  8089. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  8090. * flag clear.
  8091. */
  8092. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  8093. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  8094. #endif
  8095. if (dev->flags & IFF_PROMISC) {
  8096. /* Promiscuous mode. */
  8097. rx_mode |= RX_MODE_PROMISC;
  8098. } else if (dev->flags & IFF_ALLMULTI) {
  8099. /* Accept all multicast. */
  8100. tg3_set_multi(tp, 1);
  8101. } else if (netdev_mc_empty(dev)) {
  8102. /* Reject all multicast. */
  8103. tg3_set_multi(tp, 0);
  8104. } else {
  8105. /* Accept one or more multicast(s). */
  8106. struct netdev_hw_addr *ha;
  8107. u32 mc_filter[4] = { 0, };
  8108. u32 regidx;
  8109. u32 bit;
  8110. u32 crc;
  8111. netdev_for_each_mc_addr(ha, dev) {
  8112. crc = calc_crc(ha->addr, ETH_ALEN);
  8113. bit = ~crc & 0x7f;
  8114. regidx = (bit & 0x60) >> 5;
  8115. bit &= 0x1f;
  8116. mc_filter[regidx] |= (1 << bit);
  8117. }
  8118. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8119. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8120. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8121. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8122. }
  8123. if (rx_mode != tp->rx_mode) {
  8124. tp->rx_mode = rx_mode;
  8125. tw32_f(MAC_RX_MODE, rx_mode);
  8126. udelay(10);
  8127. }
  8128. }
  8129. static void tg3_set_rx_mode(struct net_device *dev)
  8130. {
  8131. struct tg3 *tp = netdev_priv(dev);
  8132. if (!netif_running(dev))
  8133. return;
  8134. tg3_full_lock(tp, 0);
  8135. __tg3_set_rx_mode(dev);
  8136. tg3_full_unlock(tp);
  8137. }
  8138. static int tg3_get_regs_len(struct net_device *dev)
  8139. {
  8140. return TG3_REG_BLK_SIZE;
  8141. }
  8142. static void tg3_get_regs(struct net_device *dev,
  8143. struct ethtool_regs *regs, void *_p)
  8144. {
  8145. struct tg3 *tp = netdev_priv(dev);
  8146. regs->version = 0;
  8147. memset(_p, 0, TG3_REG_BLK_SIZE);
  8148. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8149. return;
  8150. tg3_full_lock(tp, 0);
  8151. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8152. tg3_full_unlock(tp);
  8153. }
  8154. static int tg3_get_eeprom_len(struct net_device *dev)
  8155. {
  8156. struct tg3 *tp = netdev_priv(dev);
  8157. return tp->nvram_size;
  8158. }
  8159. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8160. {
  8161. struct tg3 *tp = netdev_priv(dev);
  8162. int ret;
  8163. u8 *pd;
  8164. u32 i, offset, len, b_offset, b_count;
  8165. __be32 val;
  8166. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8167. return -EINVAL;
  8168. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8169. return -EAGAIN;
  8170. offset = eeprom->offset;
  8171. len = eeprom->len;
  8172. eeprom->len = 0;
  8173. eeprom->magic = TG3_EEPROM_MAGIC;
  8174. if (offset & 3) {
  8175. /* adjustments to start on required 4 byte boundary */
  8176. b_offset = offset & 3;
  8177. b_count = 4 - b_offset;
  8178. if (b_count > len) {
  8179. /* i.e. offset=1 len=2 */
  8180. b_count = len;
  8181. }
  8182. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8183. if (ret)
  8184. return ret;
  8185. memcpy(data, ((char *)&val) + b_offset, b_count);
  8186. len -= b_count;
  8187. offset += b_count;
  8188. eeprom->len += b_count;
  8189. }
  8190. /* read bytes up to the last 4 byte boundary */
  8191. pd = &data[eeprom->len];
  8192. for (i = 0; i < (len - (len & 3)); i += 4) {
  8193. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8194. if (ret) {
  8195. eeprom->len += i;
  8196. return ret;
  8197. }
  8198. memcpy(pd + i, &val, 4);
  8199. }
  8200. eeprom->len += i;
  8201. if (len & 3) {
  8202. /* read last bytes not ending on 4 byte boundary */
  8203. pd = &data[eeprom->len];
  8204. b_count = len & 3;
  8205. b_offset = offset + len - b_count;
  8206. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8207. if (ret)
  8208. return ret;
  8209. memcpy(pd, &val, b_count);
  8210. eeprom->len += b_count;
  8211. }
  8212. return 0;
  8213. }
  8214. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8215. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8216. {
  8217. struct tg3 *tp = netdev_priv(dev);
  8218. int ret;
  8219. u32 offset, len, b_offset, odd_len;
  8220. u8 *buf;
  8221. __be32 start, end;
  8222. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8223. return -EAGAIN;
  8224. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8225. eeprom->magic != TG3_EEPROM_MAGIC)
  8226. return -EINVAL;
  8227. offset = eeprom->offset;
  8228. len = eeprom->len;
  8229. if ((b_offset = (offset & 3))) {
  8230. /* adjustments to start on required 4 byte boundary */
  8231. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8232. if (ret)
  8233. return ret;
  8234. len += b_offset;
  8235. offset &= ~3;
  8236. if (len < 4)
  8237. len = 4;
  8238. }
  8239. odd_len = 0;
  8240. if (len & 3) {
  8241. /* adjustments to end on required 4 byte boundary */
  8242. odd_len = 1;
  8243. len = (len + 3) & ~3;
  8244. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8245. if (ret)
  8246. return ret;
  8247. }
  8248. buf = data;
  8249. if (b_offset || odd_len) {
  8250. buf = kmalloc(len, GFP_KERNEL);
  8251. if (!buf)
  8252. return -ENOMEM;
  8253. if (b_offset)
  8254. memcpy(buf, &start, 4);
  8255. if (odd_len)
  8256. memcpy(buf+len-4, &end, 4);
  8257. memcpy(buf + b_offset, data, eeprom->len);
  8258. }
  8259. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8260. if (buf != data)
  8261. kfree(buf);
  8262. return ret;
  8263. }
  8264. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8265. {
  8266. struct tg3 *tp = netdev_priv(dev);
  8267. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8268. struct phy_device *phydev;
  8269. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8270. return -EAGAIN;
  8271. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8272. return phy_ethtool_gset(phydev, cmd);
  8273. }
  8274. cmd->supported = (SUPPORTED_Autoneg);
  8275. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8276. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8277. SUPPORTED_1000baseT_Full);
  8278. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8279. cmd->supported |= (SUPPORTED_100baseT_Half |
  8280. SUPPORTED_100baseT_Full |
  8281. SUPPORTED_10baseT_Half |
  8282. SUPPORTED_10baseT_Full |
  8283. SUPPORTED_TP);
  8284. cmd->port = PORT_TP;
  8285. } else {
  8286. cmd->supported |= SUPPORTED_FIBRE;
  8287. cmd->port = PORT_FIBRE;
  8288. }
  8289. cmd->advertising = tp->link_config.advertising;
  8290. if (netif_running(dev)) {
  8291. cmd->speed = tp->link_config.active_speed;
  8292. cmd->duplex = tp->link_config.active_duplex;
  8293. } else {
  8294. cmd->speed = SPEED_INVALID;
  8295. cmd->duplex = DUPLEX_INVALID;
  8296. }
  8297. cmd->phy_address = tp->phy_addr;
  8298. cmd->transceiver = XCVR_INTERNAL;
  8299. cmd->autoneg = tp->link_config.autoneg;
  8300. cmd->maxtxpkt = 0;
  8301. cmd->maxrxpkt = 0;
  8302. return 0;
  8303. }
  8304. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8305. {
  8306. struct tg3 *tp = netdev_priv(dev);
  8307. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8308. struct phy_device *phydev;
  8309. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8310. return -EAGAIN;
  8311. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8312. return phy_ethtool_sset(phydev, cmd);
  8313. }
  8314. if (cmd->autoneg != AUTONEG_ENABLE &&
  8315. cmd->autoneg != AUTONEG_DISABLE)
  8316. return -EINVAL;
  8317. if (cmd->autoneg == AUTONEG_DISABLE &&
  8318. cmd->duplex != DUPLEX_FULL &&
  8319. cmd->duplex != DUPLEX_HALF)
  8320. return -EINVAL;
  8321. if (cmd->autoneg == AUTONEG_ENABLE) {
  8322. u32 mask = ADVERTISED_Autoneg |
  8323. ADVERTISED_Pause |
  8324. ADVERTISED_Asym_Pause;
  8325. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8326. mask |= ADVERTISED_1000baseT_Half |
  8327. ADVERTISED_1000baseT_Full;
  8328. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8329. mask |= ADVERTISED_100baseT_Half |
  8330. ADVERTISED_100baseT_Full |
  8331. ADVERTISED_10baseT_Half |
  8332. ADVERTISED_10baseT_Full |
  8333. ADVERTISED_TP;
  8334. else
  8335. mask |= ADVERTISED_FIBRE;
  8336. if (cmd->advertising & ~mask)
  8337. return -EINVAL;
  8338. mask &= (ADVERTISED_1000baseT_Half |
  8339. ADVERTISED_1000baseT_Full |
  8340. ADVERTISED_100baseT_Half |
  8341. ADVERTISED_100baseT_Full |
  8342. ADVERTISED_10baseT_Half |
  8343. ADVERTISED_10baseT_Full);
  8344. cmd->advertising &= mask;
  8345. } else {
  8346. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8347. if (cmd->speed != SPEED_1000)
  8348. return -EINVAL;
  8349. if (cmd->duplex != DUPLEX_FULL)
  8350. return -EINVAL;
  8351. } else {
  8352. if (cmd->speed != SPEED_100 &&
  8353. cmd->speed != SPEED_10)
  8354. return -EINVAL;
  8355. }
  8356. }
  8357. tg3_full_lock(tp, 0);
  8358. tp->link_config.autoneg = cmd->autoneg;
  8359. if (cmd->autoneg == AUTONEG_ENABLE) {
  8360. tp->link_config.advertising = (cmd->advertising |
  8361. ADVERTISED_Autoneg);
  8362. tp->link_config.speed = SPEED_INVALID;
  8363. tp->link_config.duplex = DUPLEX_INVALID;
  8364. } else {
  8365. tp->link_config.advertising = 0;
  8366. tp->link_config.speed = cmd->speed;
  8367. tp->link_config.duplex = cmd->duplex;
  8368. }
  8369. tp->link_config.orig_speed = tp->link_config.speed;
  8370. tp->link_config.orig_duplex = tp->link_config.duplex;
  8371. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8372. if (netif_running(dev))
  8373. tg3_setup_phy(tp, 1);
  8374. tg3_full_unlock(tp);
  8375. return 0;
  8376. }
  8377. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8378. {
  8379. struct tg3 *tp = netdev_priv(dev);
  8380. strcpy(info->driver, DRV_MODULE_NAME);
  8381. strcpy(info->version, DRV_MODULE_VERSION);
  8382. strcpy(info->fw_version, tp->fw_ver);
  8383. strcpy(info->bus_info, pci_name(tp->pdev));
  8384. }
  8385. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8386. {
  8387. struct tg3 *tp = netdev_priv(dev);
  8388. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8389. device_can_wakeup(&tp->pdev->dev))
  8390. wol->supported = WAKE_MAGIC;
  8391. else
  8392. wol->supported = 0;
  8393. wol->wolopts = 0;
  8394. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8395. device_can_wakeup(&tp->pdev->dev))
  8396. wol->wolopts = WAKE_MAGIC;
  8397. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8398. }
  8399. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8400. {
  8401. struct tg3 *tp = netdev_priv(dev);
  8402. struct device *dp = &tp->pdev->dev;
  8403. if (wol->wolopts & ~WAKE_MAGIC)
  8404. return -EINVAL;
  8405. if ((wol->wolopts & WAKE_MAGIC) &&
  8406. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8407. return -EINVAL;
  8408. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8409. spin_lock_bh(&tp->lock);
  8410. if (device_may_wakeup(dp))
  8411. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8412. else
  8413. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8414. spin_unlock_bh(&tp->lock);
  8415. return 0;
  8416. }
  8417. static u32 tg3_get_msglevel(struct net_device *dev)
  8418. {
  8419. struct tg3 *tp = netdev_priv(dev);
  8420. return tp->msg_enable;
  8421. }
  8422. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8423. {
  8424. struct tg3 *tp = netdev_priv(dev);
  8425. tp->msg_enable = value;
  8426. }
  8427. static int tg3_nway_reset(struct net_device *dev)
  8428. {
  8429. struct tg3 *tp = netdev_priv(dev);
  8430. int r;
  8431. if (!netif_running(dev))
  8432. return -EAGAIN;
  8433. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8434. return -EINVAL;
  8435. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8436. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8437. return -EAGAIN;
  8438. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8439. } else {
  8440. u32 bmcr;
  8441. spin_lock_bh(&tp->lock);
  8442. r = -EINVAL;
  8443. tg3_readphy(tp, MII_BMCR, &bmcr);
  8444. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8445. ((bmcr & BMCR_ANENABLE) ||
  8446. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8447. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8448. BMCR_ANENABLE);
  8449. r = 0;
  8450. }
  8451. spin_unlock_bh(&tp->lock);
  8452. }
  8453. return r;
  8454. }
  8455. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8456. {
  8457. struct tg3 *tp = netdev_priv(dev);
  8458. ering->rx_max_pending = tp->rx_std_ring_mask;
  8459. ering->rx_mini_max_pending = 0;
  8460. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8461. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8462. else
  8463. ering->rx_jumbo_max_pending = 0;
  8464. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8465. ering->rx_pending = tp->rx_pending;
  8466. ering->rx_mini_pending = 0;
  8467. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8468. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8469. else
  8470. ering->rx_jumbo_pending = 0;
  8471. ering->tx_pending = tp->napi[0].tx_pending;
  8472. }
  8473. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8474. {
  8475. struct tg3 *tp = netdev_priv(dev);
  8476. int i, irq_sync = 0, err = 0;
  8477. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8478. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8479. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8480. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8481. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8482. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8483. return -EINVAL;
  8484. if (netif_running(dev)) {
  8485. tg3_phy_stop(tp);
  8486. tg3_netif_stop(tp);
  8487. irq_sync = 1;
  8488. }
  8489. tg3_full_lock(tp, irq_sync);
  8490. tp->rx_pending = ering->rx_pending;
  8491. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8492. tp->rx_pending > 63)
  8493. tp->rx_pending = 63;
  8494. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8495. for (i = 0; i < tp->irq_max; i++)
  8496. tp->napi[i].tx_pending = ering->tx_pending;
  8497. if (netif_running(dev)) {
  8498. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8499. err = tg3_restart_hw(tp, 1);
  8500. if (!err)
  8501. tg3_netif_start(tp);
  8502. }
  8503. tg3_full_unlock(tp);
  8504. if (irq_sync && !err)
  8505. tg3_phy_start(tp);
  8506. return err;
  8507. }
  8508. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8509. {
  8510. struct tg3 *tp = netdev_priv(dev);
  8511. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8512. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8513. epause->rx_pause = 1;
  8514. else
  8515. epause->rx_pause = 0;
  8516. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8517. epause->tx_pause = 1;
  8518. else
  8519. epause->tx_pause = 0;
  8520. }
  8521. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8522. {
  8523. struct tg3 *tp = netdev_priv(dev);
  8524. int err = 0;
  8525. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8526. u32 newadv;
  8527. struct phy_device *phydev;
  8528. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8529. if (!(phydev->supported & SUPPORTED_Pause) ||
  8530. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8531. (epause->rx_pause != epause->tx_pause)))
  8532. return -EINVAL;
  8533. tp->link_config.flowctrl = 0;
  8534. if (epause->rx_pause) {
  8535. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8536. if (epause->tx_pause) {
  8537. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8538. newadv = ADVERTISED_Pause;
  8539. } else
  8540. newadv = ADVERTISED_Pause |
  8541. ADVERTISED_Asym_Pause;
  8542. } else if (epause->tx_pause) {
  8543. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8544. newadv = ADVERTISED_Asym_Pause;
  8545. } else
  8546. newadv = 0;
  8547. if (epause->autoneg)
  8548. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8549. else
  8550. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8551. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8552. u32 oldadv = phydev->advertising &
  8553. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8554. if (oldadv != newadv) {
  8555. phydev->advertising &=
  8556. ~(ADVERTISED_Pause |
  8557. ADVERTISED_Asym_Pause);
  8558. phydev->advertising |= newadv;
  8559. if (phydev->autoneg) {
  8560. /*
  8561. * Always renegotiate the link to
  8562. * inform our link partner of our
  8563. * flow control settings, even if the
  8564. * flow control is forced. Let
  8565. * tg3_adjust_link() do the final
  8566. * flow control setup.
  8567. */
  8568. return phy_start_aneg(phydev);
  8569. }
  8570. }
  8571. if (!epause->autoneg)
  8572. tg3_setup_flow_control(tp, 0, 0);
  8573. } else {
  8574. tp->link_config.orig_advertising &=
  8575. ~(ADVERTISED_Pause |
  8576. ADVERTISED_Asym_Pause);
  8577. tp->link_config.orig_advertising |= newadv;
  8578. }
  8579. } else {
  8580. int irq_sync = 0;
  8581. if (netif_running(dev)) {
  8582. tg3_netif_stop(tp);
  8583. irq_sync = 1;
  8584. }
  8585. tg3_full_lock(tp, irq_sync);
  8586. if (epause->autoneg)
  8587. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8588. else
  8589. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8590. if (epause->rx_pause)
  8591. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8592. else
  8593. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8594. if (epause->tx_pause)
  8595. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8596. else
  8597. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8598. if (netif_running(dev)) {
  8599. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8600. err = tg3_restart_hw(tp, 1);
  8601. if (!err)
  8602. tg3_netif_start(tp);
  8603. }
  8604. tg3_full_unlock(tp);
  8605. }
  8606. return err;
  8607. }
  8608. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8609. {
  8610. switch (sset) {
  8611. case ETH_SS_TEST:
  8612. return TG3_NUM_TEST;
  8613. case ETH_SS_STATS:
  8614. return TG3_NUM_STATS;
  8615. default:
  8616. return -EOPNOTSUPP;
  8617. }
  8618. }
  8619. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8620. {
  8621. switch (stringset) {
  8622. case ETH_SS_STATS:
  8623. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8624. break;
  8625. case ETH_SS_TEST:
  8626. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8627. break;
  8628. default:
  8629. WARN_ON(1); /* we need a WARN() */
  8630. break;
  8631. }
  8632. }
  8633. static int tg3_set_phys_id(struct net_device *dev,
  8634. enum ethtool_phys_id_state state)
  8635. {
  8636. struct tg3 *tp = netdev_priv(dev);
  8637. if (!netif_running(tp->dev))
  8638. return -EAGAIN;
  8639. switch (state) {
  8640. case ETHTOOL_ID_ACTIVE:
  8641. return 1; /* cycle on/off once per second */
  8642. case ETHTOOL_ID_ON:
  8643. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8644. LED_CTRL_1000MBPS_ON |
  8645. LED_CTRL_100MBPS_ON |
  8646. LED_CTRL_10MBPS_ON |
  8647. LED_CTRL_TRAFFIC_OVERRIDE |
  8648. LED_CTRL_TRAFFIC_BLINK |
  8649. LED_CTRL_TRAFFIC_LED);
  8650. break;
  8651. case ETHTOOL_ID_OFF:
  8652. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8653. LED_CTRL_TRAFFIC_OVERRIDE);
  8654. break;
  8655. case ETHTOOL_ID_INACTIVE:
  8656. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8657. break;
  8658. }
  8659. return 0;
  8660. }
  8661. static void tg3_get_ethtool_stats(struct net_device *dev,
  8662. struct ethtool_stats *estats, u64 *tmp_stats)
  8663. {
  8664. struct tg3 *tp = netdev_priv(dev);
  8665. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8666. }
  8667. static __be32 * tg3_vpd_readblock(struct tg3 *tp)
  8668. {
  8669. int i;
  8670. __be32 *buf;
  8671. u32 offset = 0, len = 0;
  8672. u32 magic, val;
  8673. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8674. tg3_nvram_read(tp, 0, &magic))
  8675. return NULL;
  8676. if (magic == TG3_EEPROM_MAGIC) {
  8677. for (offset = TG3_NVM_DIR_START;
  8678. offset < TG3_NVM_DIR_END;
  8679. offset += TG3_NVM_DIRENT_SIZE) {
  8680. if (tg3_nvram_read(tp, offset, &val))
  8681. return NULL;
  8682. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8683. TG3_NVM_DIRTYPE_EXTVPD)
  8684. break;
  8685. }
  8686. if (offset != TG3_NVM_DIR_END) {
  8687. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8688. if (tg3_nvram_read(tp, offset + 4, &offset))
  8689. return NULL;
  8690. offset = tg3_nvram_logical_addr(tp, offset);
  8691. }
  8692. }
  8693. if (!offset || !len) {
  8694. offset = TG3_NVM_VPD_OFF;
  8695. len = TG3_NVM_VPD_LEN;
  8696. }
  8697. buf = kmalloc(len, GFP_KERNEL);
  8698. if (buf == NULL)
  8699. return NULL;
  8700. if (magic == TG3_EEPROM_MAGIC) {
  8701. for (i = 0; i < len; i += 4) {
  8702. /* The data is in little-endian format in NVRAM.
  8703. * Use the big-endian read routines to preserve
  8704. * the byte order as it exists in NVRAM.
  8705. */
  8706. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8707. goto error;
  8708. }
  8709. } else {
  8710. u8 *ptr;
  8711. ssize_t cnt;
  8712. unsigned int pos = 0;
  8713. ptr = (u8 *)&buf[0];
  8714. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8715. cnt = pci_read_vpd(tp->pdev, pos,
  8716. len - pos, ptr);
  8717. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8718. cnt = 0;
  8719. else if (cnt < 0)
  8720. goto error;
  8721. }
  8722. if (pos != len)
  8723. goto error;
  8724. }
  8725. return buf;
  8726. error:
  8727. kfree(buf);
  8728. return NULL;
  8729. }
  8730. #define NVRAM_TEST_SIZE 0x100
  8731. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8732. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8733. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8734. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8735. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8736. static int tg3_test_nvram(struct tg3 *tp)
  8737. {
  8738. u32 csum, magic;
  8739. __be32 *buf;
  8740. int i, j, k, err = 0, size;
  8741. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8742. return 0;
  8743. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8744. return -EIO;
  8745. if (magic == TG3_EEPROM_MAGIC)
  8746. size = NVRAM_TEST_SIZE;
  8747. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8748. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8749. TG3_EEPROM_SB_FORMAT_1) {
  8750. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8751. case TG3_EEPROM_SB_REVISION_0:
  8752. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8753. break;
  8754. case TG3_EEPROM_SB_REVISION_2:
  8755. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8756. break;
  8757. case TG3_EEPROM_SB_REVISION_3:
  8758. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8759. break;
  8760. default:
  8761. return 0;
  8762. }
  8763. } else
  8764. return 0;
  8765. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8766. size = NVRAM_SELFBOOT_HW_SIZE;
  8767. else
  8768. return -EIO;
  8769. buf = kmalloc(size, GFP_KERNEL);
  8770. if (buf == NULL)
  8771. return -ENOMEM;
  8772. err = -EIO;
  8773. for (i = 0, j = 0; i < size; i += 4, j++) {
  8774. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8775. if (err)
  8776. break;
  8777. }
  8778. if (i < size)
  8779. goto out;
  8780. /* Selfboot format */
  8781. magic = be32_to_cpu(buf[0]);
  8782. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8783. TG3_EEPROM_MAGIC_FW) {
  8784. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8785. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8786. TG3_EEPROM_SB_REVISION_2) {
  8787. /* For rev 2, the csum doesn't include the MBA. */
  8788. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8789. csum8 += buf8[i];
  8790. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8791. csum8 += buf8[i];
  8792. } else {
  8793. for (i = 0; i < size; i++)
  8794. csum8 += buf8[i];
  8795. }
  8796. if (csum8 == 0) {
  8797. err = 0;
  8798. goto out;
  8799. }
  8800. err = -EIO;
  8801. goto out;
  8802. }
  8803. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8804. TG3_EEPROM_MAGIC_HW) {
  8805. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8806. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8807. u8 *buf8 = (u8 *) buf;
  8808. /* Separate the parity bits and the data bytes. */
  8809. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8810. if ((i == 0) || (i == 8)) {
  8811. int l;
  8812. u8 msk;
  8813. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8814. parity[k++] = buf8[i] & msk;
  8815. i++;
  8816. } else if (i == 16) {
  8817. int l;
  8818. u8 msk;
  8819. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8820. parity[k++] = buf8[i] & msk;
  8821. i++;
  8822. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8823. parity[k++] = buf8[i] & msk;
  8824. i++;
  8825. }
  8826. data[j++] = buf8[i];
  8827. }
  8828. err = -EIO;
  8829. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8830. u8 hw8 = hweight8(data[i]);
  8831. if ((hw8 & 0x1) && parity[i])
  8832. goto out;
  8833. else if (!(hw8 & 0x1) && !parity[i])
  8834. goto out;
  8835. }
  8836. err = 0;
  8837. goto out;
  8838. }
  8839. err = -EIO;
  8840. /* Bootstrap checksum at offset 0x10 */
  8841. csum = calc_crc((unsigned char *) buf, 0x10);
  8842. if (csum != le32_to_cpu(buf[0x10/4]))
  8843. goto out;
  8844. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8845. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8846. if (csum != le32_to_cpu(buf[0xfc/4]))
  8847. goto out;
  8848. kfree(buf);
  8849. buf = tg3_vpd_readblock(tp);
  8850. if (!buf)
  8851. return -ENOMEM;
  8852. i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
  8853. PCI_VPD_LRDT_RO_DATA);
  8854. if (i > 0) {
  8855. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  8856. if (j < 0)
  8857. goto out;
  8858. if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
  8859. goto out;
  8860. i += PCI_VPD_LRDT_TAG_SIZE;
  8861. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  8862. PCI_VPD_RO_KEYWORD_CHKSUM);
  8863. if (j > 0) {
  8864. u8 csum8 = 0;
  8865. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  8866. for (i = 0; i <= j; i++)
  8867. csum8 += ((u8 *)buf)[i];
  8868. if (csum8)
  8869. goto out;
  8870. }
  8871. }
  8872. err = 0;
  8873. out:
  8874. kfree(buf);
  8875. return err;
  8876. }
  8877. #define TG3_SERDES_TIMEOUT_SEC 2
  8878. #define TG3_COPPER_TIMEOUT_SEC 6
  8879. static int tg3_test_link(struct tg3 *tp)
  8880. {
  8881. int i, max;
  8882. if (!netif_running(tp->dev))
  8883. return -ENODEV;
  8884. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8885. max = TG3_SERDES_TIMEOUT_SEC;
  8886. else
  8887. max = TG3_COPPER_TIMEOUT_SEC;
  8888. for (i = 0; i < max; i++) {
  8889. if (netif_carrier_ok(tp->dev))
  8890. return 0;
  8891. if (msleep_interruptible(1000))
  8892. break;
  8893. }
  8894. return -EIO;
  8895. }
  8896. /* Only test the commonly used registers */
  8897. static int tg3_test_registers(struct tg3 *tp)
  8898. {
  8899. int i, is_5705, is_5750;
  8900. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8901. static struct {
  8902. u16 offset;
  8903. u16 flags;
  8904. #define TG3_FL_5705 0x1
  8905. #define TG3_FL_NOT_5705 0x2
  8906. #define TG3_FL_NOT_5788 0x4
  8907. #define TG3_FL_NOT_5750 0x8
  8908. u32 read_mask;
  8909. u32 write_mask;
  8910. } reg_tbl[] = {
  8911. /* MAC Control Registers */
  8912. { MAC_MODE, TG3_FL_NOT_5705,
  8913. 0x00000000, 0x00ef6f8c },
  8914. { MAC_MODE, TG3_FL_5705,
  8915. 0x00000000, 0x01ef6b8c },
  8916. { MAC_STATUS, TG3_FL_NOT_5705,
  8917. 0x03800107, 0x00000000 },
  8918. { MAC_STATUS, TG3_FL_5705,
  8919. 0x03800100, 0x00000000 },
  8920. { MAC_ADDR_0_HIGH, 0x0000,
  8921. 0x00000000, 0x0000ffff },
  8922. { MAC_ADDR_0_LOW, 0x0000,
  8923. 0x00000000, 0xffffffff },
  8924. { MAC_RX_MTU_SIZE, 0x0000,
  8925. 0x00000000, 0x0000ffff },
  8926. { MAC_TX_MODE, 0x0000,
  8927. 0x00000000, 0x00000070 },
  8928. { MAC_TX_LENGTHS, 0x0000,
  8929. 0x00000000, 0x00003fff },
  8930. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8931. 0x00000000, 0x000007fc },
  8932. { MAC_RX_MODE, TG3_FL_5705,
  8933. 0x00000000, 0x000007dc },
  8934. { MAC_HASH_REG_0, 0x0000,
  8935. 0x00000000, 0xffffffff },
  8936. { MAC_HASH_REG_1, 0x0000,
  8937. 0x00000000, 0xffffffff },
  8938. { MAC_HASH_REG_2, 0x0000,
  8939. 0x00000000, 0xffffffff },
  8940. { MAC_HASH_REG_3, 0x0000,
  8941. 0x00000000, 0xffffffff },
  8942. /* Receive Data and Receive BD Initiator Control Registers. */
  8943. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8944. 0x00000000, 0xffffffff },
  8945. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8946. 0x00000000, 0xffffffff },
  8947. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8948. 0x00000000, 0x00000003 },
  8949. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8950. 0x00000000, 0xffffffff },
  8951. { RCVDBDI_STD_BD+0, 0x0000,
  8952. 0x00000000, 0xffffffff },
  8953. { RCVDBDI_STD_BD+4, 0x0000,
  8954. 0x00000000, 0xffffffff },
  8955. { RCVDBDI_STD_BD+8, 0x0000,
  8956. 0x00000000, 0xffff0002 },
  8957. { RCVDBDI_STD_BD+0xc, 0x0000,
  8958. 0x00000000, 0xffffffff },
  8959. /* Receive BD Initiator Control Registers. */
  8960. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8961. 0x00000000, 0xffffffff },
  8962. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8963. 0x00000000, 0x000003ff },
  8964. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8965. 0x00000000, 0xffffffff },
  8966. /* Host Coalescing Control Registers. */
  8967. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8968. 0x00000000, 0x00000004 },
  8969. { HOSTCC_MODE, TG3_FL_5705,
  8970. 0x00000000, 0x000000f6 },
  8971. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8972. 0x00000000, 0xffffffff },
  8973. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8974. 0x00000000, 0x000003ff },
  8975. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8976. 0x00000000, 0xffffffff },
  8977. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8978. 0x00000000, 0x000003ff },
  8979. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8980. 0x00000000, 0xffffffff },
  8981. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8982. 0x00000000, 0x000000ff },
  8983. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8984. 0x00000000, 0xffffffff },
  8985. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8986. 0x00000000, 0x000000ff },
  8987. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8988. 0x00000000, 0xffffffff },
  8989. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8990. 0x00000000, 0xffffffff },
  8991. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8992. 0x00000000, 0xffffffff },
  8993. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8994. 0x00000000, 0x000000ff },
  8995. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8996. 0x00000000, 0xffffffff },
  8997. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8998. 0x00000000, 0x000000ff },
  8999. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9000. 0x00000000, 0xffffffff },
  9001. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9002. 0x00000000, 0xffffffff },
  9003. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9004. 0x00000000, 0xffffffff },
  9005. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9006. 0x00000000, 0xffffffff },
  9007. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9008. 0x00000000, 0xffffffff },
  9009. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9010. 0xffffffff, 0x00000000 },
  9011. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9012. 0xffffffff, 0x00000000 },
  9013. /* Buffer Manager Control Registers. */
  9014. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9015. 0x00000000, 0x007fff80 },
  9016. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9017. 0x00000000, 0x007fffff },
  9018. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9019. 0x00000000, 0x0000003f },
  9020. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9021. 0x00000000, 0x000001ff },
  9022. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9023. 0x00000000, 0x000001ff },
  9024. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9025. 0xffffffff, 0x00000000 },
  9026. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9027. 0xffffffff, 0x00000000 },
  9028. /* Mailbox Registers */
  9029. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9030. 0x00000000, 0x000001ff },
  9031. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9032. 0x00000000, 0x000001ff },
  9033. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9034. 0x00000000, 0x000007ff },
  9035. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9036. 0x00000000, 0x000001ff },
  9037. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9038. };
  9039. is_5705 = is_5750 = 0;
  9040. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9041. is_5705 = 1;
  9042. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9043. is_5750 = 1;
  9044. }
  9045. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9046. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9047. continue;
  9048. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9049. continue;
  9050. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  9051. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9052. continue;
  9053. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9054. continue;
  9055. offset = (u32) reg_tbl[i].offset;
  9056. read_mask = reg_tbl[i].read_mask;
  9057. write_mask = reg_tbl[i].write_mask;
  9058. /* Save the original register content */
  9059. save_val = tr32(offset);
  9060. /* Determine the read-only value. */
  9061. read_val = save_val & read_mask;
  9062. /* Write zero to the register, then make sure the read-only bits
  9063. * are not changed and the read/write bits are all zeros.
  9064. */
  9065. tw32(offset, 0);
  9066. val = tr32(offset);
  9067. /* Test the read-only and read/write bits. */
  9068. if (((val & read_mask) != read_val) || (val & write_mask))
  9069. goto out;
  9070. /* Write ones to all the bits defined by RdMask and WrMask, then
  9071. * make sure the read-only bits are not changed and the
  9072. * read/write bits are all ones.
  9073. */
  9074. tw32(offset, read_mask | write_mask);
  9075. val = tr32(offset);
  9076. /* Test the read-only bits. */
  9077. if ((val & read_mask) != read_val)
  9078. goto out;
  9079. /* Test the read/write bits. */
  9080. if ((val & write_mask) != write_mask)
  9081. goto out;
  9082. tw32(offset, save_val);
  9083. }
  9084. return 0;
  9085. out:
  9086. if (netif_msg_hw(tp))
  9087. netdev_err(tp->dev,
  9088. "Register test failed at offset %x\n", offset);
  9089. tw32(offset, save_val);
  9090. return -EIO;
  9091. }
  9092. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9093. {
  9094. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9095. int i;
  9096. u32 j;
  9097. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9098. for (j = 0; j < len; j += 4) {
  9099. u32 val;
  9100. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9101. tg3_read_mem(tp, offset + j, &val);
  9102. if (val != test_pattern[i])
  9103. return -EIO;
  9104. }
  9105. }
  9106. return 0;
  9107. }
  9108. static int tg3_test_memory(struct tg3 *tp)
  9109. {
  9110. static struct mem_entry {
  9111. u32 offset;
  9112. u32 len;
  9113. } mem_tbl_570x[] = {
  9114. { 0x00000000, 0x00b50},
  9115. { 0x00002000, 0x1c000},
  9116. { 0xffffffff, 0x00000}
  9117. }, mem_tbl_5705[] = {
  9118. { 0x00000100, 0x0000c},
  9119. { 0x00000200, 0x00008},
  9120. { 0x00004000, 0x00800},
  9121. { 0x00006000, 0x01000},
  9122. { 0x00008000, 0x02000},
  9123. { 0x00010000, 0x0e000},
  9124. { 0xffffffff, 0x00000}
  9125. }, mem_tbl_5755[] = {
  9126. { 0x00000200, 0x00008},
  9127. { 0x00004000, 0x00800},
  9128. { 0x00006000, 0x00800},
  9129. { 0x00008000, 0x02000},
  9130. { 0x00010000, 0x0c000},
  9131. { 0xffffffff, 0x00000}
  9132. }, mem_tbl_5906[] = {
  9133. { 0x00000200, 0x00008},
  9134. { 0x00004000, 0x00400},
  9135. { 0x00006000, 0x00400},
  9136. { 0x00008000, 0x01000},
  9137. { 0x00010000, 0x01000},
  9138. { 0xffffffff, 0x00000}
  9139. }, mem_tbl_5717[] = {
  9140. { 0x00000200, 0x00008},
  9141. { 0x00010000, 0x0a000},
  9142. { 0x00020000, 0x13c00},
  9143. { 0xffffffff, 0x00000}
  9144. }, mem_tbl_57765[] = {
  9145. { 0x00000200, 0x00008},
  9146. { 0x00004000, 0x00800},
  9147. { 0x00006000, 0x09800},
  9148. { 0x00010000, 0x0a000},
  9149. { 0xffffffff, 0x00000}
  9150. };
  9151. struct mem_entry *mem_tbl;
  9152. int err = 0;
  9153. int i;
  9154. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  9155. mem_tbl = mem_tbl_5717;
  9156. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9157. mem_tbl = mem_tbl_57765;
  9158. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  9159. mem_tbl = mem_tbl_5755;
  9160. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9161. mem_tbl = mem_tbl_5906;
  9162. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  9163. mem_tbl = mem_tbl_5705;
  9164. else
  9165. mem_tbl = mem_tbl_570x;
  9166. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9167. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9168. if (err)
  9169. break;
  9170. }
  9171. return err;
  9172. }
  9173. #define TG3_MAC_LOOPBACK 0
  9174. #define TG3_PHY_LOOPBACK 1
  9175. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
  9176. {
  9177. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9178. u32 desc_idx, coal_now;
  9179. struct sk_buff *skb, *rx_skb;
  9180. u8 *tx_data;
  9181. dma_addr_t map;
  9182. int num_pkts, tx_len, rx_len, i, err;
  9183. struct tg3_rx_buffer_desc *desc;
  9184. struct tg3_napi *tnapi, *rnapi;
  9185. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9186. tnapi = &tp->napi[0];
  9187. rnapi = &tp->napi[0];
  9188. if (tp->irq_cnt > 1) {
  9189. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  9190. rnapi = &tp->napi[1];
  9191. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  9192. tnapi = &tp->napi[1];
  9193. }
  9194. coal_now = tnapi->coal_now | rnapi->coal_now;
  9195. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9196. /* HW errata - mac loopback fails in some cases on 5780.
  9197. * Normal traffic and PHY loopback are not affected by
  9198. * errata. Also, the MAC loopback test is deprecated for
  9199. * all newer ASIC revisions.
  9200. */
  9201. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9202. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  9203. return 0;
  9204. mac_mode = tp->mac_mode &
  9205. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9206. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9207. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9208. mac_mode |= MAC_MODE_LINK_POLARITY;
  9209. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9210. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9211. else
  9212. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9213. tw32(MAC_MODE, mac_mode);
  9214. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  9215. u32 val;
  9216. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9217. tg3_phy_fet_toggle_apd(tp, false);
  9218. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9219. } else
  9220. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9221. tg3_phy_toggle_automdix(tp, 0);
  9222. tg3_writephy(tp, MII_BMCR, val);
  9223. udelay(40);
  9224. mac_mode = tp->mac_mode &
  9225. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9226. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9227. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9228. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9229. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9230. /* The write needs to be flushed for the AC131 */
  9231. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9232. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9233. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9234. } else
  9235. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9236. /* reset to prevent losing 1st rx packet intermittently */
  9237. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9238. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9239. udelay(10);
  9240. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9241. }
  9242. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9243. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9244. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9245. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9246. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9247. mac_mode |= MAC_MODE_LINK_POLARITY;
  9248. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9249. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9250. }
  9251. tw32(MAC_MODE, mac_mode);
  9252. /* Wait for link */
  9253. for (i = 0; i < 100; i++) {
  9254. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9255. break;
  9256. mdelay(1);
  9257. }
  9258. } else {
  9259. return -EINVAL;
  9260. }
  9261. err = -EIO;
  9262. tx_len = pktsz;
  9263. skb = netdev_alloc_skb(tp->dev, tx_len);
  9264. if (!skb)
  9265. return -ENOMEM;
  9266. tx_data = skb_put(skb, tx_len);
  9267. memcpy(tx_data, tp->dev->dev_addr, 6);
  9268. memset(tx_data + 6, 0x0, 8);
  9269. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9270. for (i = 14; i < tx_len; i++)
  9271. tx_data[i] = (u8) (i & 0xff);
  9272. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9273. if (pci_dma_mapping_error(tp->pdev, map)) {
  9274. dev_kfree_skb(skb);
  9275. return -EIO;
  9276. }
  9277. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9278. rnapi->coal_now);
  9279. udelay(10);
  9280. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9281. num_pkts = 0;
  9282. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9283. tnapi->tx_prod++;
  9284. num_pkts++;
  9285. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9286. tr32_mailbox(tnapi->prodmbox);
  9287. udelay(10);
  9288. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9289. for (i = 0; i < 35; i++) {
  9290. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9291. coal_now);
  9292. udelay(10);
  9293. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9294. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9295. if ((tx_idx == tnapi->tx_prod) &&
  9296. (rx_idx == (rx_start_idx + num_pkts)))
  9297. break;
  9298. }
  9299. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9300. dev_kfree_skb(skb);
  9301. if (tx_idx != tnapi->tx_prod)
  9302. goto out;
  9303. if (rx_idx != rx_start_idx + num_pkts)
  9304. goto out;
  9305. desc = &rnapi->rx_rcb[rx_start_idx];
  9306. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9307. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9308. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9309. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9310. goto out;
  9311. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9312. if (rx_len != tx_len)
  9313. goto out;
  9314. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9315. if (opaque_key != RXD_OPAQUE_RING_STD)
  9316. goto out;
  9317. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9318. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9319. } else {
  9320. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9321. goto out;
  9322. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9323. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx], mapping);
  9324. }
  9325. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9326. for (i = 14; i < tx_len; i++) {
  9327. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9328. goto out;
  9329. }
  9330. err = 0;
  9331. /* tg3_free_rings will unmap and free the rx_skb */
  9332. out:
  9333. return err;
  9334. }
  9335. #define TG3_MAC_LOOPBACK_FAILED 1
  9336. #define TG3_PHY_LOOPBACK_FAILED 2
  9337. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9338. TG3_PHY_LOOPBACK_FAILED)
  9339. static int tg3_test_loopback(struct tg3 *tp)
  9340. {
  9341. int err = 0;
  9342. u32 eee_cap, cpmuctrl = 0;
  9343. if (!netif_running(tp->dev))
  9344. return TG3_LOOPBACK_FAILED;
  9345. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9346. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9347. err = tg3_reset_hw(tp, 1);
  9348. if (err) {
  9349. err = TG3_LOOPBACK_FAILED;
  9350. goto done;
  9351. }
  9352. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  9353. int i;
  9354. /* Reroute all rx packets to the 1st queue */
  9355. for (i = MAC_RSS_INDIR_TBL_0;
  9356. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9357. tw32(i, 0x0);
  9358. }
  9359. /* Turn off gphy autopowerdown. */
  9360. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9361. tg3_phy_toggle_apd(tp, false);
  9362. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9363. int i;
  9364. u32 status;
  9365. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9366. /* Wait for up to 40 microseconds to acquire lock. */
  9367. for (i = 0; i < 4; i++) {
  9368. status = tr32(TG3_CPMU_MUTEX_GNT);
  9369. if (status == CPMU_MUTEX_GNT_DRIVER)
  9370. break;
  9371. udelay(10);
  9372. }
  9373. if (status != CPMU_MUTEX_GNT_DRIVER) {
  9374. err = TG3_LOOPBACK_FAILED;
  9375. goto done;
  9376. }
  9377. /* Turn off link-based power management. */
  9378. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9379. tw32(TG3_CPMU_CTRL,
  9380. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9381. CPMU_CTRL_LINK_AWARE_MODE));
  9382. }
  9383. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
  9384. err |= TG3_MAC_LOOPBACK_FAILED;
  9385. if ((tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) &&
  9386. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
  9387. err |= (TG3_MAC_LOOPBACK_FAILED << 2);
  9388. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9389. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9390. /* Release the mutex */
  9391. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9392. }
  9393. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9394. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9395. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
  9396. err |= TG3_PHY_LOOPBACK_FAILED;
  9397. if ((tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) &&
  9398. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
  9399. err |= (TG3_PHY_LOOPBACK_FAILED << 2);
  9400. }
  9401. /* Re-enable gphy autopowerdown. */
  9402. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9403. tg3_phy_toggle_apd(tp, true);
  9404. done:
  9405. tp->phy_flags |= eee_cap;
  9406. return err;
  9407. }
  9408. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9409. u64 *data)
  9410. {
  9411. struct tg3 *tp = netdev_priv(dev);
  9412. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9413. tg3_power_up(tp);
  9414. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9415. if (tg3_test_nvram(tp) != 0) {
  9416. etest->flags |= ETH_TEST_FL_FAILED;
  9417. data[0] = 1;
  9418. }
  9419. if (tg3_test_link(tp) != 0) {
  9420. etest->flags |= ETH_TEST_FL_FAILED;
  9421. data[1] = 1;
  9422. }
  9423. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9424. int err, err2 = 0, irq_sync = 0;
  9425. if (netif_running(dev)) {
  9426. tg3_phy_stop(tp);
  9427. tg3_netif_stop(tp);
  9428. irq_sync = 1;
  9429. }
  9430. tg3_full_lock(tp, irq_sync);
  9431. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9432. err = tg3_nvram_lock(tp);
  9433. tg3_halt_cpu(tp, RX_CPU_BASE);
  9434. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9435. tg3_halt_cpu(tp, TX_CPU_BASE);
  9436. if (!err)
  9437. tg3_nvram_unlock(tp);
  9438. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9439. tg3_phy_reset(tp);
  9440. if (tg3_test_registers(tp) != 0) {
  9441. etest->flags |= ETH_TEST_FL_FAILED;
  9442. data[2] = 1;
  9443. }
  9444. if (tg3_test_memory(tp) != 0) {
  9445. etest->flags |= ETH_TEST_FL_FAILED;
  9446. data[3] = 1;
  9447. }
  9448. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9449. etest->flags |= ETH_TEST_FL_FAILED;
  9450. tg3_full_unlock(tp);
  9451. if (tg3_test_interrupt(tp) != 0) {
  9452. etest->flags |= ETH_TEST_FL_FAILED;
  9453. data[5] = 1;
  9454. }
  9455. tg3_full_lock(tp, 0);
  9456. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9457. if (netif_running(dev)) {
  9458. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9459. err2 = tg3_restart_hw(tp, 1);
  9460. if (!err2)
  9461. tg3_netif_start(tp);
  9462. }
  9463. tg3_full_unlock(tp);
  9464. if (irq_sync && !err2)
  9465. tg3_phy_start(tp);
  9466. }
  9467. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9468. tg3_power_down(tp);
  9469. }
  9470. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9471. {
  9472. struct mii_ioctl_data *data = if_mii(ifr);
  9473. struct tg3 *tp = netdev_priv(dev);
  9474. int err;
  9475. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9476. struct phy_device *phydev;
  9477. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9478. return -EAGAIN;
  9479. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9480. return phy_mii_ioctl(phydev, ifr, cmd);
  9481. }
  9482. switch (cmd) {
  9483. case SIOCGMIIPHY:
  9484. data->phy_id = tp->phy_addr;
  9485. /* fallthru */
  9486. case SIOCGMIIREG: {
  9487. u32 mii_regval;
  9488. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9489. break; /* We have no PHY */
  9490. if (!netif_running(dev))
  9491. return -EAGAIN;
  9492. spin_lock_bh(&tp->lock);
  9493. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9494. spin_unlock_bh(&tp->lock);
  9495. data->val_out = mii_regval;
  9496. return err;
  9497. }
  9498. case SIOCSMIIREG:
  9499. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9500. break; /* We have no PHY */
  9501. if (!netif_running(dev))
  9502. return -EAGAIN;
  9503. spin_lock_bh(&tp->lock);
  9504. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9505. spin_unlock_bh(&tp->lock);
  9506. return err;
  9507. default:
  9508. /* do nothing */
  9509. break;
  9510. }
  9511. return -EOPNOTSUPP;
  9512. }
  9513. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9514. {
  9515. struct tg3 *tp = netdev_priv(dev);
  9516. memcpy(ec, &tp->coal, sizeof(*ec));
  9517. return 0;
  9518. }
  9519. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9520. {
  9521. struct tg3 *tp = netdev_priv(dev);
  9522. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9523. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9524. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9525. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9526. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9527. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9528. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9529. }
  9530. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9531. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9532. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9533. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9534. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9535. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9536. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9537. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9538. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9539. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9540. return -EINVAL;
  9541. /* No rx interrupts will be generated if both are zero */
  9542. if ((ec->rx_coalesce_usecs == 0) &&
  9543. (ec->rx_max_coalesced_frames == 0))
  9544. return -EINVAL;
  9545. /* No tx interrupts will be generated if both are zero */
  9546. if ((ec->tx_coalesce_usecs == 0) &&
  9547. (ec->tx_max_coalesced_frames == 0))
  9548. return -EINVAL;
  9549. /* Only copy relevant parameters, ignore all others. */
  9550. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9551. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9552. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9553. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9554. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9555. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9556. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9557. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9558. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9559. if (netif_running(dev)) {
  9560. tg3_full_lock(tp, 0);
  9561. __tg3_set_coalesce(tp, &tp->coal);
  9562. tg3_full_unlock(tp);
  9563. }
  9564. return 0;
  9565. }
  9566. static const struct ethtool_ops tg3_ethtool_ops = {
  9567. .get_settings = tg3_get_settings,
  9568. .set_settings = tg3_set_settings,
  9569. .get_drvinfo = tg3_get_drvinfo,
  9570. .get_regs_len = tg3_get_regs_len,
  9571. .get_regs = tg3_get_regs,
  9572. .get_wol = tg3_get_wol,
  9573. .set_wol = tg3_set_wol,
  9574. .get_msglevel = tg3_get_msglevel,
  9575. .set_msglevel = tg3_set_msglevel,
  9576. .nway_reset = tg3_nway_reset,
  9577. .get_link = ethtool_op_get_link,
  9578. .get_eeprom_len = tg3_get_eeprom_len,
  9579. .get_eeprom = tg3_get_eeprom,
  9580. .set_eeprom = tg3_set_eeprom,
  9581. .get_ringparam = tg3_get_ringparam,
  9582. .set_ringparam = tg3_set_ringparam,
  9583. .get_pauseparam = tg3_get_pauseparam,
  9584. .set_pauseparam = tg3_set_pauseparam,
  9585. .self_test = tg3_self_test,
  9586. .get_strings = tg3_get_strings,
  9587. .set_phys_id = tg3_set_phys_id,
  9588. .get_ethtool_stats = tg3_get_ethtool_stats,
  9589. .get_coalesce = tg3_get_coalesce,
  9590. .set_coalesce = tg3_set_coalesce,
  9591. .get_sset_count = tg3_get_sset_count,
  9592. };
  9593. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9594. {
  9595. u32 cursize, val, magic;
  9596. tp->nvram_size = EEPROM_CHIP_SIZE;
  9597. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9598. return;
  9599. if ((magic != TG3_EEPROM_MAGIC) &&
  9600. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9601. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9602. return;
  9603. /*
  9604. * Size the chip by reading offsets at increasing powers of two.
  9605. * When we encounter our validation signature, we know the addressing
  9606. * has wrapped around, and thus have our chip size.
  9607. */
  9608. cursize = 0x10;
  9609. while (cursize < tp->nvram_size) {
  9610. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9611. return;
  9612. if (val == magic)
  9613. break;
  9614. cursize <<= 1;
  9615. }
  9616. tp->nvram_size = cursize;
  9617. }
  9618. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9619. {
  9620. u32 val;
  9621. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9622. tg3_nvram_read(tp, 0, &val) != 0)
  9623. return;
  9624. /* Selfboot format */
  9625. if (val != TG3_EEPROM_MAGIC) {
  9626. tg3_get_eeprom_size(tp);
  9627. return;
  9628. }
  9629. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9630. if (val != 0) {
  9631. /* This is confusing. We want to operate on the
  9632. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9633. * call will read from NVRAM and byteswap the data
  9634. * according to the byteswapping settings for all
  9635. * other register accesses. This ensures the data we
  9636. * want will always reside in the lower 16-bits.
  9637. * However, the data in NVRAM is in LE format, which
  9638. * means the data from the NVRAM read will always be
  9639. * opposite the endianness of the CPU. The 16-bit
  9640. * byteswap then brings the data to CPU endianness.
  9641. */
  9642. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9643. return;
  9644. }
  9645. }
  9646. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9647. }
  9648. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9649. {
  9650. u32 nvcfg1;
  9651. nvcfg1 = tr32(NVRAM_CFG1);
  9652. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9653. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9654. } else {
  9655. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9656. tw32(NVRAM_CFG1, nvcfg1);
  9657. }
  9658. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9659. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9660. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9661. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9662. tp->nvram_jedecnum = JEDEC_ATMEL;
  9663. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9664. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9665. break;
  9666. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9667. tp->nvram_jedecnum = JEDEC_ATMEL;
  9668. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9669. break;
  9670. case FLASH_VENDOR_ATMEL_EEPROM:
  9671. tp->nvram_jedecnum = JEDEC_ATMEL;
  9672. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9673. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9674. break;
  9675. case FLASH_VENDOR_ST:
  9676. tp->nvram_jedecnum = JEDEC_ST;
  9677. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9678. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9679. break;
  9680. case FLASH_VENDOR_SAIFUN:
  9681. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9682. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9683. break;
  9684. case FLASH_VENDOR_SST_SMALL:
  9685. case FLASH_VENDOR_SST_LARGE:
  9686. tp->nvram_jedecnum = JEDEC_SST;
  9687. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9688. break;
  9689. }
  9690. } else {
  9691. tp->nvram_jedecnum = JEDEC_ATMEL;
  9692. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9693. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9694. }
  9695. }
  9696. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9697. {
  9698. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9699. case FLASH_5752PAGE_SIZE_256:
  9700. tp->nvram_pagesize = 256;
  9701. break;
  9702. case FLASH_5752PAGE_SIZE_512:
  9703. tp->nvram_pagesize = 512;
  9704. break;
  9705. case FLASH_5752PAGE_SIZE_1K:
  9706. tp->nvram_pagesize = 1024;
  9707. break;
  9708. case FLASH_5752PAGE_SIZE_2K:
  9709. tp->nvram_pagesize = 2048;
  9710. break;
  9711. case FLASH_5752PAGE_SIZE_4K:
  9712. tp->nvram_pagesize = 4096;
  9713. break;
  9714. case FLASH_5752PAGE_SIZE_264:
  9715. tp->nvram_pagesize = 264;
  9716. break;
  9717. case FLASH_5752PAGE_SIZE_528:
  9718. tp->nvram_pagesize = 528;
  9719. break;
  9720. }
  9721. }
  9722. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9723. {
  9724. u32 nvcfg1;
  9725. nvcfg1 = tr32(NVRAM_CFG1);
  9726. /* NVRAM protection for TPM */
  9727. if (nvcfg1 & (1 << 27))
  9728. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9729. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9730. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9731. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9732. tp->nvram_jedecnum = JEDEC_ATMEL;
  9733. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9734. break;
  9735. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9736. tp->nvram_jedecnum = JEDEC_ATMEL;
  9737. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9738. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9739. break;
  9740. case FLASH_5752VENDOR_ST_M45PE10:
  9741. case FLASH_5752VENDOR_ST_M45PE20:
  9742. case FLASH_5752VENDOR_ST_M45PE40:
  9743. tp->nvram_jedecnum = JEDEC_ST;
  9744. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9745. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9746. break;
  9747. }
  9748. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9749. tg3_nvram_get_pagesize(tp, nvcfg1);
  9750. } else {
  9751. /* For eeprom, set pagesize to maximum eeprom size */
  9752. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9753. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9754. tw32(NVRAM_CFG1, nvcfg1);
  9755. }
  9756. }
  9757. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9758. {
  9759. u32 nvcfg1, protect = 0;
  9760. nvcfg1 = tr32(NVRAM_CFG1);
  9761. /* NVRAM protection for TPM */
  9762. if (nvcfg1 & (1 << 27)) {
  9763. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9764. protect = 1;
  9765. }
  9766. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9767. switch (nvcfg1) {
  9768. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9769. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9770. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9771. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9772. tp->nvram_jedecnum = JEDEC_ATMEL;
  9773. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9774. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9775. tp->nvram_pagesize = 264;
  9776. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9777. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9778. tp->nvram_size = (protect ? 0x3e200 :
  9779. TG3_NVRAM_SIZE_512KB);
  9780. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9781. tp->nvram_size = (protect ? 0x1f200 :
  9782. TG3_NVRAM_SIZE_256KB);
  9783. else
  9784. tp->nvram_size = (protect ? 0x1f200 :
  9785. TG3_NVRAM_SIZE_128KB);
  9786. break;
  9787. case FLASH_5752VENDOR_ST_M45PE10:
  9788. case FLASH_5752VENDOR_ST_M45PE20:
  9789. case FLASH_5752VENDOR_ST_M45PE40:
  9790. tp->nvram_jedecnum = JEDEC_ST;
  9791. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9792. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9793. tp->nvram_pagesize = 256;
  9794. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9795. tp->nvram_size = (protect ?
  9796. TG3_NVRAM_SIZE_64KB :
  9797. TG3_NVRAM_SIZE_128KB);
  9798. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9799. tp->nvram_size = (protect ?
  9800. TG3_NVRAM_SIZE_64KB :
  9801. TG3_NVRAM_SIZE_256KB);
  9802. else
  9803. tp->nvram_size = (protect ?
  9804. TG3_NVRAM_SIZE_128KB :
  9805. TG3_NVRAM_SIZE_512KB);
  9806. break;
  9807. }
  9808. }
  9809. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9810. {
  9811. u32 nvcfg1;
  9812. nvcfg1 = tr32(NVRAM_CFG1);
  9813. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9814. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9815. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9816. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9817. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9818. tp->nvram_jedecnum = JEDEC_ATMEL;
  9819. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9820. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9821. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9822. tw32(NVRAM_CFG1, nvcfg1);
  9823. break;
  9824. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9825. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9826. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9827. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9828. tp->nvram_jedecnum = JEDEC_ATMEL;
  9829. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9830. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9831. tp->nvram_pagesize = 264;
  9832. break;
  9833. case FLASH_5752VENDOR_ST_M45PE10:
  9834. case FLASH_5752VENDOR_ST_M45PE20:
  9835. case FLASH_5752VENDOR_ST_M45PE40:
  9836. tp->nvram_jedecnum = JEDEC_ST;
  9837. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9838. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9839. tp->nvram_pagesize = 256;
  9840. break;
  9841. }
  9842. }
  9843. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9844. {
  9845. u32 nvcfg1, protect = 0;
  9846. nvcfg1 = tr32(NVRAM_CFG1);
  9847. /* NVRAM protection for TPM */
  9848. if (nvcfg1 & (1 << 27)) {
  9849. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9850. protect = 1;
  9851. }
  9852. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9853. switch (nvcfg1) {
  9854. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9855. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9856. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9857. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9858. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9859. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9860. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9861. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9862. tp->nvram_jedecnum = JEDEC_ATMEL;
  9863. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9864. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9865. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9866. tp->nvram_pagesize = 256;
  9867. break;
  9868. case FLASH_5761VENDOR_ST_A_M45PE20:
  9869. case FLASH_5761VENDOR_ST_A_M45PE40:
  9870. case FLASH_5761VENDOR_ST_A_M45PE80:
  9871. case FLASH_5761VENDOR_ST_A_M45PE16:
  9872. case FLASH_5761VENDOR_ST_M_M45PE20:
  9873. case FLASH_5761VENDOR_ST_M_M45PE40:
  9874. case FLASH_5761VENDOR_ST_M_M45PE80:
  9875. case FLASH_5761VENDOR_ST_M_M45PE16:
  9876. tp->nvram_jedecnum = JEDEC_ST;
  9877. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9878. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9879. tp->nvram_pagesize = 256;
  9880. break;
  9881. }
  9882. if (protect) {
  9883. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9884. } else {
  9885. switch (nvcfg1) {
  9886. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9887. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9888. case FLASH_5761VENDOR_ST_A_M45PE16:
  9889. case FLASH_5761VENDOR_ST_M_M45PE16:
  9890. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9891. break;
  9892. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9893. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9894. case FLASH_5761VENDOR_ST_A_M45PE80:
  9895. case FLASH_5761VENDOR_ST_M_M45PE80:
  9896. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9897. break;
  9898. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9899. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9900. case FLASH_5761VENDOR_ST_A_M45PE40:
  9901. case FLASH_5761VENDOR_ST_M_M45PE40:
  9902. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9903. break;
  9904. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9905. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9906. case FLASH_5761VENDOR_ST_A_M45PE20:
  9907. case FLASH_5761VENDOR_ST_M_M45PE20:
  9908. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9909. break;
  9910. }
  9911. }
  9912. }
  9913. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9914. {
  9915. tp->nvram_jedecnum = JEDEC_ATMEL;
  9916. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9917. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9918. }
  9919. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9920. {
  9921. u32 nvcfg1;
  9922. nvcfg1 = tr32(NVRAM_CFG1);
  9923. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9924. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9925. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9926. tp->nvram_jedecnum = JEDEC_ATMEL;
  9927. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9928. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9929. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9930. tw32(NVRAM_CFG1, nvcfg1);
  9931. return;
  9932. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9933. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9934. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9935. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9936. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9937. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9938. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9939. tp->nvram_jedecnum = JEDEC_ATMEL;
  9940. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9941. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9942. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9943. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9944. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9945. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9946. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9947. break;
  9948. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9949. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9950. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9951. break;
  9952. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9953. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9954. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9955. break;
  9956. }
  9957. break;
  9958. case FLASH_5752VENDOR_ST_M45PE10:
  9959. case FLASH_5752VENDOR_ST_M45PE20:
  9960. case FLASH_5752VENDOR_ST_M45PE40:
  9961. tp->nvram_jedecnum = JEDEC_ST;
  9962. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9963. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9964. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9965. case FLASH_5752VENDOR_ST_M45PE10:
  9966. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9967. break;
  9968. case FLASH_5752VENDOR_ST_M45PE20:
  9969. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9970. break;
  9971. case FLASH_5752VENDOR_ST_M45PE40:
  9972. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9973. break;
  9974. }
  9975. break;
  9976. default:
  9977. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9978. return;
  9979. }
  9980. tg3_nvram_get_pagesize(tp, nvcfg1);
  9981. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9982. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9983. }
  9984. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9985. {
  9986. u32 nvcfg1;
  9987. nvcfg1 = tr32(NVRAM_CFG1);
  9988. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9989. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9990. case FLASH_5717VENDOR_MICRO_EEPROM:
  9991. tp->nvram_jedecnum = JEDEC_ATMEL;
  9992. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9993. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9994. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9995. tw32(NVRAM_CFG1, nvcfg1);
  9996. return;
  9997. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9998. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9999. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10000. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10001. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10002. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10003. case FLASH_5717VENDOR_ATMEL_45USPT:
  10004. tp->nvram_jedecnum = JEDEC_ATMEL;
  10005. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  10006. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  10007. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10008. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10009. /* Detect size with tg3_nvram_get_size() */
  10010. break;
  10011. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10012. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10013. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10014. break;
  10015. default:
  10016. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10017. break;
  10018. }
  10019. break;
  10020. case FLASH_5717VENDOR_ST_M_M25PE10:
  10021. case FLASH_5717VENDOR_ST_A_M25PE10:
  10022. case FLASH_5717VENDOR_ST_M_M45PE10:
  10023. case FLASH_5717VENDOR_ST_A_M45PE10:
  10024. case FLASH_5717VENDOR_ST_M_M25PE20:
  10025. case FLASH_5717VENDOR_ST_A_M25PE20:
  10026. case FLASH_5717VENDOR_ST_M_M45PE20:
  10027. case FLASH_5717VENDOR_ST_A_M45PE20:
  10028. case FLASH_5717VENDOR_ST_25USPT:
  10029. case FLASH_5717VENDOR_ST_45USPT:
  10030. tp->nvram_jedecnum = JEDEC_ST;
  10031. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  10032. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  10033. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10034. case FLASH_5717VENDOR_ST_M_M25PE20:
  10035. case FLASH_5717VENDOR_ST_M_M45PE20:
  10036. /* Detect size with tg3_nvram_get_size() */
  10037. break;
  10038. case FLASH_5717VENDOR_ST_A_M25PE20:
  10039. case FLASH_5717VENDOR_ST_A_M45PE20:
  10040. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10041. break;
  10042. default:
  10043. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10044. break;
  10045. }
  10046. break;
  10047. default:
  10048. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  10049. return;
  10050. }
  10051. tg3_nvram_get_pagesize(tp, nvcfg1);
  10052. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10053. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  10054. }
  10055. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10056. {
  10057. u32 nvcfg1, nvmpinstrp;
  10058. nvcfg1 = tr32(NVRAM_CFG1);
  10059. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10060. switch (nvmpinstrp) {
  10061. case FLASH_5720_EEPROM_HD:
  10062. case FLASH_5720_EEPROM_LD:
  10063. tp->nvram_jedecnum = JEDEC_ATMEL;
  10064. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  10065. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10066. tw32(NVRAM_CFG1, nvcfg1);
  10067. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10068. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10069. else
  10070. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10071. return;
  10072. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10073. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10074. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10075. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10076. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10077. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10078. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10079. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10080. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10081. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10082. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10083. case FLASH_5720VENDOR_ATMEL_45USPT:
  10084. tp->nvram_jedecnum = JEDEC_ATMEL;
  10085. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  10086. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  10087. switch (nvmpinstrp) {
  10088. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10089. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10090. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10091. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10092. break;
  10093. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10094. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10095. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10096. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10097. break;
  10098. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10099. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10100. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10101. break;
  10102. default:
  10103. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10104. break;
  10105. }
  10106. break;
  10107. case FLASH_5720VENDOR_M_ST_M25PE10:
  10108. case FLASH_5720VENDOR_M_ST_M45PE10:
  10109. case FLASH_5720VENDOR_A_ST_M25PE10:
  10110. case FLASH_5720VENDOR_A_ST_M45PE10:
  10111. case FLASH_5720VENDOR_M_ST_M25PE20:
  10112. case FLASH_5720VENDOR_M_ST_M45PE20:
  10113. case FLASH_5720VENDOR_A_ST_M25PE20:
  10114. case FLASH_5720VENDOR_A_ST_M45PE20:
  10115. case FLASH_5720VENDOR_M_ST_M25PE40:
  10116. case FLASH_5720VENDOR_M_ST_M45PE40:
  10117. case FLASH_5720VENDOR_A_ST_M25PE40:
  10118. case FLASH_5720VENDOR_A_ST_M45PE40:
  10119. case FLASH_5720VENDOR_M_ST_M25PE80:
  10120. case FLASH_5720VENDOR_M_ST_M45PE80:
  10121. case FLASH_5720VENDOR_A_ST_M25PE80:
  10122. case FLASH_5720VENDOR_A_ST_M45PE80:
  10123. case FLASH_5720VENDOR_ST_25USPT:
  10124. case FLASH_5720VENDOR_ST_45USPT:
  10125. tp->nvram_jedecnum = JEDEC_ST;
  10126. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  10127. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  10128. switch (nvmpinstrp) {
  10129. case FLASH_5720VENDOR_M_ST_M25PE20:
  10130. case FLASH_5720VENDOR_M_ST_M45PE20:
  10131. case FLASH_5720VENDOR_A_ST_M25PE20:
  10132. case FLASH_5720VENDOR_A_ST_M45PE20:
  10133. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10134. break;
  10135. case FLASH_5720VENDOR_M_ST_M25PE40:
  10136. case FLASH_5720VENDOR_M_ST_M45PE40:
  10137. case FLASH_5720VENDOR_A_ST_M25PE40:
  10138. case FLASH_5720VENDOR_A_ST_M45PE40:
  10139. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10140. break;
  10141. case FLASH_5720VENDOR_M_ST_M25PE80:
  10142. case FLASH_5720VENDOR_M_ST_M45PE80:
  10143. case FLASH_5720VENDOR_A_ST_M25PE80:
  10144. case FLASH_5720VENDOR_A_ST_M45PE80:
  10145. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10146. break;
  10147. default:
  10148. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10149. break;
  10150. }
  10151. break;
  10152. default:
  10153. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  10154. return;
  10155. }
  10156. tg3_nvram_get_pagesize(tp, nvcfg1);
  10157. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10158. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  10159. }
  10160. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10161. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10162. {
  10163. tw32_f(GRC_EEPROM_ADDR,
  10164. (EEPROM_ADDR_FSM_RESET |
  10165. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10166. EEPROM_ADDR_CLKPERD_SHIFT)));
  10167. msleep(1);
  10168. /* Enable seeprom accesses. */
  10169. tw32_f(GRC_LOCAL_CTRL,
  10170. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10171. udelay(100);
  10172. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10173. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10174. tp->tg3_flags |= TG3_FLAG_NVRAM;
  10175. if (tg3_nvram_lock(tp)) {
  10176. netdev_warn(tp->dev,
  10177. "Cannot get nvram lock, %s failed\n",
  10178. __func__);
  10179. return;
  10180. }
  10181. tg3_enable_nvram_access(tp);
  10182. tp->nvram_size = 0;
  10183. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10184. tg3_get_5752_nvram_info(tp);
  10185. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10186. tg3_get_5755_nvram_info(tp);
  10187. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10188. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10189. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10190. tg3_get_5787_nvram_info(tp);
  10191. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10192. tg3_get_5761_nvram_info(tp);
  10193. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10194. tg3_get_5906_nvram_info(tp);
  10195. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10196. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10197. tg3_get_57780_nvram_info(tp);
  10198. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10199. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10200. tg3_get_5717_nvram_info(tp);
  10201. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10202. tg3_get_5720_nvram_info(tp);
  10203. else
  10204. tg3_get_nvram_info(tp);
  10205. if (tp->nvram_size == 0)
  10206. tg3_get_nvram_size(tp);
  10207. tg3_disable_nvram_access(tp);
  10208. tg3_nvram_unlock(tp);
  10209. } else {
  10210. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  10211. tg3_get_eeprom_size(tp);
  10212. }
  10213. }
  10214. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10215. u32 offset, u32 len, u8 *buf)
  10216. {
  10217. int i, j, rc = 0;
  10218. u32 val;
  10219. for (i = 0; i < len; i += 4) {
  10220. u32 addr;
  10221. __be32 data;
  10222. addr = offset + i;
  10223. memcpy(&data, buf + i, 4);
  10224. /*
  10225. * The SEEPROM interface expects the data to always be opposite
  10226. * the native endian format. We accomplish this by reversing
  10227. * all the operations that would have been performed on the
  10228. * data from a call to tg3_nvram_read_be32().
  10229. */
  10230. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10231. val = tr32(GRC_EEPROM_ADDR);
  10232. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10233. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10234. EEPROM_ADDR_READ);
  10235. tw32(GRC_EEPROM_ADDR, val |
  10236. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10237. (addr & EEPROM_ADDR_ADDR_MASK) |
  10238. EEPROM_ADDR_START |
  10239. EEPROM_ADDR_WRITE);
  10240. for (j = 0; j < 1000; j++) {
  10241. val = tr32(GRC_EEPROM_ADDR);
  10242. if (val & EEPROM_ADDR_COMPLETE)
  10243. break;
  10244. msleep(1);
  10245. }
  10246. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10247. rc = -EBUSY;
  10248. break;
  10249. }
  10250. }
  10251. return rc;
  10252. }
  10253. /* offset and length are dword aligned */
  10254. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10255. u8 *buf)
  10256. {
  10257. int ret = 0;
  10258. u32 pagesize = tp->nvram_pagesize;
  10259. u32 pagemask = pagesize - 1;
  10260. u32 nvram_cmd;
  10261. u8 *tmp;
  10262. tmp = kmalloc(pagesize, GFP_KERNEL);
  10263. if (tmp == NULL)
  10264. return -ENOMEM;
  10265. while (len) {
  10266. int j;
  10267. u32 phy_addr, page_off, size;
  10268. phy_addr = offset & ~pagemask;
  10269. for (j = 0; j < pagesize; j += 4) {
  10270. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10271. (__be32 *) (tmp + j));
  10272. if (ret)
  10273. break;
  10274. }
  10275. if (ret)
  10276. break;
  10277. page_off = offset & pagemask;
  10278. size = pagesize;
  10279. if (len < size)
  10280. size = len;
  10281. len -= size;
  10282. memcpy(tmp + page_off, buf, size);
  10283. offset = offset + (pagesize - page_off);
  10284. tg3_enable_nvram_access(tp);
  10285. /*
  10286. * Before we can erase the flash page, we need
  10287. * to issue a special "write enable" command.
  10288. */
  10289. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10290. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10291. break;
  10292. /* Erase the target page */
  10293. tw32(NVRAM_ADDR, phy_addr);
  10294. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10295. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10296. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10297. break;
  10298. /* Issue another write enable to start the write. */
  10299. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10300. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10301. break;
  10302. for (j = 0; j < pagesize; j += 4) {
  10303. __be32 data;
  10304. data = *((__be32 *) (tmp + j));
  10305. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10306. tw32(NVRAM_ADDR, phy_addr + j);
  10307. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10308. NVRAM_CMD_WR;
  10309. if (j == 0)
  10310. nvram_cmd |= NVRAM_CMD_FIRST;
  10311. else if (j == (pagesize - 4))
  10312. nvram_cmd |= NVRAM_CMD_LAST;
  10313. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10314. break;
  10315. }
  10316. if (ret)
  10317. break;
  10318. }
  10319. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10320. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10321. kfree(tmp);
  10322. return ret;
  10323. }
  10324. /* offset and length are dword aligned */
  10325. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10326. u8 *buf)
  10327. {
  10328. int i, ret = 0;
  10329. for (i = 0; i < len; i += 4, offset += 4) {
  10330. u32 page_off, phy_addr, nvram_cmd;
  10331. __be32 data;
  10332. memcpy(&data, buf + i, 4);
  10333. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10334. page_off = offset % tp->nvram_pagesize;
  10335. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10336. tw32(NVRAM_ADDR, phy_addr);
  10337. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10338. if (page_off == 0 || i == 0)
  10339. nvram_cmd |= NVRAM_CMD_FIRST;
  10340. if (page_off == (tp->nvram_pagesize - 4))
  10341. nvram_cmd |= NVRAM_CMD_LAST;
  10342. if (i == (len - 4))
  10343. nvram_cmd |= NVRAM_CMD_LAST;
  10344. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10345. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  10346. (tp->nvram_jedecnum == JEDEC_ST) &&
  10347. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10348. if ((ret = tg3_nvram_exec_cmd(tp,
  10349. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10350. NVRAM_CMD_DONE)))
  10351. break;
  10352. }
  10353. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10354. /* We always do complete word writes to eeprom. */
  10355. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10356. }
  10357. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10358. break;
  10359. }
  10360. return ret;
  10361. }
  10362. /* offset and length are dword aligned */
  10363. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10364. {
  10365. int ret;
  10366. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10367. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10368. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10369. udelay(40);
  10370. }
  10371. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  10372. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10373. } else {
  10374. u32 grc_mode;
  10375. ret = tg3_nvram_lock(tp);
  10376. if (ret)
  10377. return ret;
  10378. tg3_enable_nvram_access(tp);
  10379. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  10380. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  10381. tw32(NVRAM_WRITE1, 0x406);
  10382. grc_mode = tr32(GRC_MODE);
  10383. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10384. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10385. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10386. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10387. buf);
  10388. } else {
  10389. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10390. buf);
  10391. }
  10392. grc_mode = tr32(GRC_MODE);
  10393. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10394. tg3_disable_nvram_access(tp);
  10395. tg3_nvram_unlock(tp);
  10396. }
  10397. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10398. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10399. udelay(40);
  10400. }
  10401. return ret;
  10402. }
  10403. struct subsys_tbl_ent {
  10404. u16 subsys_vendor, subsys_devid;
  10405. u32 phy_id;
  10406. };
  10407. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10408. /* Broadcom boards. */
  10409. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10410. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10411. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10412. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10413. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10414. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10415. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10416. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10417. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10418. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10419. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10420. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10421. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10422. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10423. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10424. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10425. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10426. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10427. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10428. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10429. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10430. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10431. /* 3com boards. */
  10432. { TG3PCI_SUBVENDOR_ID_3COM,
  10433. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10434. { TG3PCI_SUBVENDOR_ID_3COM,
  10435. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10436. { TG3PCI_SUBVENDOR_ID_3COM,
  10437. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10438. { TG3PCI_SUBVENDOR_ID_3COM,
  10439. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10440. { TG3PCI_SUBVENDOR_ID_3COM,
  10441. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10442. /* DELL boards. */
  10443. { TG3PCI_SUBVENDOR_ID_DELL,
  10444. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10445. { TG3PCI_SUBVENDOR_ID_DELL,
  10446. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10447. { TG3PCI_SUBVENDOR_ID_DELL,
  10448. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10449. { TG3PCI_SUBVENDOR_ID_DELL,
  10450. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10451. /* Compaq boards. */
  10452. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10453. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10454. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10455. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10456. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10457. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10458. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10459. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10460. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10461. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10462. /* IBM boards. */
  10463. { TG3PCI_SUBVENDOR_ID_IBM,
  10464. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10465. };
  10466. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10467. {
  10468. int i;
  10469. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10470. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10471. tp->pdev->subsystem_vendor) &&
  10472. (subsys_id_to_phy_id[i].subsys_devid ==
  10473. tp->pdev->subsystem_device))
  10474. return &subsys_id_to_phy_id[i];
  10475. }
  10476. return NULL;
  10477. }
  10478. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10479. {
  10480. u32 val;
  10481. u16 pmcsr;
  10482. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10483. * so need make sure we're in D0.
  10484. */
  10485. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10486. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10487. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10488. msleep(1);
  10489. /* Make sure register accesses (indirect or otherwise)
  10490. * will function correctly.
  10491. */
  10492. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10493. tp->misc_host_ctrl);
  10494. /* The memory arbiter has to be enabled in order for SRAM accesses
  10495. * to succeed. Normally on powerup the tg3 chip firmware will make
  10496. * sure it is enabled, but other entities such as system netboot
  10497. * code might disable it.
  10498. */
  10499. val = tr32(MEMARB_MODE);
  10500. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10501. tp->phy_id = TG3_PHY_ID_INVALID;
  10502. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10503. /* Assume an onboard device and WOL capable by default. */
  10504. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10505. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10506. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10507. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10508. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10509. }
  10510. val = tr32(VCPU_CFGSHDW);
  10511. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10512. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10513. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10514. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10515. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10516. goto done;
  10517. }
  10518. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10519. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10520. u32 nic_cfg, led_cfg;
  10521. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10522. int eeprom_phy_serdes = 0;
  10523. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10524. tp->nic_sram_data_cfg = nic_cfg;
  10525. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10526. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10527. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10528. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10529. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10530. (ver > 0) && (ver < 0x100))
  10531. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10532. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10533. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10534. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10535. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10536. eeprom_phy_serdes = 1;
  10537. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10538. if (nic_phy_id != 0) {
  10539. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10540. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10541. eeprom_phy_id = (id1 >> 16) << 10;
  10542. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10543. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10544. } else
  10545. eeprom_phy_id = 0;
  10546. tp->phy_id = eeprom_phy_id;
  10547. if (eeprom_phy_serdes) {
  10548. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10549. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10550. else
  10551. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10552. }
  10553. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10554. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10555. SHASTA_EXT_LED_MODE_MASK);
  10556. else
  10557. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10558. switch (led_cfg) {
  10559. default:
  10560. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10561. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10562. break;
  10563. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10564. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10565. break;
  10566. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10567. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10568. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10569. * read on some older 5700/5701 bootcode.
  10570. */
  10571. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10572. ASIC_REV_5700 ||
  10573. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10574. ASIC_REV_5701)
  10575. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10576. break;
  10577. case SHASTA_EXT_LED_SHARED:
  10578. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10579. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10580. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10581. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10582. LED_CTRL_MODE_PHY_2);
  10583. break;
  10584. case SHASTA_EXT_LED_MAC:
  10585. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10586. break;
  10587. case SHASTA_EXT_LED_COMBO:
  10588. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10589. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10590. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10591. LED_CTRL_MODE_PHY_2);
  10592. break;
  10593. }
  10594. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10595. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10596. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10597. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10598. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10599. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10600. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10601. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10602. if ((tp->pdev->subsystem_vendor ==
  10603. PCI_VENDOR_ID_ARIMA) &&
  10604. (tp->pdev->subsystem_device == 0x205a ||
  10605. tp->pdev->subsystem_device == 0x2063))
  10606. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10607. } else {
  10608. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10609. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10610. }
  10611. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10612. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10613. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10614. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10615. }
  10616. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10617. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10618. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10619. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10620. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10621. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10622. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10623. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10624. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10625. if (cfg2 & (1 << 17))
  10626. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10627. /* serdes signal pre-emphasis in register 0x590 set by */
  10628. /* bootcode if bit 18 is set */
  10629. if (cfg2 & (1 << 18))
  10630. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10631. if (((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) ||
  10632. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10633. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
  10634. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10635. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10636. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10637. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10638. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  10639. u32 cfg3;
  10640. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10641. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10642. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10643. }
  10644. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10645. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10646. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10647. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10648. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10649. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10650. }
  10651. done:
  10652. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  10653. device_set_wakeup_enable(&tp->pdev->dev,
  10654. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10655. else
  10656. device_set_wakeup_capable(&tp->pdev->dev, false);
  10657. }
  10658. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10659. {
  10660. int i;
  10661. u32 val;
  10662. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10663. tw32(OTP_CTRL, cmd);
  10664. /* Wait for up to 1 ms for command to execute. */
  10665. for (i = 0; i < 100; i++) {
  10666. val = tr32(OTP_STATUS);
  10667. if (val & OTP_STATUS_CMD_DONE)
  10668. break;
  10669. udelay(10);
  10670. }
  10671. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10672. }
  10673. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10674. * configuration is a 32-bit value that straddles the alignment boundary.
  10675. * We do two 32-bit reads and then shift and merge the results.
  10676. */
  10677. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10678. {
  10679. u32 bhalf_otp, thalf_otp;
  10680. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10681. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10682. return 0;
  10683. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10684. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10685. return 0;
  10686. thalf_otp = tr32(OTP_READ_DATA);
  10687. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10688. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10689. return 0;
  10690. bhalf_otp = tr32(OTP_READ_DATA);
  10691. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10692. }
  10693. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10694. {
  10695. u32 adv = ADVERTISED_Autoneg |
  10696. ADVERTISED_Pause;
  10697. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10698. adv |= ADVERTISED_1000baseT_Half |
  10699. ADVERTISED_1000baseT_Full;
  10700. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10701. adv |= ADVERTISED_100baseT_Half |
  10702. ADVERTISED_100baseT_Full |
  10703. ADVERTISED_10baseT_Half |
  10704. ADVERTISED_10baseT_Full |
  10705. ADVERTISED_TP;
  10706. else
  10707. adv |= ADVERTISED_FIBRE;
  10708. tp->link_config.advertising = adv;
  10709. tp->link_config.speed = SPEED_INVALID;
  10710. tp->link_config.duplex = DUPLEX_INVALID;
  10711. tp->link_config.autoneg = AUTONEG_ENABLE;
  10712. tp->link_config.active_speed = SPEED_INVALID;
  10713. tp->link_config.active_duplex = DUPLEX_INVALID;
  10714. tp->link_config.orig_speed = SPEED_INVALID;
  10715. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10716. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10717. }
  10718. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10719. {
  10720. u32 hw_phy_id_1, hw_phy_id_2;
  10721. u32 hw_phy_id, hw_phy_id_masked;
  10722. int err;
  10723. /* flow control autonegotiation is default behavior */
  10724. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  10725. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10726. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10727. return tg3_phy_init(tp);
  10728. /* Reading the PHY ID register can conflict with ASF
  10729. * firmware access to the PHY hardware.
  10730. */
  10731. err = 0;
  10732. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10733. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10734. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10735. } else {
  10736. /* Now read the physical PHY_ID from the chip and verify
  10737. * that it is sane. If it doesn't look good, we fall back
  10738. * to either the hard-coded table based PHY_ID and failing
  10739. * that the value found in the eeprom area.
  10740. */
  10741. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10742. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10743. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10744. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10745. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10746. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10747. }
  10748. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10749. tp->phy_id = hw_phy_id;
  10750. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10751. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10752. else
  10753. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10754. } else {
  10755. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10756. /* Do nothing, phy ID already set up in
  10757. * tg3_get_eeprom_hw_cfg().
  10758. */
  10759. } else {
  10760. struct subsys_tbl_ent *p;
  10761. /* No eeprom signature? Try the hardcoded
  10762. * subsys device table.
  10763. */
  10764. p = tg3_lookup_by_subsys(tp);
  10765. if (!p)
  10766. return -ENODEV;
  10767. tp->phy_id = p->phy_id;
  10768. if (!tp->phy_id ||
  10769. tp->phy_id == TG3_PHY_ID_BCM8002)
  10770. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10771. }
  10772. }
  10773. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10774. ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10775. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10776. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10777. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10778. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10779. tg3_phy_init_link_config(tp);
  10780. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10781. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10782. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10783. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10784. tg3_readphy(tp, MII_BMSR, &bmsr);
  10785. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10786. (bmsr & BMSR_LSTATUS))
  10787. goto skip_phy_reset;
  10788. err = tg3_phy_reset(tp);
  10789. if (err)
  10790. return err;
  10791. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10792. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10793. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10794. tg3_ctrl = 0;
  10795. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  10796. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10797. MII_TG3_CTRL_ADV_1000_FULL);
  10798. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10799. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10800. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10801. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10802. }
  10803. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10804. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10805. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10806. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10807. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10808. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10809. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10810. tg3_writephy(tp, MII_BMCR,
  10811. BMCR_ANENABLE | BMCR_ANRESTART);
  10812. }
  10813. tg3_phy_set_wirespeed(tp);
  10814. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10815. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10816. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10817. }
  10818. skip_phy_reset:
  10819. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10820. err = tg3_init_5401phy_dsp(tp);
  10821. if (err)
  10822. return err;
  10823. err = tg3_init_5401phy_dsp(tp);
  10824. }
  10825. return err;
  10826. }
  10827. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10828. {
  10829. u8 *vpd_data;
  10830. unsigned int block_end, rosize, len;
  10831. int j, i = 0;
  10832. vpd_data = (u8 *)tg3_vpd_readblock(tp);
  10833. if (!vpd_data)
  10834. goto out_no_vpd;
  10835. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10836. PCI_VPD_LRDT_RO_DATA);
  10837. if (i < 0)
  10838. goto out_not_found;
  10839. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10840. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10841. i += PCI_VPD_LRDT_TAG_SIZE;
  10842. if (block_end > TG3_NVM_VPD_LEN)
  10843. goto out_not_found;
  10844. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10845. PCI_VPD_RO_KEYWORD_MFR_ID);
  10846. if (j > 0) {
  10847. len = pci_vpd_info_field_size(&vpd_data[j]);
  10848. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10849. if (j + len > block_end || len != 4 ||
  10850. memcmp(&vpd_data[j], "1028", 4))
  10851. goto partno;
  10852. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10853. PCI_VPD_RO_KEYWORD_VENDOR0);
  10854. if (j < 0)
  10855. goto partno;
  10856. len = pci_vpd_info_field_size(&vpd_data[j]);
  10857. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10858. if (j + len > block_end)
  10859. goto partno;
  10860. memcpy(tp->fw_ver, &vpd_data[j], len);
  10861. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10862. }
  10863. partno:
  10864. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10865. PCI_VPD_RO_KEYWORD_PARTNO);
  10866. if (i < 0)
  10867. goto out_not_found;
  10868. len = pci_vpd_info_field_size(&vpd_data[i]);
  10869. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10870. if (len > TG3_BPN_SIZE ||
  10871. (len + i) > TG3_NVM_VPD_LEN)
  10872. goto out_not_found;
  10873. memcpy(tp->board_part_number, &vpd_data[i], len);
  10874. out_not_found:
  10875. kfree(vpd_data);
  10876. if (tp->board_part_number[0])
  10877. return;
  10878. out_no_vpd:
  10879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10880. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10881. strcpy(tp->board_part_number, "BCM5717");
  10882. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10883. strcpy(tp->board_part_number, "BCM5718");
  10884. else
  10885. goto nomatch;
  10886. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10887. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10888. strcpy(tp->board_part_number, "BCM57780");
  10889. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10890. strcpy(tp->board_part_number, "BCM57760");
  10891. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10892. strcpy(tp->board_part_number, "BCM57790");
  10893. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10894. strcpy(tp->board_part_number, "BCM57788");
  10895. else
  10896. goto nomatch;
  10897. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10898. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10899. strcpy(tp->board_part_number, "BCM57761");
  10900. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10901. strcpy(tp->board_part_number, "BCM57765");
  10902. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10903. strcpy(tp->board_part_number, "BCM57781");
  10904. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10905. strcpy(tp->board_part_number, "BCM57785");
  10906. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10907. strcpy(tp->board_part_number, "BCM57791");
  10908. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10909. strcpy(tp->board_part_number, "BCM57795");
  10910. else
  10911. goto nomatch;
  10912. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10913. strcpy(tp->board_part_number, "BCM95906");
  10914. } else {
  10915. nomatch:
  10916. strcpy(tp->board_part_number, "none");
  10917. }
  10918. }
  10919. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10920. {
  10921. u32 val;
  10922. if (tg3_nvram_read(tp, offset, &val) ||
  10923. (val & 0xfc000000) != 0x0c000000 ||
  10924. tg3_nvram_read(tp, offset + 4, &val) ||
  10925. val != 0)
  10926. return 0;
  10927. return 1;
  10928. }
  10929. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10930. {
  10931. u32 val, offset, start, ver_offset;
  10932. int i, dst_off;
  10933. bool newver = false;
  10934. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10935. tg3_nvram_read(tp, 0x4, &start))
  10936. return;
  10937. offset = tg3_nvram_logical_addr(tp, offset);
  10938. if (tg3_nvram_read(tp, offset, &val))
  10939. return;
  10940. if ((val & 0xfc000000) == 0x0c000000) {
  10941. if (tg3_nvram_read(tp, offset + 4, &val))
  10942. return;
  10943. if (val == 0)
  10944. newver = true;
  10945. }
  10946. dst_off = strlen(tp->fw_ver);
  10947. if (newver) {
  10948. if (TG3_VER_SIZE - dst_off < 16 ||
  10949. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10950. return;
  10951. offset = offset + ver_offset - start;
  10952. for (i = 0; i < 16; i += 4) {
  10953. __be32 v;
  10954. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10955. return;
  10956. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10957. }
  10958. } else {
  10959. u32 major, minor;
  10960. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10961. return;
  10962. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10963. TG3_NVM_BCVER_MAJSFT;
  10964. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10965. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10966. "v%d.%02d", major, minor);
  10967. }
  10968. }
  10969. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10970. {
  10971. u32 val, major, minor;
  10972. /* Use native endian representation */
  10973. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10974. return;
  10975. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10976. TG3_NVM_HWSB_CFG1_MAJSFT;
  10977. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10978. TG3_NVM_HWSB_CFG1_MINSFT;
  10979. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10980. }
  10981. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10982. {
  10983. u32 offset, major, minor, build;
  10984. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10985. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10986. return;
  10987. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10988. case TG3_EEPROM_SB_REVISION_0:
  10989. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10990. break;
  10991. case TG3_EEPROM_SB_REVISION_2:
  10992. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10993. break;
  10994. case TG3_EEPROM_SB_REVISION_3:
  10995. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10996. break;
  10997. case TG3_EEPROM_SB_REVISION_4:
  10998. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10999. break;
  11000. case TG3_EEPROM_SB_REVISION_5:
  11001. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11002. break;
  11003. case TG3_EEPROM_SB_REVISION_6:
  11004. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11005. break;
  11006. default:
  11007. return;
  11008. }
  11009. if (tg3_nvram_read(tp, offset, &val))
  11010. return;
  11011. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11012. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11013. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11014. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11015. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11016. if (minor > 99 || build > 26)
  11017. return;
  11018. offset = strlen(tp->fw_ver);
  11019. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11020. " v%d.%02d", major, minor);
  11021. if (build > 0) {
  11022. offset = strlen(tp->fw_ver);
  11023. if (offset < TG3_VER_SIZE - 1)
  11024. tp->fw_ver[offset] = 'a' + build - 1;
  11025. }
  11026. }
  11027. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11028. {
  11029. u32 val, offset, start;
  11030. int i, vlen;
  11031. for (offset = TG3_NVM_DIR_START;
  11032. offset < TG3_NVM_DIR_END;
  11033. offset += TG3_NVM_DIRENT_SIZE) {
  11034. if (tg3_nvram_read(tp, offset, &val))
  11035. return;
  11036. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11037. break;
  11038. }
  11039. if (offset == TG3_NVM_DIR_END)
  11040. return;
  11041. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  11042. start = 0x08000000;
  11043. else if (tg3_nvram_read(tp, offset - 4, &start))
  11044. return;
  11045. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11046. !tg3_fw_img_is_valid(tp, offset) ||
  11047. tg3_nvram_read(tp, offset + 8, &val))
  11048. return;
  11049. offset += val - start;
  11050. vlen = strlen(tp->fw_ver);
  11051. tp->fw_ver[vlen++] = ',';
  11052. tp->fw_ver[vlen++] = ' ';
  11053. for (i = 0; i < 4; i++) {
  11054. __be32 v;
  11055. if (tg3_nvram_read_be32(tp, offset, &v))
  11056. return;
  11057. offset += sizeof(v);
  11058. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11059. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11060. break;
  11061. }
  11062. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11063. vlen += sizeof(v);
  11064. }
  11065. }
  11066. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11067. {
  11068. int vlen;
  11069. u32 apedata;
  11070. char *fwtype;
  11071. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  11072. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  11073. return;
  11074. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11075. if (apedata != APE_SEG_SIG_MAGIC)
  11076. return;
  11077. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11078. if (!(apedata & APE_FW_STATUS_READY))
  11079. return;
  11080. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11081. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11082. tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
  11083. fwtype = "NCSI";
  11084. } else {
  11085. fwtype = "DASH";
  11086. }
  11087. vlen = strlen(tp->fw_ver);
  11088. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11089. fwtype,
  11090. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11091. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11092. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11093. (apedata & APE_FW_VERSION_BLDMSK));
  11094. }
  11095. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11096. {
  11097. u32 val;
  11098. bool vpd_vers = false;
  11099. if (tp->fw_ver[0] != 0)
  11100. vpd_vers = true;
  11101. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  11102. strcat(tp->fw_ver, "sb");
  11103. return;
  11104. }
  11105. if (tg3_nvram_read(tp, 0, &val))
  11106. return;
  11107. if (val == TG3_EEPROM_MAGIC)
  11108. tg3_read_bc_ver(tp);
  11109. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11110. tg3_read_sb_ver(tp, val);
  11111. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11112. tg3_read_hwsb_ver(tp);
  11113. else
  11114. return;
  11115. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  11116. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  11117. goto done;
  11118. tg3_read_mgmtfw_ver(tp);
  11119. done:
  11120. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11121. }
  11122. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11123. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11124. {
  11125. if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
  11126. return TG3_RX_RET_MAX_SIZE_5717;
  11127. else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  11128. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11129. return TG3_RX_RET_MAX_SIZE_5700;
  11130. else
  11131. return TG3_RX_RET_MAX_SIZE_5705;
  11132. }
  11133. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11134. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11135. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11136. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11137. { },
  11138. };
  11139. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11140. {
  11141. u32 misc_ctrl_reg;
  11142. u32 pci_state_reg, grc_misc_cfg;
  11143. u32 val;
  11144. u16 pci_cmd;
  11145. int err;
  11146. /* Force memory write invalidate off. If we leave it on,
  11147. * then on 5700_BX chips we have to enable a workaround.
  11148. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11149. * to match the cacheline size. The Broadcom driver have this
  11150. * workaround but turns MWI off all the times so never uses
  11151. * it. This seems to suggest that the workaround is insufficient.
  11152. */
  11153. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11154. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11155. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11156. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  11157. * has the register indirect write enable bit set before
  11158. * we try to access any of the MMIO registers. It is also
  11159. * critical that the PCI-X hw workaround situation is decided
  11160. * before that as well.
  11161. */
  11162. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11163. &misc_ctrl_reg);
  11164. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11165. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11166. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11167. u32 prod_id_asic_rev;
  11168. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11169. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11170. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11171. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11172. pci_read_config_dword(tp->pdev,
  11173. TG3PCI_GEN2_PRODID_ASICREV,
  11174. &prod_id_asic_rev);
  11175. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11176. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11177. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11178. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11179. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11180. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11181. pci_read_config_dword(tp->pdev,
  11182. TG3PCI_GEN15_PRODID_ASICREV,
  11183. &prod_id_asic_rev);
  11184. else
  11185. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11186. &prod_id_asic_rev);
  11187. tp->pci_chip_rev_id = prod_id_asic_rev;
  11188. }
  11189. /* Wrong chip ID in 5752 A0. This code can be removed later
  11190. * as A0 is not in production.
  11191. */
  11192. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11193. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11194. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11195. * we need to disable memory and use config. cycles
  11196. * only to access all registers. The 5702/03 chips
  11197. * can mistakenly decode the special cycles from the
  11198. * ICH chipsets as memory write cycles, causing corruption
  11199. * of register and memory space. Only certain ICH bridges
  11200. * will drive special cycles with non-zero data during the
  11201. * address phase which can fall within the 5703's address
  11202. * range. This is not an ICH bug as the PCI spec allows
  11203. * non-zero address during special cycles. However, only
  11204. * these ICH bridges are known to drive non-zero addresses
  11205. * during special cycles.
  11206. *
  11207. * Since special cycles do not cross PCI bridges, we only
  11208. * enable this workaround if the 5703 is on the secondary
  11209. * bus of these ICH bridges.
  11210. */
  11211. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11212. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11213. static struct tg3_dev_id {
  11214. u32 vendor;
  11215. u32 device;
  11216. u32 rev;
  11217. } ich_chipsets[] = {
  11218. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11219. PCI_ANY_ID },
  11220. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11221. PCI_ANY_ID },
  11222. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11223. 0xa },
  11224. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11225. PCI_ANY_ID },
  11226. { },
  11227. };
  11228. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11229. struct pci_dev *bridge = NULL;
  11230. while (pci_id->vendor != 0) {
  11231. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11232. bridge);
  11233. if (!bridge) {
  11234. pci_id++;
  11235. continue;
  11236. }
  11237. if (pci_id->rev != PCI_ANY_ID) {
  11238. if (bridge->revision > pci_id->rev)
  11239. continue;
  11240. }
  11241. if (bridge->subordinate &&
  11242. (bridge->subordinate->number ==
  11243. tp->pdev->bus->number)) {
  11244. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  11245. pci_dev_put(bridge);
  11246. break;
  11247. }
  11248. }
  11249. }
  11250. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  11251. static struct tg3_dev_id {
  11252. u32 vendor;
  11253. u32 device;
  11254. } bridge_chipsets[] = {
  11255. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11256. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11257. { },
  11258. };
  11259. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11260. struct pci_dev *bridge = NULL;
  11261. while (pci_id->vendor != 0) {
  11262. bridge = pci_get_device(pci_id->vendor,
  11263. pci_id->device,
  11264. bridge);
  11265. if (!bridge) {
  11266. pci_id++;
  11267. continue;
  11268. }
  11269. if (bridge->subordinate &&
  11270. (bridge->subordinate->number <=
  11271. tp->pdev->bus->number) &&
  11272. (bridge->subordinate->subordinate >=
  11273. tp->pdev->bus->number)) {
  11274. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  11275. pci_dev_put(bridge);
  11276. break;
  11277. }
  11278. }
  11279. }
  11280. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11281. * DMA addresses > 40-bit. This bridge may have other additional
  11282. * 57xx devices behind it in some 4-port NIC designs for example.
  11283. * Any tg3 device found behind the bridge will also need the 40-bit
  11284. * DMA workaround.
  11285. */
  11286. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11287. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11288. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  11289. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11290. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11291. } else {
  11292. struct pci_dev *bridge = NULL;
  11293. do {
  11294. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11295. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11296. bridge);
  11297. if (bridge && bridge->subordinate &&
  11298. (bridge->subordinate->number <=
  11299. tp->pdev->bus->number) &&
  11300. (bridge->subordinate->subordinate >=
  11301. tp->pdev->bus->number)) {
  11302. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11303. pci_dev_put(bridge);
  11304. break;
  11305. }
  11306. } while (bridge);
  11307. }
  11308. /* Initialize misc host control in PCI block. */
  11309. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11310. MISC_HOST_CTRL_CHIPREV);
  11311. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11312. tp->misc_host_ctrl);
  11313. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11314. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  11315. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11316. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11317. tp->pdev_peer = tg3_find_peer(tp);
  11318. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11319. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11320. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11321. tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
  11322. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11323. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11324. tp->tg3_flags3 |= TG3_FLG3_57765_PLUS;
  11325. /* Intentionally exclude ASIC_REV_5906 */
  11326. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11327. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11328. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11329. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11330. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11331. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11332. (tp->tg3_flags3 & TG3_FLG3_57765_PLUS))
  11333. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  11334. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11335. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11336. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11337. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11338. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11339. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  11340. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  11341. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  11342. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  11343. /* 5700 B0 chips do not support checksumming correctly due
  11344. * to hardware bugs.
  11345. */
  11346. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  11347. u32 features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  11348. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  11349. features |= NETIF_F_IPV6_CSUM;
  11350. tp->dev->features |= features;
  11351. tp->dev->hw_features |= features;
  11352. tp->dev->vlan_features |= features;
  11353. }
  11354. /* Determine TSO capabilities */
  11355. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11356. ; /* Do nothing. HW bug. */
  11357. else if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
  11358. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  11359. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11360. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11361. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  11362. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11363. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  11364. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11365. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11366. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  11367. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11368. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11369. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11370. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  11371. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11372. tp->fw_needed = FIRMWARE_TG3TSO5;
  11373. else
  11374. tp->fw_needed = FIRMWARE_TG3TSO;
  11375. }
  11376. tp->irq_max = 1;
  11377. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11378. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  11379. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11380. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11381. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11382. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11383. tp->pdev_peer == tp->pdev))
  11384. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  11385. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11386. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11387. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  11388. }
  11389. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  11390. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  11391. tp->irq_max = TG3_IRQ_MAX_VECS;
  11392. }
  11393. }
  11394. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11395. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11396. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11397. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  11398. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  11399. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  11400. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  11401. }
  11402. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11403. tp->tg3_flags3 |= TG3_FLG3_LRG_PROD_RING_CAP;
  11404. if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  11405. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  11406. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  11407. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11408. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  11409. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  11410. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  11411. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11412. &pci_state_reg);
  11413. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11414. if (tp->pcie_cap != 0) {
  11415. u16 lnkctl;
  11416. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11417. tp->pcie_readrq = 4096;
  11418. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11419. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11420. tp->pcie_readrq = 2048;
  11421. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11422. pci_read_config_word(tp->pdev,
  11423. tp->pcie_cap + PCI_EXP_LNKCTL,
  11424. &lnkctl);
  11425. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11426. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11427. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  11428. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11429. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11430. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11431. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11432. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  11433. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11434. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  11435. }
  11436. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11437. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11438. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11439. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11440. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11441. if (!tp->pcix_cap) {
  11442. dev_err(&tp->pdev->dev,
  11443. "Cannot find PCI-X capability, aborting\n");
  11444. return -EIO;
  11445. }
  11446. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11447. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11448. }
  11449. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11450. * reordering to the mailbox registers done by the host
  11451. * controller can cause major troubles. We read back from
  11452. * every mailbox register write to force the writes to be
  11453. * posted to the chip in order.
  11454. */
  11455. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11456. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11457. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11458. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11459. &tp->pci_cacheline_sz);
  11460. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11461. &tp->pci_lat_timer);
  11462. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11463. tp->pci_lat_timer < 64) {
  11464. tp->pci_lat_timer = 64;
  11465. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11466. tp->pci_lat_timer);
  11467. }
  11468. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11469. /* 5700 BX chips need to have their TX producer index
  11470. * mailboxes written twice to workaround a bug.
  11471. */
  11472. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11473. /* If we are in PCI-X mode, enable register write workaround.
  11474. *
  11475. * The workaround is to use indirect register accesses
  11476. * for all chip writes not to mailbox registers.
  11477. */
  11478. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11479. u32 pm_reg;
  11480. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11481. /* The chip can have it's power management PCI config
  11482. * space registers clobbered due to this bug.
  11483. * So explicitly force the chip into D0 here.
  11484. */
  11485. pci_read_config_dword(tp->pdev,
  11486. tp->pm_cap + PCI_PM_CTRL,
  11487. &pm_reg);
  11488. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11489. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11490. pci_write_config_dword(tp->pdev,
  11491. tp->pm_cap + PCI_PM_CTRL,
  11492. pm_reg);
  11493. /* Also, force SERR#/PERR# in PCI command. */
  11494. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11495. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11496. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11497. }
  11498. }
  11499. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11500. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11501. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11502. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11503. /* Chip-specific fixup from Broadcom driver */
  11504. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11505. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11506. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11507. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11508. }
  11509. /* Default fast path register access methods */
  11510. tp->read32 = tg3_read32;
  11511. tp->write32 = tg3_write32;
  11512. tp->read32_mbox = tg3_read32;
  11513. tp->write32_mbox = tg3_write32;
  11514. tp->write32_tx_mbox = tg3_write32;
  11515. tp->write32_rx_mbox = tg3_write32;
  11516. /* Various workaround register access methods */
  11517. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11518. tp->write32 = tg3_write_indirect_reg32;
  11519. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11520. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11521. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11522. /*
  11523. * Back to back register writes can cause problems on these
  11524. * chips, the workaround is to read back all reg writes
  11525. * except those to mailbox regs.
  11526. *
  11527. * See tg3_write_indirect_reg32().
  11528. */
  11529. tp->write32 = tg3_write_flush_reg32;
  11530. }
  11531. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11532. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11533. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11534. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11535. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11536. }
  11537. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11538. tp->read32 = tg3_read_indirect_reg32;
  11539. tp->write32 = tg3_write_indirect_reg32;
  11540. tp->read32_mbox = tg3_read_indirect_mbox;
  11541. tp->write32_mbox = tg3_write_indirect_mbox;
  11542. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11543. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11544. iounmap(tp->regs);
  11545. tp->regs = NULL;
  11546. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11547. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11548. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11549. }
  11550. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11551. tp->read32_mbox = tg3_read32_mbox_5906;
  11552. tp->write32_mbox = tg3_write32_mbox_5906;
  11553. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11554. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11555. }
  11556. if (tp->write32 == tg3_write_indirect_reg32 ||
  11557. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11558. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11559. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11560. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11561. /* Get eeprom hw config before calling tg3_set_power_state().
  11562. * In particular, the TG3_FLG2_IS_NIC flag must be
  11563. * determined before calling tg3_set_power_state() so that
  11564. * we know whether or not to switch out of Vaux power.
  11565. * When the flag is set, it means that GPIO1 is used for eeprom
  11566. * write protect and also implies that it is a LOM where GPIOs
  11567. * are not used to switch power.
  11568. */
  11569. tg3_get_eeprom_hw_cfg(tp);
  11570. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11571. /* Allow reads and writes to the
  11572. * APE register and memory space.
  11573. */
  11574. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11575. PCISTATE_ALLOW_APE_SHMEM_WR |
  11576. PCISTATE_ALLOW_APE_PSPACE_WR;
  11577. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11578. pci_state_reg);
  11579. }
  11580. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11581. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11582. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11583. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11584. (tp->tg3_flags3 & TG3_FLG3_57765_PLUS))
  11585. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11586. /* Set up tp->grc_local_ctrl before calling tg_power_up().
  11587. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11588. * It is also used as eeprom write protect on LOMs.
  11589. */
  11590. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11591. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11592. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11593. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11594. GRC_LCLCTRL_GPIO_OUTPUT1);
  11595. /* Unused GPIO3 must be driven as output on 5752 because there
  11596. * are no pull-up resistors on unused GPIO pins.
  11597. */
  11598. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11599. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11600. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11601. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11602. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11603. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11604. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11605. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11606. /* Turn off the debug UART. */
  11607. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11608. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11609. /* Keep VMain power. */
  11610. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11611. GRC_LCLCTRL_GPIO_OUTPUT0;
  11612. }
  11613. /* Force the chip into D0. */
  11614. err = tg3_power_up(tp);
  11615. if (err) {
  11616. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11617. return err;
  11618. }
  11619. /* Derive initial jumbo mode from MTU assigned in
  11620. * ether_setup() via the alloc_etherdev() call
  11621. */
  11622. if (tp->dev->mtu > ETH_DATA_LEN &&
  11623. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11624. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11625. /* Determine WakeOnLan speed to use. */
  11626. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11627. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11628. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11629. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11630. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11631. } else {
  11632. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11633. }
  11634. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11635. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11636. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11637. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11638. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11639. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11640. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11641. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11642. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11643. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11644. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11645. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11646. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11647. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11648. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11649. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11650. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11651. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11652. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11653. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  11654. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11655. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11656. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11657. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11658. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11659. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11660. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11661. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11662. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11663. } else
  11664. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11665. }
  11666. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11667. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11668. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11669. if (tp->phy_otp == 0)
  11670. tp->phy_otp = TG3_OTP_DEFAULT;
  11671. }
  11672. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11673. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11674. else
  11675. tp->mi_mode = MAC_MI_MODE_BASE;
  11676. tp->coalesce_mode = 0;
  11677. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11678. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11679. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11680. /* Set these bits to enable statistics workaround. */
  11681. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11682. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  11683. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  11684. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  11685. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  11686. }
  11687. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11688. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11689. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11690. err = tg3_mdio_init(tp);
  11691. if (err)
  11692. return err;
  11693. /* Initialize data/descriptor byte/word swapping. */
  11694. val = tr32(GRC_MODE);
  11695. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11696. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11697. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11698. GRC_MODE_B2HRX_ENABLE |
  11699. GRC_MODE_HTX2B_ENABLE |
  11700. GRC_MODE_HOST_STACKUP);
  11701. else
  11702. val &= GRC_MODE_HOST_STACKUP;
  11703. tw32(GRC_MODE, val | tp->grc_mode);
  11704. tg3_switch_clocks(tp);
  11705. /* Clear this out for sanity. */
  11706. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11707. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11708. &pci_state_reg);
  11709. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11710. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11711. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11712. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11713. chiprevid == CHIPREV_ID_5701_B0 ||
  11714. chiprevid == CHIPREV_ID_5701_B2 ||
  11715. chiprevid == CHIPREV_ID_5701_B5) {
  11716. void __iomem *sram_base;
  11717. /* Write some dummy words into the SRAM status block
  11718. * area, see if it reads back correctly. If the return
  11719. * value is bad, force enable the PCIX workaround.
  11720. */
  11721. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11722. writel(0x00000000, sram_base);
  11723. writel(0x00000000, sram_base + 4);
  11724. writel(0xffffffff, sram_base + 4);
  11725. if (readl(sram_base) != 0x00000000)
  11726. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11727. }
  11728. }
  11729. udelay(50);
  11730. tg3_nvram_init(tp);
  11731. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11732. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11733. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11734. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11735. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11736. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11737. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11738. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11739. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11740. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11741. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11742. HOSTCC_MODE_CLRTICK_TXBD);
  11743. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11744. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11745. tp->misc_host_ctrl);
  11746. }
  11747. /* Preserve the APE MAC_MODE bits */
  11748. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11749. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11750. else
  11751. tp->mac_mode = TG3_DEF_MAC_MODE;
  11752. /* these are limited to 10/100 only */
  11753. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11754. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11755. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11756. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11757. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11758. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11759. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11760. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11761. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11762. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11763. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11764. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11765. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11766. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11767. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11768. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11769. err = tg3_phy_probe(tp);
  11770. if (err) {
  11771. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11772. /* ... but do not return immediately ... */
  11773. tg3_mdio_fini(tp);
  11774. }
  11775. tg3_read_vpd(tp);
  11776. tg3_read_fw_ver(tp);
  11777. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11778. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11779. } else {
  11780. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11781. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11782. else
  11783. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11784. }
  11785. /* 5700 {AX,BX} chips have a broken status block link
  11786. * change bit implementation, so we must use the
  11787. * status register in those cases.
  11788. */
  11789. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11790. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11791. else
  11792. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11793. /* The led_ctrl is set during tg3_phy_probe, here we might
  11794. * have to force the link status polling mechanism based
  11795. * upon subsystem IDs.
  11796. */
  11797. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11798. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11799. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11800. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11801. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11802. }
  11803. /* For all SERDES we poll the MAC status register. */
  11804. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11805. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11806. else
  11807. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11808. tp->rx_offset = NET_IP_ALIGN;
  11809. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11810. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11811. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11812. tp->rx_offset = 0;
  11813. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11814. tp->rx_copy_thresh = ~(u16)0;
  11815. #endif
  11816. }
  11817. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11818. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11819. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11820. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11821. /* Increment the rx prod index on the rx std ring by at most
  11822. * 8 for these chips to workaround hw errata.
  11823. */
  11824. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11825. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11826. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11827. tp->rx_std_max_post = 8;
  11828. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11829. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11830. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11831. return err;
  11832. }
  11833. #ifdef CONFIG_SPARC
  11834. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11835. {
  11836. struct net_device *dev = tp->dev;
  11837. struct pci_dev *pdev = tp->pdev;
  11838. struct device_node *dp = pci_device_to_OF_node(pdev);
  11839. const unsigned char *addr;
  11840. int len;
  11841. addr = of_get_property(dp, "local-mac-address", &len);
  11842. if (addr && len == 6) {
  11843. memcpy(dev->dev_addr, addr, 6);
  11844. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11845. return 0;
  11846. }
  11847. return -ENODEV;
  11848. }
  11849. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11850. {
  11851. struct net_device *dev = tp->dev;
  11852. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11853. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11854. return 0;
  11855. }
  11856. #endif
  11857. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11858. {
  11859. struct net_device *dev = tp->dev;
  11860. u32 hi, lo, mac_offset;
  11861. int addr_ok = 0;
  11862. #ifdef CONFIG_SPARC
  11863. if (!tg3_get_macaddr_sparc(tp))
  11864. return 0;
  11865. #endif
  11866. mac_offset = 0x7c;
  11867. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11868. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11869. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11870. mac_offset = 0xcc;
  11871. if (tg3_nvram_lock(tp))
  11872. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11873. else
  11874. tg3_nvram_unlock(tp);
  11875. } else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11876. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11877. mac_offset = 0xcc;
  11878. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11879. mac_offset += 0x18c;
  11880. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11881. mac_offset = 0x10;
  11882. /* First try to get it from MAC address mailbox. */
  11883. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11884. if ((hi >> 16) == 0x484b) {
  11885. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11886. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11887. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11888. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11889. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11890. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11891. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11892. /* Some old bootcode may report a 0 MAC address in SRAM */
  11893. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11894. }
  11895. if (!addr_ok) {
  11896. /* Next, try NVRAM. */
  11897. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11898. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11899. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11900. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11901. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11902. }
  11903. /* Finally just fetch it out of the MAC control regs. */
  11904. else {
  11905. hi = tr32(MAC_ADDR_0_HIGH);
  11906. lo = tr32(MAC_ADDR_0_LOW);
  11907. dev->dev_addr[5] = lo & 0xff;
  11908. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11909. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11910. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11911. dev->dev_addr[1] = hi & 0xff;
  11912. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11913. }
  11914. }
  11915. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11916. #ifdef CONFIG_SPARC
  11917. if (!tg3_get_default_macaddr_sparc(tp))
  11918. return 0;
  11919. #endif
  11920. return -EINVAL;
  11921. }
  11922. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11923. return 0;
  11924. }
  11925. #define BOUNDARY_SINGLE_CACHELINE 1
  11926. #define BOUNDARY_MULTI_CACHELINE 2
  11927. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11928. {
  11929. int cacheline_size;
  11930. u8 byte;
  11931. int goal;
  11932. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11933. if (byte == 0)
  11934. cacheline_size = 1024;
  11935. else
  11936. cacheline_size = (int) byte * 4;
  11937. /* On 5703 and later chips, the boundary bits have no
  11938. * effect.
  11939. */
  11940. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11941. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11942. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11943. goto out;
  11944. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11945. goal = BOUNDARY_MULTI_CACHELINE;
  11946. #else
  11947. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11948. goal = BOUNDARY_SINGLE_CACHELINE;
  11949. #else
  11950. goal = 0;
  11951. #endif
  11952. #endif
  11953. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  11954. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11955. goto out;
  11956. }
  11957. if (!goal)
  11958. goto out;
  11959. /* PCI controllers on most RISC systems tend to disconnect
  11960. * when a device tries to burst across a cache-line boundary.
  11961. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11962. *
  11963. * Unfortunately, for PCI-E there are only limited
  11964. * write-side controls for this, and thus for reads
  11965. * we will still get the disconnects. We'll also waste
  11966. * these PCI cycles for both read and write for chips
  11967. * other than 5700 and 5701 which do not implement the
  11968. * boundary bits.
  11969. */
  11970. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11971. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11972. switch (cacheline_size) {
  11973. case 16:
  11974. case 32:
  11975. case 64:
  11976. case 128:
  11977. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11978. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11979. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11980. } else {
  11981. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11982. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11983. }
  11984. break;
  11985. case 256:
  11986. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11987. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11988. break;
  11989. default:
  11990. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11991. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11992. break;
  11993. }
  11994. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11995. switch (cacheline_size) {
  11996. case 16:
  11997. case 32:
  11998. case 64:
  11999. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12000. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12001. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12002. break;
  12003. }
  12004. /* fallthrough */
  12005. case 128:
  12006. default:
  12007. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12008. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12009. break;
  12010. }
  12011. } else {
  12012. switch (cacheline_size) {
  12013. case 16:
  12014. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12015. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12016. DMA_RWCTRL_WRITE_BNDRY_16);
  12017. break;
  12018. }
  12019. /* fallthrough */
  12020. case 32:
  12021. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12022. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12023. DMA_RWCTRL_WRITE_BNDRY_32);
  12024. break;
  12025. }
  12026. /* fallthrough */
  12027. case 64:
  12028. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12029. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12030. DMA_RWCTRL_WRITE_BNDRY_64);
  12031. break;
  12032. }
  12033. /* fallthrough */
  12034. case 128:
  12035. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12036. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12037. DMA_RWCTRL_WRITE_BNDRY_128);
  12038. break;
  12039. }
  12040. /* fallthrough */
  12041. case 256:
  12042. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12043. DMA_RWCTRL_WRITE_BNDRY_256);
  12044. break;
  12045. case 512:
  12046. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12047. DMA_RWCTRL_WRITE_BNDRY_512);
  12048. break;
  12049. case 1024:
  12050. default:
  12051. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12052. DMA_RWCTRL_WRITE_BNDRY_1024);
  12053. break;
  12054. }
  12055. }
  12056. out:
  12057. return val;
  12058. }
  12059. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12060. {
  12061. struct tg3_internal_buffer_desc test_desc;
  12062. u32 sram_dma_descs;
  12063. int i, ret;
  12064. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12065. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12066. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12067. tw32(RDMAC_STATUS, 0);
  12068. tw32(WDMAC_STATUS, 0);
  12069. tw32(BUFMGR_MODE, 0);
  12070. tw32(FTQ_RESET, 0);
  12071. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12072. test_desc.addr_lo = buf_dma & 0xffffffff;
  12073. test_desc.nic_mbuf = 0x00002100;
  12074. test_desc.len = size;
  12075. /*
  12076. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12077. * the *second* time the tg3 driver was getting loaded after an
  12078. * initial scan.
  12079. *
  12080. * Broadcom tells me:
  12081. * ...the DMA engine is connected to the GRC block and a DMA
  12082. * reset may affect the GRC block in some unpredictable way...
  12083. * The behavior of resets to individual blocks has not been tested.
  12084. *
  12085. * Broadcom noted the GRC reset will also reset all sub-components.
  12086. */
  12087. if (to_device) {
  12088. test_desc.cqid_sqid = (13 << 8) | 2;
  12089. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12090. udelay(40);
  12091. } else {
  12092. test_desc.cqid_sqid = (16 << 8) | 7;
  12093. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12094. udelay(40);
  12095. }
  12096. test_desc.flags = 0x00000005;
  12097. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12098. u32 val;
  12099. val = *(((u32 *)&test_desc) + i);
  12100. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12101. sram_dma_descs + (i * sizeof(u32)));
  12102. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12103. }
  12104. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12105. if (to_device)
  12106. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12107. else
  12108. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12109. ret = -ENODEV;
  12110. for (i = 0; i < 40; i++) {
  12111. u32 val;
  12112. if (to_device)
  12113. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12114. else
  12115. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12116. if ((val & 0xffff) == sram_dma_descs) {
  12117. ret = 0;
  12118. break;
  12119. }
  12120. udelay(100);
  12121. }
  12122. return ret;
  12123. }
  12124. #define TEST_BUFFER_SIZE 0x2000
  12125. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12126. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12127. { },
  12128. };
  12129. static int __devinit tg3_test_dma(struct tg3 *tp)
  12130. {
  12131. dma_addr_t buf_dma;
  12132. u32 *buf, saved_dma_rwctrl;
  12133. int ret = 0;
  12134. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12135. &buf_dma, GFP_KERNEL);
  12136. if (!buf) {
  12137. ret = -ENOMEM;
  12138. goto out_nofree;
  12139. }
  12140. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12141. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12142. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12143. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
  12144. goto out;
  12145. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12146. /* DMA read watermark not used on PCIE */
  12147. tp->dma_rwctrl |= 0x00180000;
  12148. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  12149. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12150. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12151. tp->dma_rwctrl |= 0x003f0000;
  12152. else
  12153. tp->dma_rwctrl |= 0x003f000f;
  12154. } else {
  12155. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12156. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12157. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12158. u32 read_water = 0x7;
  12159. /* If the 5704 is behind the EPB bridge, we can
  12160. * do the less restrictive ONE_DMA workaround for
  12161. * better performance.
  12162. */
  12163. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  12164. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12165. tp->dma_rwctrl |= 0x8000;
  12166. else if (ccval == 0x6 || ccval == 0x7)
  12167. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12168. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12169. read_water = 4;
  12170. /* Set bit 23 to enable PCIX hw bug fix */
  12171. tp->dma_rwctrl |=
  12172. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12173. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12174. (1 << 23);
  12175. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12176. /* 5780 always in PCIX mode */
  12177. tp->dma_rwctrl |= 0x00144000;
  12178. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12179. /* 5714 always in PCIX mode */
  12180. tp->dma_rwctrl |= 0x00148000;
  12181. } else {
  12182. tp->dma_rwctrl |= 0x001b000f;
  12183. }
  12184. }
  12185. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12186. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12187. tp->dma_rwctrl &= 0xfffffff0;
  12188. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12189. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12190. /* Remove this if it causes problems for some boards. */
  12191. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12192. /* On 5700/5701 chips, we need to set this bit.
  12193. * Otherwise the chip will issue cacheline transactions
  12194. * to streamable DMA memory with not all the byte
  12195. * enables turned on. This is an error on several
  12196. * RISC PCI controllers, in particular sparc64.
  12197. *
  12198. * On 5703/5704 chips, this bit has been reassigned
  12199. * a different meaning. In particular, it is used
  12200. * on those chips to enable a PCI-X workaround.
  12201. */
  12202. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12203. }
  12204. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12205. #if 0
  12206. /* Unneeded, already done by tg3_get_invariants. */
  12207. tg3_switch_clocks(tp);
  12208. #endif
  12209. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12210. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12211. goto out;
  12212. /* It is best to perform DMA test with maximum write burst size
  12213. * to expose the 5700/5701 write DMA bug.
  12214. */
  12215. saved_dma_rwctrl = tp->dma_rwctrl;
  12216. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12217. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12218. while (1) {
  12219. u32 *p = buf, i;
  12220. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12221. p[i] = i;
  12222. /* Send the buffer to the chip. */
  12223. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12224. if (ret) {
  12225. dev_err(&tp->pdev->dev,
  12226. "%s: Buffer write failed. err = %d\n",
  12227. __func__, ret);
  12228. break;
  12229. }
  12230. #if 0
  12231. /* validate data reached card RAM correctly. */
  12232. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12233. u32 val;
  12234. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12235. if (le32_to_cpu(val) != p[i]) {
  12236. dev_err(&tp->pdev->dev,
  12237. "%s: Buffer corrupted on device! "
  12238. "(%d != %d)\n", __func__, val, i);
  12239. /* ret = -ENODEV here? */
  12240. }
  12241. p[i] = 0;
  12242. }
  12243. #endif
  12244. /* Now read it back. */
  12245. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12246. if (ret) {
  12247. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12248. "err = %d\n", __func__, ret);
  12249. break;
  12250. }
  12251. /* Verify it. */
  12252. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12253. if (p[i] == i)
  12254. continue;
  12255. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12256. DMA_RWCTRL_WRITE_BNDRY_16) {
  12257. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12258. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12259. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12260. break;
  12261. } else {
  12262. dev_err(&tp->pdev->dev,
  12263. "%s: Buffer corrupted on read back! "
  12264. "(%d != %d)\n", __func__, p[i], i);
  12265. ret = -ENODEV;
  12266. goto out;
  12267. }
  12268. }
  12269. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12270. /* Success. */
  12271. ret = 0;
  12272. break;
  12273. }
  12274. }
  12275. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12276. DMA_RWCTRL_WRITE_BNDRY_16) {
  12277. /* DMA test passed without adjusting DMA boundary,
  12278. * now look for chipsets that are known to expose the
  12279. * DMA bug without failing the test.
  12280. */
  12281. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12282. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12283. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12284. } else {
  12285. /* Safe to use the calculated DMA boundary. */
  12286. tp->dma_rwctrl = saved_dma_rwctrl;
  12287. }
  12288. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12289. }
  12290. out:
  12291. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12292. out_nofree:
  12293. return ret;
  12294. }
  12295. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12296. {
  12297. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  12298. tp->bufmgr_config.mbuf_read_dma_low_water =
  12299. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12300. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12301. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12302. tp->bufmgr_config.mbuf_high_water =
  12303. DEFAULT_MB_HIGH_WATER_57765;
  12304. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12305. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12306. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12307. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12308. tp->bufmgr_config.mbuf_high_water_jumbo =
  12309. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12310. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12311. tp->bufmgr_config.mbuf_read_dma_low_water =
  12312. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12313. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12314. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12315. tp->bufmgr_config.mbuf_high_water =
  12316. DEFAULT_MB_HIGH_WATER_5705;
  12317. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12318. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12319. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12320. tp->bufmgr_config.mbuf_high_water =
  12321. DEFAULT_MB_HIGH_WATER_5906;
  12322. }
  12323. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12324. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12325. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12326. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12327. tp->bufmgr_config.mbuf_high_water_jumbo =
  12328. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12329. } else {
  12330. tp->bufmgr_config.mbuf_read_dma_low_water =
  12331. DEFAULT_MB_RDMA_LOW_WATER;
  12332. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12333. DEFAULT_MB_MACRX_LOW_WATER;
  12334. tp->bufmgr_config.mbuf_high_water =
  12335. DEFAULT_MB_HIGH_WATER;
  12336. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12337. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12338. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12339. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12340. tp->bufmgr_config.mbuf_high_water_jumbo =
  12341. DEFAULT_MB_HIGH_WATER_JUMBO;
  12342. }
  12343. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12344. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12345. }
  12346. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12347. {
  12348. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12349. case TG3_PHY_ID_BCM5400: return "5400";
  12350. case TG3_PHY_ID_BCM5401: return "5401";
  12351. case TG3_PHY_ID_BCM5411: return "5411";
  12352. case TG3_PHY_ID_BCM5701: return "5701";
  12353. case TG3_PHY_ID_BCM5703: return "5703";
  12354. case TG3_PHY_ID_BCM5704: return "5704";
  12355. case TG3_PHY_ID_BCM5705: return "5705";
  12356. case TG3_PHY_ID_BCM5750: return "5750";
  12357. case TG3_PHY_ID_BCM5752: return "5752";
  12358. case TG3_PHY_ID_BCM5714: return "5714";
  12359. case TG3_PHY_ID_BCM5780: return "5780";
  12360. case TG3_PHY_ID_BCM5755: return "5755";
  12361. case TG3_PHY_ID_BCM5787: return "5787";
  12362. case TG3_PHY_ID_BCM5784: return "5784";
  12363. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12364. case TG3_PHY_ID_BCM5906: return "5906";
  12365. case TG3_PHY_ID_BCM5761: return "5761";
  12366. case TG3_PHY_ID_BCM5718C: return "5718C";
  12367. case TG3_PHY_ID_BCM5718S: return "5718S";
  12368. case TG3_PHY_ID_BCM57765: return "57765";
  12369. case TG3_PHY_ID_BCM5719C: return "5719C";
  12370. case TG3_PHY_ID_BCM5720C: return "5720C";
  12371. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12372. case 0: return "serdes";
  12373. default: return "unknown";
  12374. }
  12375. }
  12376. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12377. {
  12378. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12379. strcpy(str, "PCI Express");
  12380. return str;
  12381. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  12382. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12383. strcpy(str, "PCIX:");
  12384. if ((clock_ctrl == 7) ||
  12385. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12386. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12387. strcat(str, "133MHz");
  12388. else if (clock_ctrl == 0)
  12389. strcat(str, "33MHz");
  12390. else if (clock_ctrl == 2)
  12391. strcat(str, "50MHz");
  12392. else if (clock_ctrl == 4)
  12393. strcat(str, "66MHz");
  12394. else if (clock_ctrl == 6)
  12395. strcat(str, "100MHz");
  12396. } else {
  12397. strcpy(str, "PCI:");
  12398. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  12399. strcat(str, "66MHz");
  12400. else
  12401. strcat(str, "33MHz");
  12402. }
  12403. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  12404. strcat(str, ":32-bit");
  12405. else
  12406. strcat(str, ":64-bit");
  12407. return str;
  12408. }
  12409. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12410. {
  12411. struct pci_dev *peer;
  12412. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12413. for (func = 0; func < 8; func++) {
  12414. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12415. if (peer && peer != tp->pdev)
  12416. break;
  12417. pci_dev_put(peer);
  12418. }
  12419. /* 5704 can be configured in single-port mode, set peer to
  12420. * tp->pdev in that case.
  12421. */
  12422. if (!peer) {
  12423. peer = tp->pdev;
  12424. return peer;
  12425. }
  12426. /*
  12427. * We don't need to keep the refcount elevated; there's no way
  12428. * to remove one half of this device without removing the other
  12429. */
  12430. pci_dev_put(peer);
  12431. return peer;
  12432. }
  12433. static void __devinit tg3_init_coal(struct tg3 *tp)
  12434. {
  12435. struct ethtool_coalesce *ec = &tp->coal;
  12436. memset(ec, 0, sizeof(*ec));
  12437. ec->cmd = ETHTOOL_GCOALESCE;
  12438. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12439. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12440. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12441. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12442. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12443. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12444. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12445. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12446. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12447. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12448. HOSTCC_MODE_CLRTICK_TXBD)) {
  12449. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12450. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12451. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12452. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12453. }
  12454. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12455. ec->rx_coalesce_usecs_irq = 0;
  12456. ec->tx_coalesce_usecs_irq = 0;
  12457. ec->stats_block_coalesce_usecs = 0;
  12458. }
  12459. }
  12460. static const struct net_device_ops tg3_netdev_ops = {
  12461. .ndo_open = tg3_open,
  12462. .ndo_stop = tg3_close,
  12463. .ndo_start_xmit = tg3_start_xmit,
  12464. .ndo_get_stats64 = tg3_get_stats64,
  12465. .ndo_validate_addr = eth_validate_addr,
  12466. .ndo_set_multicast_list = tg3_set_rx_mode,
  12467. .ndo_set_mac_address = tg3_set_mac_addr,
  12468. .ndo_do_ioctl = tg3_ioctl,
  12469. .ndo_tx_timeout = tg3_tx_timeout,
  12470. .ndo_change_mtu = tg3_change_mtu,
  12471. .ndo_fix_features = tg3_fix_features,
  12472. #ifdef CONFIG_NET_POLL_CONTROLLER
  12473. .ndo_poll_controller = tg3_poll_controller,
  12474. #endif
  12475. };
  12476. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12477. .ndo_open = tg3_open,
  12478. .ndo_stop = tg3_close,
  12479. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12480. .ndo_get_stats64 = tg3_get_stats64,
  12481. .ndo_validate_addr = eth_validate_addr,
  12482. .ndo_set_multicast_list = tg3_set_rx_mode,
  12483. .ndo_set_mac_address = tg3_set_mac_addr,
  12484. .ndo_do_ioctl = tg3_ioctl,
  12485. .ndo_tx_timeout = tg3_tx_timeout,
  12486. .ndo_change_mtu = tg3_change_mtu,
  12487. #ifdef CONFIG_NET_POLL_CONTROLLER
  12488. .ndo_poll_controller = tg3_poll_controller,
  12489. #endif
  12490. };
  12491. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12492. const struct pci_device_id *ent)
  12493. {
  12494. struct net_device *dev;
  12495. struct tg3 *tp;
  12496. int i, err, pm_cap;
  12497. u32 sndmbx, rcvmbx, intmbx;
  12498. char str[40];
  12499. u64 dma_mask, persist_dma_mask;
  12500. u32 hw_features = 0;
  12501. printk_once(KERN_INFO "%s\n", version);
  12502. err = pci_enable_device(pdev);
  12503. if (err) {
  12504. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12505. return err;
  12506. }
  12507. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12508. if (err) {
  12509. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12510. goto err_out_disable_pdev;
  12511. }
  12512. pci_set_master(pdev);
  12513. /* Find power-management capability. */
  12514. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12515. if (pm_cap == 0) {
  12516. dev_err(&pdev->dev,
  12517. "Cannot find Power Management capability, aborting\n");
  12518. err = -EIO;
  12519. goto err_out_free_res;
  12520. }
  12521. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12522. if (!dev) {
  12523. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12524. err = -ENOMEM;
  12525. goto err_out_free_res;
  12526. }
  12527. SET_NETDEV_DEV(dev, &pdev->dev);
  12528. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12529. tp = netdev_priv(dev);
  12530. tp->pdev = pdev;
  12531. tp->dev = dev;
  12532. tp->pm_cap = pm_cap;
  12533. tp->rx_mode = TG3_DEF_RX_MODE;
  12534. tp->tx_mode = TG3_DEF_TX_MODE;
  12535. if (tg3_debug > 0)
  12536. tp->msg_enable = tg3_debug;
  12537. else
  12538. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12539. /* The word/byte swap controls here control register access byte
  12540. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12541. * setting below.
  12542. */
  12543. tp->misc_host_ctrl =
  12544. MISC_HOST_CTRL_MASK_PCI_INT |
  12545. MISC_HOST_CTRL_WORD_SWAP |
  12546. MISC_HOST_CTRL_INDIR_ACCESS |
  12547. MISC_HOST_CTRL_PCISTATE_RW;
  12548. /* The NONFRM (non-frame) byte/word swap controls take effect
  12549. * on descriptor entries, anything which isn't packet data.
  12550. *
  12551. * The StrongARM chips on the board (one for tx, one for rx)
  12552. * are running in big-endian mode.
  12553. */
  12554. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12555. GRC_MODE_WSWAP_NONFRM_DATA);
  12556. #ifdef __BIG_ENDIAN
  12557. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12558. #endif
  12559. spin_lock_init(&tp->lock);
  12560. spin_lock_init(&tp->indirect_lock);
  12561. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12562. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12563. if (!tp->regs) {
  12564. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12565. err = -ENOMEM;
  12566. goto err_out_free_dev;
  12567. }
  12568. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12569. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12570. dev->ethtool_ops = &tg3_ethtool_ops;
  12571. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12572. dev->irq = pdev->irq;
  12573. err = tg3_get_invariants(tp);
  12574. if (err) {
  12575. dev_err(&pdev->dev,
  12576. "Problem fetching invariants of chip, aborting\n");
  12577. goto err_out_iounmap;
  12578. }
  12579. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12580. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  12581. dev->netdev_ops = &tg3_netdev_ops;
  12582. else
  12583. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12584. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12585. * device behind the EPB cannot support DMA addresses > 40-bit.
  12586. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12587. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12588. * do DMA address check in tg3_start_xmit().
  12589. */
  12590. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12591. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12592. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12593. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12594. #ifdef CONFIG_HIGHMEM
  12595. dma_mask = DMA_BIT_MASK(64);
  12596. #endif
  12597. } else
  12598. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12599. /* Configure DMA attributes. */
  12600. if (dma_mask > DMA_BIT_MASK(32)) {
  12601. err = pci_set_dma_mask(pdev, dma_mask);
  12602. if (!err) {
  12603. dev->features |= NETIF_F_HIGHDMA;
  12604. err = pci_set_consistent_dma_mask(pdev,
  12605. persist_dma_mask);
  12606. if (err < 0) {
  12607. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12608. "DMA for consistent allocations\n");
  12609. goto err_out_iounmap;
  12610. }
  12611. }
  12612. }
  12613. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12614. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12615. if (err) {
  12616. dev_err(&pdev->dev,
  12617. "No usable DMA configuration, aborting\n");
  12618. goto err_out_iounmap;
  12619. }
  12620. }
  12621. tg3_init_bufmgr_config(tp);
  12622. /* Selectively allow TSO based on operating conditions */
  12623. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12624. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12625. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12626. else {
  12627. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12628. tp->fw_needed = NULL;
  12629. }
  12630. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12631. tp->fw_needed = FIRMWARE_TG3;
  12632. /* TSO is on by default on chips that support hardware TSO.
  12633. * Firmware TSO on older chips gives lower performance, so it
  12634. * is off by default, but can be enabled using ethtool.
  12635. */
  12636. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12637. (dev->features & NETIF_F_IP_CSUM))
  12638. hw_features |= NETIF_F_TSO;
  12639. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12640. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12641. if (dev->features & NETIF_F_IPV6_CSUM)
  12642. hw_features |= NETIF_F_TSO6;
  12643. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12644. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12645. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12646. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12647. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12648. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12649. hw_features |= NETIF_F_TSO_ECN;
  12650. }
  12651. dev->hw_features |= hw_features;
  12652. dev->features |= hw_features;
  12653. dev->vlan_features |= hw_features;
  12654. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12655. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12656. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12657. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12658. tp->rx_pending = 63;
  12659. }
  12660. err = tg3_get_device_address(tp);
  12661. if (err) {
  12662. dev_err(&pdev->dev,
  12663. "Could not obtain valid ethernet address, aborting\n");
  12664. goto err_out_iounmap;
  12665. }
  12666. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12667. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12668. if (!tp->aperegs) {
  12669. dev_err(&pdev->dev,
  12670. "Cannot map APE registers, aborting\n");
  12671. err = -ENOMEM;
  12672. goto err_out_iounmap;
  12673. }
  12674. tg3_ape_lock_init(tp);
  12675. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12676. tg3_read_dash_ver(tp);
  12677. }
  12678. /*
  12679. * Reset chip in case UNDI or EFI driver did not shutdown
  12680. * DMA self test will enable WDMAC and we'll see (spurious)
  12681. * pending DMA on the PCI bus at that point.
  12682. */
  12683. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12684. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12685. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12686. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12687. }
  12688. err = tg3_test_dma(tp);
  12689. if (err) {
  12690. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12691. goto err_out_apeunmap;
  12692. }
  12693. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12694. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12695. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12696. for (i = 0; i < tp->irq_max; i++) {
  12697. struct tg3_napi *tnapi = &tp->napi[i];
  12698. tnapi->tp = tp;
  12699. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12700. tnapi->int_mbox = intmbx;
  12701. if (i < 4)
  12702. intmbx += 0x8;
  12703. else
  12704. intmbx += 0x4;
  12705. tnapi->consmbox = rcvmbx;
  12706. tnapi->prodmbox = sndmbx;
  12707. if (i)
  12708. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12709. else
  12710. tnapi->coal_now = HOSTCC_MODE_NOW;
  12711. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12712. break;
  12713. /*
  12714. * If we support MSIX, we'll be using RSS. If we're using
  12715. * RSS, the first vector only handles link interrupts and the
  12716. * remaining vectors handle rx and tx interrupts. Reuse the
  12717. * mailbox values for the next iteration. The values we setup
  12718. * above are still useful for the single vectored mode.
  12719. */
  12720. if (!i)
  12721. continue;
  12722. rcvmbx += 0x8;
  12723. if (sndmbx & 0x4)
  12724. sndmbx -= 0x4;
  12725. else
  12726. sndmbx += 0xc;
  12727. }
  12728. tg3_init_coal(tp);
  12729. pci_set_drvdata(pdev, dev);
  12730. err = register_netdev(dev);
  12731. if (err) {
  12732. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12733. goto err_out_apeunmap;
  12734. }
  12735. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12736. tp->board_part_number,
  12737. tp->pci_chip_rev_id,
  12738. tg3_bus_string(tp, str),
  12739. dev->dev_addr);
  12740. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12741. struct phy_device *phydev;
  12742. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12743. netdev_info(dev,
  12744. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12745. phydev->drv->name, dev_name(&phydev->dev));
  12746. } else {
  12747. char *ethtype;
  12748. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12749. ethtype = "10/100Base-TX";
  12750. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12751. ethtype = "1000Base-SX";
  12752. else
  12753. ethtype = "10/100/1000Base-T";
  12754. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12755. "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
  12756. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
  12757. }
  12758. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12759. (dev->features & NETIF_F_RXCSUM) != 0,
  12760. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12761. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12762. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12763. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12764. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12765. tp->dma_rwctrl,
  12766. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12767. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12768. return 0;
  12769. err_out_apeunmap:
  12770. if (tp->aperegs) {
  12771. iounmap(tp->aperegs);
  12772. tp->aperegs = NULL;
  12773. }
  12774. err_out_iounmap:
  12775. if (tp->regs) {
  12776. iounmap(tp->regs);
  12777. tp->regs = NULL;
  12778. }
  12779. err_out_free_dev:
  12780. free_netdev(dev);
  12781. err_out_free_res:
  12782. pci_release_regions(pdev);
  12783. err_out_disable_pdev:
  12784. pci_disable_device(pdev);
  12785. pci_set_drvdata(pdev, NULL);
  12786. return err;
  12787. }
  12788. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12789. {
  12790. struct net_device *dev = pci_get_drvdata(pdev);
  12791. if (dev) {
  12792. struct tg3 *tp = netdev_priv(dev);
  12793. if (tp->fw)
  12794. release_firmware(tp->fw);
  12795. cancel_work_sync(&tp->reset_task);
  12796. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12797. tg3_phy_fini(tp);
  12798. tg3_mdio_fini(tp);
  12799. }
  12800. unregister_netdev(dev);
  12801. if (tp->aperegs) {
  12802. iounmap(tp->aperegs);
  12803. tp->aperegs = NULL;
  12804. }
  12805. if (tp->regs) {
  12806. iounmap(tp->regs);
  12807. tp->regs = NULL;
  12808. }
  12809. free_netdev(dev);
  12810. pci_release_regions(pdev);
  12811. pci_disable_device(pdev);
  12812. pci_set_drvdata(pdev, NULL);
  12813. }
  12814. }
  12815. #ifdef CONFIG_PM_SLEEP
  12816. static int tg3_suspend(struct device *device)
  12817. {
  12818. struct pci_dev *pdev = to_pci_dev(device);
  12819. struct net_device *dev = pci_get_drvdata(pdev);
  12820. struct tg3 *tp = netdev_priv(dev);
  12821. int err;
  12822. if (!netif_running(dev))
  12823. return 0;
  12824. flush_work_sync(&tp->reset_task);
  12825. tg3_phy_stop(tp);
  12826. tg3_netif_stop(tp);
  12827. del_timer_sync(&tp->timer);
  12828. tg3_full_lock(tp, 1);
  12829. tg3_disable_ints(tp);
  12830. tg3_full_unlock(tp);
  12831. netif_device_detach(dev);
  12832. tg3_full_lock(tp, 0);
  12833. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12834. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12835. tg3_full_unlock(tp);
  12836. err = tg3_power_down_prepare(tp);
  12837. if (err) {
  12838. int err2;
  12839. tg3_full_lock(tp, 0);
  12840. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12841. err2 = tg3_restart_hw(tp, 1);
  12842. if (err2)
  12843. goto out;
  12844. tp->timer.expires = jiffies + tp->timer_offset;
  12845. add_timer(&tp->timer);
  12846. netif_device_attach(dev);
  12847. tg3_netif_start(tp);
  12848. out:
  12849. tg3_full_unlock(tp);
  12850. if (!err2)
  12851. tg3_phy_start(tp);
  12852. }
  12853. return err;
  12854. }
  12855. static int tg3_resume(struct device *device)
  12856. {
  12857. struct pci_dev *pdev = to_pci_dev(device);
  12858. struct net_device *dev = pci_get_drvdata(pdev);
  12859. struct tg3 *tp = netdev_priv(dev);
  12860. int err;
  12861. if (!netif_running(dev))
  12862. return 0;
  12863. netif_device_attach(dev);
  12864. tg3_full_lock(tp, 0);
  12865. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12866. err = tg3_restart_hw(tp, 1);
  12867. if (err)
  12868. goto out;
  12869. tp->timer.expires = jiffies + tp->timer_offset;
  12870. add_timer(&tp->timer);
  12871. tg3_netif_start(tp);
  12872. out:
  12873. tg3_full_unlock(tp);
  12874. if (!err)
  12875. tg3_phy_start(tp);
  12876. return err;
  12877. }
  12878. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  12879. #define TG3_PM_OPS (&tg3_pm_ops)
  12880. #else
  12881. #define TG3_PM_OPS NULL
  12882. #endif /* CONFIG_PM_SLEEP */
  12883. static struct pci_driver tg3_driver = {
  12884. .name = DRV_MODULE_NAME,
  12885. .id_table = tg3_pci_tbl,
  12886. .probe = tg3_init_one,
  12887. .remove = __devexit_p(tg3_remove_one),
  12888. .driver.pm = TG3_PM_OPS,
  12889. };
  12890. static int __init tg3_init(void)
  12891. {
  12892. return pci_register_driver(&tg3_driver);
  12893. }
  12894. static void __exit tg3_cleanup(void)
  12895. {
  12896. pci_unregister_driver(&tg3_driver);
  12897. }
  12898. module_init(tg3_init);
  12899. module_exit(tg3_cleanup);