i915_gem_gtt.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include "drmP.h"
  25. #include "drm.h"
  26. #include "i915_drm.h"
  27. #include "i915_drv.h"
  28. #include "i915_trace.h"
  29. #include "intel_drv.h"
  30. /* PPGTT support for Sandybdrige/Gen6 and later */
  31. static void i915_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  32. unsigned first_entry,
  33. unsigned num_entries)
  34. {
  35. int i, j;
  36. uint32_t *pt_vaddr;
  37. uint32_t scratch_pte;
  38. scratch_pte = GEN6_PTE_ADDR_ENCODE(ppgtt->scratch_page_dma_addr);
  39. scratch_pte |= GEN6_PTE_VALID | GEN6_PTE_CACHE_LLC;
  40. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  41. pt_vaddr = kmap_atomic(ppgtt->pt_pages[i]);
  42. for (j = 0; j < I915_PPGTT_PT_ENTRIES; j++)
  43. pt_vaddr[j] = scratch_pte;
  44. kunmap_atomic(pt_vaddr);
  45. }
  46. }
  47. int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  48. {
  49. struct drm_i915_private *dev_priv = dev->dev_private;
  50. struct i915_hw_ppgtt *ppgtt;
  51. uint32_t pd_entry;
  52. unsigned first_pd_entry_in_global_pt;
  53. uint32_t __iomem *pd_addr;
  54. int i;
  55. int ret = -ENOMEM;
  56. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  57. * entries. For aliasing ppgtt support we just steal them at the end for
  58. * now. */
  59. first_pd_entry_in_global_pt = 512*1024 - I915_PPGTT_PD_ENTRIES;
  60. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  61. if (!ppgtt)
  62. return ret;
  63. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  64. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  65. GFP_KERNEL);
  66. if (!ppgtt->pt_pages)
  67. goto err_ppgtt;
  68. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  69. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  70. if (!ppgtt->pt_pages[i])
  71. goto err_pt_alloc;
  72. }
  73. if (dev_priv->mm.gtt->needs_dmar) {
  74. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t)
  75. *ppgtt->num_pd_entries,
  76. GFP_KERNEL);
  77. if (!ppgtt->pt_dma_addr)
  78. goto err_pt_alloc;
  79. }
  80. pd_addr = dev_priv->mm.gtt->gtt + first_pd_entry_in_global_pt;
  81. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  82. dma_addr_t pt_addr;
  83. if (dev_priv->mm.gtt->needs_dmar) {
  84. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i],
  85. 0, 4096,
  86. PCI_DMA_BIDIRECTIONAL);
  87. if (pci_dma_mapping_error(dev->pdev,
  88. pt_addr)) {
  89. ret = -EIO;
  90. goto err_pd_pin;
  91. }
  92. ppgtt->pt_dma_addr[i] = pt_addr;
  93. } else
  94. pt_addr = page_to_phys(ppgtt->pt_pages[i]);
  95. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  96. pd_entry |= GEN6_PDE_VALID;
  97. writel(pd_entry, pd_addr + i);
  98. }
  99. readl(pd_addr);
  100. ppgtt->scratch_page_dma_addr = dev_priv->mm.gtt->scratch_page_dma;
  101. i915_ppgtt_clear_range(ppgtt, 0,
  102. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  103. ppgtt->pd_offset = (first_pd_entry_in_global_pt)*sizeof(uint32_t);
  104. dev_priv->mm.aliasing_ppgtt = ppgtt;
  105. return 0;
  106. err_pd_pin:
  107. if (ppgtt->pt_dma_addr) {
  108. for (i--; i >= 0; i--)
  109. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  110. 4096, PCI_DMA_BIDIRECTIONAL);
  111. }
  112. err_pt_alloc:
  113. kfree(ppgtt->pt_dma_addr);
  114. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  115. if (ppgtt->pt_pages[i])
  116. __free_page(ppgtt->pt_pages[i]);
  117. }
  118. kfree(ppgtt->pt_pages);
  119. err_ppgtt:
  120. kfree(ppgtt);
  121. return ret;
  122. }
  123. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  124. {
  125. struct drm_i915_private *dev_priv = dev->dev_private;
  126. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  127. int i;
  128. if (!ppgtt)
  129. return;
  130. if (ppgtt->pt_dma_addr) {
  131. for (i = 0; i < ppgtt->num_pd_entries; i++)
  132. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  133. 4096, PCI_DMA_BIDIRECTIONAL);
  134. }
  135. kfree(ppgtt->pt_dma_addr);
  136. for (i = 0; i < ppgtt->num_pd_entries; i++)
  137. __free_page(ppgtt->pt_pages[i]);
  138. kfree(ppgtt->pt_pages);
  139. kfree(ppgtt);
  140. }
  141. /* XXX kill agp_type! */
  142. static unsigned int cache_level_to_agp_type(struct drm_device *dev,
  143. enum i915_cache_level cache_level)
  144. {
  145. switch (cache_level) {
  146. case I915_CACHE_LLC_MLC:
  147. if (INTEL_INFO(dev)->gen >= 6)
  148. return AGP_USER_CACHED_MEMORY_LLC_MLC;
  149. /* Older chipsets do not have this extra level of CPU
  150. * cacheing, so fallthrough and request the PTE simply
  151. * as cached.
  152. */
  153. case I915_CACHE_LLC:
  154. return AGP_USER_CACHED_MEMORY;
  155. default:
  156. case I915_CACHE_NONE:
  157. return AGP_USER_MEMORY;
  158. }
  159. }
  160. static bool do_idling(struct drm_i915_private *dev_priv)
  161. {
  162. bool ret = dev_priv->mm.interruptible;
  163. if (unlikely(dev_priv->mm.gtt->do_idle_maps)) {
  164. dev_priv->mm.interruptible = false;
  165. if (i915_gpu_idle(dev_priv->dev, false)) {
  166. DRM_ERROR("Couldn't idle GPU\n");
  167. /* Wait a bit, in hopes it avoids the hang */
  168. udelay(10);
  169. }
  170. }
  171. return ret;
  172. }
  173. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  174. {
  175. if (unlikely(dev_priv->mm.gtt->do_idle_maps))
  176. dev_priv->mm.interruptible = interruptible;
  177. }
  178. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  179. {
  180. struct drm_i915_private *dev_priv = dev->dev_private;
  181. struct drm_i915_gem_object *obj;
  182. /* First fill our portion of the GTT with scratch pages */
  183. intel_gtt_clear_range(dev_priv->mm.gtt_start / PAGE_SIZE,
  184. (dev_priv->mm.gtt_end - dev_priv->mm.gtt_start) / PAGE_SIZE);
  185. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  186. i915_gem_clflush_object(obj);
  187. i915_gem_gtt_rebind_object(obj, obj->cache_level);
  188. }
  189. intel_gtt_chipset_flush();
  190. }
  191. int i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj)
  192. {
  193. struct drm_device *dev = obj->base.dev;
  194. struct drm_i915_private *dev_priv = dev->dev_private;
  195. unsigned int agp_type = cache_level_to_agp_type(dev, obj->cache_level);
  196. int ret;
  197. if (dev_priv->mm.gtt->needs_dmar) {
  198. ret = intel_gtt_map_memory(obj->pages,
  199. obj->base.size >> PAGE_SHIFT,
  200. &obj->sg_list,
  201. &obj->num_sg);
  202. if (ret != 0)
  203. return ret;
  204. intel_gtt_insert_sg_entries(obj->sg_list,
  205. obj->num_sg,
  206. obj->gtt_space->start >> PAGE_SHIFT,
  207. agp_type);
  208. } else
  209. intel_gtt_insert_pages(obj->gtt_space->start >> PAGE_SHIFT,
  210. obj->base.size >> PAGE_SHIFT,
  211. obj->pages,
  212. agp_type);
  213. return 0;
  214. }
  215. void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
  216. enum i915_cache_level cache_level)
  217. {
  218. struct drm_device *dev = obj->base.dev;
  219. struct drm_i915_private *dev_priv = dev->dev_private;
  220. unsigned int agp_type = cache_level_to_agp_type(dev, cache_level);
  221. if (dev_priv->mm.gtt->needs_dmar) {
  222. BUG_ON(!obj->sg_list);
  223. intel_gtt_insert_sg_entries(obj->sg_list,
  224. obj->num_sg,
  225. obj->gtt_space->start >> PAGE_SHIFT,
  226. agp_type);
  227. } else
  228. intel_gtt_insert_pages(obj->gtt_space->start >> PAGE_SHIFT,
  229. obj->base.size >> PAGE_SHIFT,
  230. obj->pages,
  231. agp_type);
  232. }
  233. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  234. {
  235. struct drm_device *dev = obj->base.dev;
  236. struct drm_i915_private *dev_priv = dev->dev_private;
  237. bool interruptible;
  238. interruptible = do_idling(dev_priv);
  239. intel_gtt_clear_range(obj->gtt_space->start >> PAGE_SHIFT,
  240. obj->base.size >> PAGE_SHIFT);
  241. if (obj->sg_list) {
  242. intel_gtt_unmap_memory(obj->sg_list, obj->num_sg);
  243. obj->sg_list = NULL;
  244. }
  245. undo_idling(dev_priv, interruptible);
  246. }