io_apic.c 95 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/syscore_ops.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #include <linux/slab.h>
  39. #ifdef CONFIG_ACPI
  40. #include <acpi/acpi_bus.h>
  41. #endif
  42. #include <linux/bootmem.h>
  43. #include <linux/dmar.h>
  44. #include <linux/hpet.h>
  45. #include <asm/idle.h>
  46. #include <asm/io.h>
  47. #include <asm/smp.h>
  48. #include <asm/cpu.h>
  49. #include <asm/desc.h>
  50. #include <asm/proto.h>
  51. #include <asm/acpi.h>
  52. #include <asm/dma.h>
  53. #include <asm/timer.h>
  54. #include <asm/i8259.h>
  55. #include <asm/msidef.h>
  56. #include <asm/hypertransport.h>
  57. #include <asm/setup.h>
  58. #include <asm/irq_remapping.h>
  59. #include <asm/hpet.h>
  60. #include <asm/hw_irq.h>
  61. #include <asm/apic.h>
  62. #define __apicdebuginit(type) static type __init
  63. #define for_each_irq_pin(entry, head) \
  64. for (entry = head; entry; entry = entry->next)
  65. #ifdef CONFIG_IRQ_REMAP
  66. static void irq_remap_modify_chip_defaults(struct irq_chip *chip);
  67. static inline bool irq_remapped(struct irq_cfg *cfg)
  68. {
  69. return cfg->irq_2_iommu.iommu != NULL;
  70. }
  71. #else
  72. static inline bool irq_remapped(struct irq_cfg *cfg)
  73. {
  74. return false;
  75. }
  76. static inline void irq_remap_modify_chip_defaults(struct irq_chip *chip)
  77. {
  78. }
  79. #endif
  80. /*
  81. * Is the SiS APIC rmw bug present ?
  82. * -1 = don't know, 0 = no, 1 = yes
  83. */
  84. int sis_apic_bug = -1;
  85. static DEFINE_RAW_SPINLOCK(ioapic_lock);
  86. static DEFINE_RAW_SPINLOCK(vector_lock);
  87. static struct ioapic {
  88. /*
  89. * # of IRQ routing registers
  90. */
  91. int nr_registers;
  92. /*
  93. * Saved state during suspend/resume, or while enabling intr-remap.
  94. */
  95. struct IO_APIC_route_entry *saved_registers;
  96. /* I/O APIC config */
  97. struct mpc_ioapic mp_config;
  98. /* IO APIC gsi routing info */
  99. struct mp_ioapic_gsi gsi_config;
  100. DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
  101. } ioapics[MAX_IO_APICS];
  102. #define mpc_ioapic_ver(ioapic_idx) ioapics[ioapic_idx].mp_config.apicver
  103. int mpc_ioapic_id(int ioapic_idx)
  104. {
  105. return ioapics[ioapic_idx].mp_config.apicid;
  106. }
  107. unsigned int mpc_ioapic_addr(int ioapic_idx)
  108. {
  109. return ioapics[ioapic_idx].mp_config.apicaddr;
  110. }
  111. struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
  112. {
  113. return &ioapics[ioapic_idx].gsi_config;
  114. }
  115. int nr_ioapics;
  116. /* The one past the highest gsi number used */
  117. u32 gsi_top;
  118. /* MP IRQ source entries */
  119. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  120. /* # of MP IRQ source entries */
  121. int mp_irq_entries;
  122. /* GSI interrupts */
  123. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  124. #ifdef CONFIG_EISA
  125. int mp_bus_id_to_type[MAX_MP_BUSSES];
  126. #endif
  127. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  128. int skip_ioapic_setup;
  129. /**
  130. * disable_ioapic_support() - disables ioapic support at runtime
  131. */
  132. void disable_ioapic_support(void)
  133. {
  134. #ifdef CONFIG_PCI
  135. noioapicquirk = 1;
  136. noioapicreroute = -1;
  137. #endif
  138. skip_ioapic_setup = 1;
  139. }
  140. static int __init parse_noapic(char *str)
  141. {
  142. /* disable IO-APIC */
  143. disable_ioapic_support();
  144. return 0;
  145. }
  146. early_param("noapic", parse_noapic);
  147. static int io_apic_setup_irq_pin(unsigned int irq, int node,
  148. struct io_apic_irq_attr *attr);
  149. /* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
  150. void mp_save_irq(struct mpc_intsrc *m)
  151. {
  152. int i;
  153. apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
  154. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  155. m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
  156. m->srcbusirq, m->dstapic, m->dstirq);
  157. for (i = 0; i < mp_irq_entries; i++) {
  158. if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
  159. return;
  160. }
  161. memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
  162. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  163. panic("Max # of irq sources exceeded!!\n");
  164. }
  165. struct irq_pin_list {
  166. int apic, pin;
  167. struct irq_pin_list *next;
  168. };
  169. static struct irq_pin_list *alloc_irq_pin_list(int node)
  170. {
  171. return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
  172. }
  173. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  174. static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
  175. int __init arch_early_irq_init(void)
  176. {
  177. struct irq_cfg *cfg;
  178. int count, node, i;
  179. if (!legacy_pic->nr_legacy_irqs)
  180. io_apic_irqs = ~0UL;
  181. for (i = 0; i < nr_ioapics; i++) {
  182. ioapics[i].saved_registers =
  183. kzalloc(sizeof(struct IO_APIC_route_entry) *
  184. ioapics[i].nr_registers, GFP_KERNEL);
  185. if (!ioapics[i].saved_registers)
  186. pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
  187. }
  188. cfg = irq_cfgx;
  189. count = ARRAY_SIZE(irq_cfgx);
  190. node = cpu_to_node(0);
  191. /* Make sure the legacy interrupts are marked in the bitmap */
  192. irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);
  193. for (i = 0; i < count; i++) {
  194. irq_set_chip_data(i, &cfg[i]);
  195. zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
  196. zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
  197. /*
  198. * For legacy IRQ's, start with assigning irq0 to irq15 to
  199. * IRQ0_VECTOR to IRQ15_VECTOR for all cpu's.
  200. */
  201. if (i < legacy_pic->nr_legacy_irqs) {
  202. cfg[i].vector = IRQ0_VECTOR + i;
  203. cpumask_setall(cfg[i].domain);
  204. }
  205. }
  206. return 0;
  207. }
  208. static struct irq_cfg *irq_cfg(unsigned int irq)
  209. {
  210. return irq_get_chip_data(irq);
  211. }
  212. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  213. {
  214. struct irq_cfg *cfg;
  215. cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
  216. if (!cfg)
  217. return NULL;
  218. if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
  219. goto out_cfg;
  220. if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
  221. goto out_domain;
  222. return cfg;
  223. out_domain:
  224. free_cpumask_var(cfg->domain);
  225. out_cfg:
  226. kfree(cfg);
  227. return NULL;
  228. }
  229. static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
  230. {
  231. if (!cfg)
  232. return;
  233. irq_set_chip_data(at, NULL);
  234. free_cpumask_var(cfg->domain);
  235. free_cpumask_var(cfg->old_domain);
  236. kfree(cfg);
  237. }
  238. static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
  239. {
  240. int res = irq_alloc_desc_at(at, node);
  241. struct irq_cfg *cfg;
  242. if (res < 0) {
  243. if (res != -EEXIST)
  244. return NULL;
  245. cfg = irq_get_chip_data(at);
  246. if (cfg)
  247. return cfg;
  248. }
  249. cfg = alloc_irq_cfg(at, node);
  250. if (cfg)
  251. irq_set_chip_data(at, cfg);
  252. else
  253. irq_free_desc(at);
  254. return cfg;
  255. }
  256. static int alloc_irqs_from(unsigned int from, unsigned int count, int node)
  257. {
  258. return irq_alloc_descs_from(from, count, node);
  259. }
  260. static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
  261. {
  262. free_irq_cfg(at, cfg);
  263. irq_free_desc(at);
  264. }
  265. struct io_apic {
  266. unsigned int index;
  267. unsigned int unused[3];
  268. unsigned int data;
  269. unsigned int unused2[11];
  270. unsigned int eoi;
  271. };
  272. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  273. {
  274. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  275. + (mpc_ioapic_addr(idx) & ~PAGE_MASK);
  276. }
  277. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  278. {
  279. struct io_apic __iomem *io_apic = io_apic_base(apic);
  280. writel(vector, &io_apic->eoi);
  281. }
  282. unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
  283. {
  284. struct io_apic __iomem *io_apic = io_apic_base(apic);
  285. writel(reg, &io_apic->index);
  286. return readl(&io_apic->data);
  287. }
  288. void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  289. {
  290. struct io_apic __iomem *io_apic = io_apic_base(apic);
  291. writel(reg, &io_apic->index);
  292. writel(value, &io_apic->data);
  293. }
  294. /*
  295. * Re-write a value: to be used for read-modify-write
  296. * cycles where the read already set up the index register.
  297. *
  298. * Older SiS APIC requires we rewrite the index register
  299. */
  300. void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  301. {
  302. struct io_apic __iomem *io_apic = io_apic_base(apic);
  303. if (sis_apic_bug)
  304. writel(reg, &io_apic->index);
  305. writel(value, &io_apic->data);
  306. }
  307. union entry_union {
  308. struct { u32 w1, w2; };
  309. struct IO_APIC_route_entry entry;
  310. };
  311. static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
  312. {
  313. union entry_union eu;
  314. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  315. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  316. return eu.entry;
  317. }
  318. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  319. {
  320. union entry_union eu;
  321. unsigned long flags;
  322. raw_spin_lock_irqsave(&ioapic_lock, flags);
  323. eu.entry = __ioapic_read_entry(apic, pin);
  324. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  325. return eu.entry;
  326. }
  327. /*
  328. * When we write a new IO APIC routing entry, we need to write the high
  329. * word first! If the mask bit in the low word is clear, we will enable
  330. * the interrupt, and we need to make sure the entry is fully populated
  331. * before that happens.
  332. */
  333. static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  334. {
  335. union entry_union eu = {{0, 0}};
  336. eu.entry = e;
  337. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  338. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  339. }
  340. static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  341. {
  342. unsigned long flags;
  343. raw_spin_lock_irqsave(&ioapic_lock, flags);
  344. __ioapic_write_entry(apic, pin, e);
  345. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  346. }
  347. /*
  348. * When we mask an IO APIC routing entry, we need to write the low
  349. * word first, in order to set the mask bit before we change the
  350. * high bits!
  351. */
  352. static void ioapic_mask_entry(int apic, int pin)
  353. {
  354. unsigned long flags;
  355. union entry_union eu = { .entry.mask = 1 };
  356. raw_spin_lock_irqsave(&ioapic_lock, flags);
  357. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  358. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  359. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  360. }
  361. /*
  362. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  363. * shared ISA-space IRQs, so we have to support them. We are super
  364. * fast in the common case, and fast for shared ISA-space IRQs.
  365. */
  366. static int __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  367. {
  368. struct irq_pin_list **last, *entry;
  369. /* don't allow duplicates */
  370. last = &cfg->irq_2_pin;
  371. for_each_irq_pin(entry, cfg->irq_2_pin) {
  372. if (entry->apic == apic && entry->pin == pin)
  373. return 0;
  374. last = &entry->next;
  375. }
  376. entry = alloc_irq_pin_list(node);
  377. if (!entry) {
  378. pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
  379. node, apic, pin);
  380. return -ENOMEM;
  381. }
  382. entry->apic = apic;
  383. entry->pin = pin;
  384. *last = entry;
  385. return 0;
  386. }
  387. static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  388. {
  389. if (__add_pin_to_irq_node(cfg, node, apic, pin))
  390. panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
  391. }
  392. /*
  393. * Reroute an IRQ to a different pin.
  394. */
  395. static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
  396. int oldapic, int oldpin,
  397. int newapic, int newpin)
  398. {
  399. struct irq_pin_list *entry;
  400. for_each_irq_pin(entry, cfg->irq_2_pin) {
  401. if (entry->apic == oldapic && entry->pin == oldpin) {
  402. entry->apic = newapic;
  403. entry->pin = newpin;
  404. /* every one is different, right? */
  405. return;
  406. }
  407. }
  408. /* old apic/pin didn't exist, so just add new ones */
  409. add_pin_to_irq_node(cfg, node, newapic, newpin);
  410. }
  411. static void __io_apic_modify_irq(struct irq_pin_list *entry,
  412. int mask_and, int mask_or,
  413. void (*final)(struct irq_pin_list *entry))
  414. {
  415. unsigned int reg, pin;
  416. pin = entry->pin;
  417. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  418. reg &= mask_and;
  419. reg |= mask_or;
  420. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  421. if (final)
  422. final(entry);
  423. }
  424. static void io_apic_modify_irq(struct irq_cfg *cfg,
  425. int mask_and, int mask_or,
  426. void (*final)(struct irq_pin_list *entry))
  427. {
  428. struct irq_pin_list *entry;
  429. for_each_irq_pin(entry, cfg->irq_2_pin)
  430. __io_apic_modify_irq(entry, mask_and, mask_or, final);
  431. }
  432. static void io_apic_sync(struct irq_pin_list *entry)
  433. {
  434. /*
  435. * Synchronize the IO-APIC and the CPU by doing
  436. * a dummy read from the IO-APIC
  437. */
  438. struct io_apic __iomem *io_apic;
  439. io_apic = io_apic_base(entry->apic);
  440. readl(&io_apic->data);
  441. }
  442. static void mask_ioapic(struct irq_cfg *cfg)
  443. {
  444. unsigned long flags;
  445. raw_spin_lock_irqsave(&ioapic_lock, flags);
  446. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  447. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  448. }
  449. static void mask_ioapic_irq(struct irq_data *data)
  450. {
  451. mask_ioapic(data->chip_data);
  452. }
  453. static void __unmask_ioapic(struct irq_cfg *cfg)
  454. {
  455. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  456. }
  457. static void unmask_ioapic(struct irq_cfg *cfg)
  458. {
  459. unsigned long flags;
  460. raw_spin_lock_irqsave(&ioapic_lock, flags);
  461. __unmask_ioapic(cfg);
  462. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  463. }
  464. static void unmask_ioapic_irq(struct irq_data *data)
  465. {
  466. unmask_ioapic(data->chip_data);
  467. }
  468. /*
  469. * IO-APIC versions below 0x20 don't support EOI register.
  470. * For the record, here is the information about various versions:
  471. * 0Xh 82489DX
  472. * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
  473. * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
  474. * 30h-FFh Reserved
  475. *
  476. * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
  477. * version as 0x2. This is an error with documentation and these ICH chips
  478. * use io-apic's of version 0x20.
  479. *
  480. * For IO-APIC's with EOI register, we use that to do an explicit EOI.
  481. * Otherwise, we simulate the EOI message manually by changing the trigger
  482. * mode to edge and then back to level, with RTE being masked during this.
  483. */
  484. static void __eoi_ioapic_pin(int apic, int pin, int vector, struct irq_cfg *cfg)
  485. {
  486. if (mpc_ioapic_ver(apic) >= 0x20) {
  487. /*
  488. * Intr-remapping uses pin number as the virtual vector
  489. * in the RTE. Actual vector is programmed in
  490. * intr-remapping table entry. Hence for the io-apic
  491. * EOI we use the pin number.
  492. */
  493. if (cfg && irq_remapped(cfg))
  494. io_apic_eoi(apic, pin);
  495. else
  496. io_apic_eoi(apic, vector);
  497. } else {
  498. struct IO_APIC_route_entry entry, entry1;
  499. entry = entry1 = __ioapic_read_entry(apic, pin);
  500. /*
  501. * Mask the entry and change the trigger mode to edge.
  502. */
  503. entry1.mask = 1;
  504. entry1.trigger = IOAPIC_EDGE;
  505. __ioapic_write_entry(apic, pin, entry1);
  506. /*
  507. * Restore the previous level triggered entry.
  508. */
  509. __ioapic_write_entry(apic, pin, entry);
  510. }
  511. }
  512. static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  513. {
  514. struct irq_pin_list *entry;
  515. unsigned long flags;
  516. raw_spin_lock_irqsave(&ioapic_lock, flags);
  517. for_each_irq_pin(entry, cfg->irq_2_pin)
  518. __eoi_ioapic_pin(entry->apic, entry->pin, cfg->vector, cfg);
  519. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  520. }
  521. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  522. {
  523. struct IO_APIC_route_entry entry;
  524. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  525. entry = ioapic_read_entry(apic, pin);
  526. if (entry.delivery_mode == dest_SMI)
  527. return;
  528. /*
  529. * Make sure the entry is masked and re-read the contents to check
  530. * if it is a level triggered pin and if the remote-IRR is set.
  531. */
  532. if (!entry.mask) {
  533. entry.mask = 1;
  534. ioapic_write_entry(apic, pin, entry);
  535. entry = ioapic_read_entry(apic, pin);
  536. }
  537. if (entry.irr) {
  538. unsigned long flags;
  539. /*
  540. * Make sure the trigger mode is set to level. Explicit EOI
  541. * doesn't clear the remote-IRR if the trigger mode is not
  542. * set to level.
  543. */
  544. if (!entry.trigger) {
  545. entry.trigger = IOAPIC_LEVEL;
  546. ioapic_write_entry(apic, pin, entry);
  547. }
  548. raw_spin_lock_irqsave(&ioapic_lock, flags);
  549. __eoi_ioapic_pin(apic, pin, entry.vector, NULL);
  550. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  551. }
  552. /*
  553. * Clear the rest of the bits in the IO-APIC RTE except for the mask
  554. * bit.
  555. */
  556. ioapic_mask_entry(apic, pin);
  557. entry = ioapic_read_entry(apic, pin);
  558. if (entry.irr)
  559. pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
  560. mpc_ioapic_id(apic), pin);
  561. }
  562. static void clear_IO_APIC (void)
  563. {
  564. int apic, pin;
  565. for (apic = 0; apic < nr_ioapics; apic++)
  566. for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
  567. clear_IO_APIC_pin(apic, pin);
  568. }
  569. #ifdef CONFIG_X86_32
  570. /*
  571. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  572. * specific CPU-side IRQs.
  573. */
  574. #define MAX_PIRQS 8
  575. static int pirq_entries[MAX_PIRQS] = {
  576. [0 ... MAX_PIRQS - 1] = -1
  577. };
  578. static int __init ioapic_pirq_setup(char *str)
  579. {
  580. int i, max;
  581. int ints[MAX_PIRQS+1];
  582. get_options(str, ARRAY_SIZE(ints), ints);
  583. apic_printk(APIC_VERBOSE, KERN_INFO
  584. "PIRQ redirection, working around broken MP-BIOS.\n");
  585. max = MAX_PIRQS;
  586. if (ints[0] < MAX_PIRQS)
  587. max = ints[0];
  588. for (i = 0; i < max; i++) {
  589. apic_printk(APIC_VERBOSE, KERN_DEBUG
  590. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  591. /*
  592. * PIRQs are mapped upside down, usually.
  593. */
  594. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  595. }
  596. return 1;
  597. }
  598. __setup("pirq=", ioapic_pirq_setup);
  599. #endif /* CONFIG_X86_32 */
  600. /*
  601. * Saves all the IO-APIC RTE's
  602. */
  603. int save_ioapic_entries(void)
  604. {
  605. int apic, pin;
  606. int err = 0;
  607. for (apic = 0; apic < nr_ioapics; apic++) {
  608. if (!ioapics[apic].saved_registers) {
  609. err = -ENOMEM;
  610. continue;
  611. }
  612. for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
  613. ioapics[apic].saved_registers[pin] =
  614. ioapic_read_entry(apic, pin);
  615. }
  616. return err;
  617. }
  618. /*
  619. * Mask all IO APIC entries.
  620. */
  621. void mask_ioapic_entries(void)
  622. {
  623. int apic, pin;
  624. for (apic = 0; apic < nr_ioapics; apic++) {
  625. if (!ioapics[apic].saved_registers)
  626. continue;
  627. for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
  628. struct IO_APIC_route_entry entry;
  629. entry = ioapics[apic].saved_registers[pin];
  630. if (!entry.mask) {
  631. entry.mask = 1;
  632. ioapic_write_entry(apic, pin, entry);
  633. }
  634. }
  635. }
  636. }
  637. /*
  638. * Restore IO APIC entries which was saved in the ioapic structure.
  639. */
  640. int restore_ioapic_entries(void)
  641. {
  642. int apic, pin;
  643. for (apic = 0; apic < nr_ioapics; apic++) {
  644. if (!ioapics[apic].saved_registers)
  645. continue;
  646. for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
  647. ioapic_write_entry(apic, pin,
  648. ioapics[apic].saved_registers[pin]);
  649. }
  650. return 0;
  651. }
  652. /*
  653. * Find the IRQ entry number of a certain pin.
  654. */
  655. static int find_irq_entry(int ioapic_idx, int pin, int type)
  656. {
  657. int i;
  658. for (i = 0; i < mp_irq_entries; i++)
  659. if (mp_irqs[i].irqtype == type &&
  660. (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
  661. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  662. mp_irqs[i].dstirq == pin)
  663. return i;
  664. return -1;
  665. }
  666. /*
  667. * Find the pin to which IRQ[irq] (ISA) is connected
  668. */
  669. static int __init find_isa_irq_pin(int irq, int type)
  670. {
  671. int i;
  672. for (i = 0; i < mp_irq_entries; i++) {
  673. int lbus = mp_irqs[i].srcbus;
  674. if (test_bit(lbus, mp_bus_not_pci) &&
  675. (mp_irqs[i].irqtype == type) &&
  676. (mp_irqs[i].srcbusirq == irq))
  677. return mp_irqs[i].dstirq;
  678. }
  679. return -1;
  680. }
  681. static int __init find_isa_irq_apic(int irq, int type)
  682. {
  683. int i;
  684. for (i = 0; i < mp_irq_entries; i++) {
  685. int lbus = mp_irqs[i].srcbus;
  686. if (test_bit(lbus, mp_bus_not_pci) &&
  687. (mp_irqs[i].irqtype == type) &&
  688. (mp_irqs[i].srcbusirq == irq))
  689. break;
  690. }
  691. if (i < mp_irq_entries) {
  692. int ioapic_idx;
  693. for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
  694. if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
  695. return ioapic_idx;
  696. }
  697. return -1;
  698. }
  699. #ifdef CONFIG_EISA
  700. /*
  701. * EISA Edge/Level control register, ELCR
  702. */
  703. static int EISA_ELCR(unsigned int irq)
  704. {
  705. if (irq < legacy_pic->nr_legacy_irqs) {
  706. unsigned int port = 0x4d0 + (irq >> 3);
  707. return (inb(port) >> (irq & 7)) & 1;
  708. }
  709. apic_printk(APIC_VERBOSE, KERN_INFO
  710. "Broken MPtable reports ISA irq %d\n", irq);
  711. return 0;
  712. }
  713. #endif
  714. /* ISA interrupts are always polarity zero edge triggered,
  715. * when listed as conforming in the MP table. */
  716. #define default_ISA_trigger(idx) (0)
  717. #define default_ISA_polarity(idx) (0)
  718. /* EISA interrupts are always polarity zero and can be edge or level
  719. * trigger depending on the ELCR value. If an interrupt is listed as
  720. * EISA conforming in the MP table, that means its trigger type must
  721. * be read in from the ELCR */
  722. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  723. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  724. /* PCI interrupts are always polarity one level triggered,
  725. * when listed as conforming in the MP table. */
  726. #define default_PCI_trigger(idx) (1)
  727. #define default_PCI_polarity(idx) (1)
  728. static int irq_polarity(int idx)
  729. {
  730. int bus = mp_irqs[idx].srcbus;
  731. int polarity;
  732. /*
  733. * Determine IRQ line polarity (high active or low active):
  734. */
  735. switch (mp_irqs[idx].irqflag & 3)
  736. {
  737. case 0: /* conforms, ie. bus-type dependent polarity */
  738. if (test_bit(bus, mp_bus_not_pci))
  739. polarity = default_ISA_polarity(idx);
  740. else
  741. polarity = default_PCI_polarity(idx);
  742. break;
  743. case 1: /* high active */
  744. {
  745. polarity = 0;
  746. break;
  747. }
  748. case 2: /* reserved */
  749. {
  750. pr_warn("broken BIOS!!\n");
  751. polarity = 1;
  752. break;
  753. }
  754. case 3: /* low active */
  755. {
  756. polarity = 1;
  757. break;
  758. }
  759. default: /* invalid */
  760. {
  761. pr_warn("broken BIOS!!\n");
  762. polarity = 1;
  763. break;
  764. }
  765. }
  766. return polarity;
  767. }
  768. static int irq_trigger(int idx)
  769. {
  770. int bus = mp_irqs[idx].srcbus;
  771. int trigger;
  772. /*
  773. * Determine IRQ trigger mode (edge or level sensitive):
  774. */
  775. switch ((mp_irqs[idx].irqflag>>2) & 3)
  776. {
  777. case 0: /* conforms, ie. bus-type dependent */
  778. if (test_bit(bus, mp_bus_not_pci))
  779. trigger = default_ISA_trigger(idx);
  780. else
  781. trigger = default_PCI_trigger(idx);
  782. #ifdef CONFIG_EISA
  783. switch (mp_bus_id_to_type[bus]) {
  784. case MP_BUS_ISA: /* ISA pin */
  785. {
  786. /* set before the switch */
  787. break;
  788. }
  789. case MP_BUS_EISA: /* EISA pin */
  790. {
  791. trigger = default_EISA_trigger(idx);
  792. break;
  793. }
  794. case MP_BUS_PCI: /* PCI pin */
  795. {
  796. /* set before the switch */
  797. break;
  798. }
  799. default:
  800. {
  801. pr_warn("broken BIOS!!\n");
  802. trigger = 1;
  803. break;
  804. }
  805. }
  806. #endif
  807. break;
  808. case 1: /* edge */
  809. {
  810. trigger = 0;
  811. break;
  812. }
  813. case 2: /* reserved */
  814. {
  815. pr_warn("broken BIOS!!\n");
  816. trigger = 1;
  817. break;
  818. }
  819. case 3: /* level */
  820. {
  821. trigger = 1;
  822. break;
  823. }
  824. default: /* invalid */
  825. {
  826. pr_warn("broken BIOS!!\n");
  827. trigger = 0;
  828. break;
  829. }
  830. }
  831. return trigger;
  832. }
  833. static int pin_2_irq(int idx, int apic, int pin)
  834. {
  835. int irq;
  836. int bus = mp_irqs[idx].srcbus;
  837. struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(apic);
  838. /*
  839. * Debugging check, we are in big trouble if this message pops up!
  840. */
  841. if (mp_irqs[idx].dstirq != pin)
  842. pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
  843. if (test_bit(bus, mp_bus_not_pci)) {
  844. irq = mp_irqs[idx].srcbusirq;
  845. } else {
  846. u32 gsi = gsi_cfg->gsi_base + pin;
  847. if (gsi >= NR_IRQS_LEGACY)
  848. irq = gsi;
  849. else
  850. irq = gsi_top + gsi;
  851. }
  852. #ifdef CONFIG_X86_32
  853. /*
  854. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  855. */
  856. if ((pin >= 16) && (pin <= 23)) {
  857. if (pirq_entries[pin-16] != -1) {
  858. if (!pirq_entries[pin-16]) {
  859. apic_printk(APIC_VERBOSE, KERN_DEBUG
  860. "disabling PIRQ%d\n", pin-16);
  861. } else {
  862. irq = pirq_entries[pin-16];
  863. apic_printk(APIC_VERBOSE, KERN_DEBUG
  864. "using PIRQ%d -> IRQ %d\n",
  865. pin-16, irq);
  866. }
  867. }
  868. }
  869. #endif
  870. return irq;
  871. }
  872. /*
  873. * Find a specific PCI IRQ entry.
  874. * Not an __init, possibly needed by modules
  875. */
  876. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
  877. struct io_apic_irq_attr *irq_attr)
  878. {
  879. int ioapic_idx, i, best_guess = -1;
  880. apic_printk(APIC_DEBUG,
  881. "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  882. bus, slot, pin);
  883. if (test_bit(bus, mp_bus_not_pci)) {
  884. apic_printk(APIC_VERBOSE,
  885. "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  886. return -1;
  887. }
  888. for (i = 0; i < mp_irq_entries; i++) {
  889. int lbus = mp_irqs[i].srcbus;
  890. for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
  891. if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
  892. mp_irqs[i].dstapic == MP_APIC_ALL)
  893. break;
  894. if (!test_bit(lbus, mp_bus_not_pci) &&
  895. !mp_irqs[i].irqtype &&
  896. (bus == lbus) &&
  897. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  898. int irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq);
  899. if (!(ioapic_idx || IO_APIC_IRQ(irq)))
  900. continue;
  901. if (pin == (mp_irqs[i].srcbusirq & 3)) {
  902. set_io_apic_irq_attr(irq_attr, ioapic_idx,
  903. mp_irqs[i].dstirq,
  904. irq_trigger(i),
  905. irq_polarity(i));
  906. return irq;
  907. }
  908. /*
  909. * Use the first all-but-pin matching entry as a
  910. * best-guess fuzzy result for broken mptables.
  911. */
  912. if (best_guess < 0) {
  913. set_io_apic_irq_attr(irq_attr, ioapic_idx,
  914. mp_irqs[i].dstirq,
  915. irq_trigger(i),
  916. irq_polarity(i));
  917. best_guess = irq;
  918. }
  919. }
  920. }
  921. return best_guess;
  922. }
  923. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  924. void lock_vector_lock(void)
  925. {
  926. /* Used to the online set of cpus does not change
  927. * during assign_irq_vector.
  928. */
  929. raw_spin_lock(&vector_lock);
  930. }
  931. void unlock_vector_lock(void)
  932. {
  933. raw_spin_unlock(&vector_lock);
  934. }
  935. static int
  936. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  937. {
  938. /*
  939. * NOTE! The local APIC isn't very good at handling
  940. * multiple interrupts at the same interrupt level.
  941. * As the interrupt level is determined by taking the
  942. * vector number and shifting that right by 4, we
  943. * want to spread these out a bit so that they don't
  944. * all fall in the same interrupt level.
  945. *
  946. * Also, we've got to be careful not to trash gate
  947. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  948. */
  949. static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
  950. static int current_offset = VECTOR_OFFSET_START % 16;
  951. int cpu, err;
  952. cpumask_var_t tmp_mask;
  953. if (cfg->move_in_progress)
  954. return -EBUSY;
  955. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  956. return -ENOMEM;
  957. /* Only try and allocate irqs on cpus that are present */
  958. err = -ENOSPC;
  959. cpumask_clear(cfg->old_domain);
  960. cpu = cpumask_first_and(mask, cpu_online_mask);
  961. while (cpu < nr_cpu_ids) {
  962. int new_cpu, vector, offset;
  963. apic->vector_allocation_domain(cpu, tmp_mask, mask);
  964. if (cpumask_subset(tmp_mask, cfg->domain)) {
  965. err = 0;
  966. if (cpumask_equal(tmp_mask, cfg->domain))
  967. break;
  968. /*
  969. * New cpumask using the vector is a proper subset of
  970. * the current in use mask. So cleanup the vector
  971. * allocation for the members that are not used anymore.
  972. */
  973. cpumask_andnot(cfg->old_domain, cfg->domain, tmp_mask);
  974. cfg->move_in_progress =
  975. cpumask_intersects(cfg->old_domain, cpu_online_mask);
  976. cpumask_and(cfg->domain, cfg->domain, tmp_mask);
  977. break;
  978. }
  979. vector = current_vector;
  980. offset = current_offset;
  981. next:
  982. vector += 16;
  983. if (vector >= first_system_vector) {
  984. offset = (offset + 1) % 16;
  985. vector = FIRST_EXTERNAL_VECTOR + offset;
  986. }
  987. if (unlikely(current_vector == vector)) {
  988. cpumask_or(cfg->old_domain, cfg->old_domain, tmp_mask);
  989. cpumask_andnot(tmp_mask, mask, cfg->old_domain);
  990. cpu = cpumask_first_and(tmp_mask, cpu_online_mask);
  991. continue;
  992. }
  993. if (test_bit(vector, used_vectors))
  994. goto next;
  995. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  996. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  997. goto next;
  998. /* Found one! */
  999. current_vector = vector;
  1000. current_offset = offset;
  1001. if (cfg->vector) {
  1002. cpumask_copy(cfg->old_domain, cfg->domain);
  1003. cfg->move_in_progress =
  1004. cpumask_intersects(cfg->old_domain, cpu_online_mask);
  1005. }
  1006. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1007. per_cpu(vector_irq, new_cpu)[vector] = irq;
  1008. cfg->vector = vector;
  1009. cpumask_copy(cfg->domain, tmp_mask);
  1010. err = 0;
  1011. break;
  1012. }
  1013. free_cpumask_var(tmp_mask);
  1014. return err;
  1015. }
  1016. int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  1017. {
  1018. int err;
  1019. unsigned long flags;
  1020. raw_spin_lock_irqsave(&vector_lock, flags);
  1021. err = __assign_irq_vector(irq, cfg, mask);
  1022. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1023. return err;
  1024. }
  1025. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  1026. {
  1027. int cpu, vector;
  1028. BUG_ON(!cfg->vector);
  1029. vector = cfg->vector;
  1030. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  1031. per_cpu(vector_irq, cpu)[vector] = -1;
  1032. cfg->vector = 0;
  1033. cpumask_clear(cfg->domain);
  1034. if (likely(!cfg->move_in_progress))
  1035. return;
  1036. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  1037. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  1038. vector++) {
  1039. if (per_cpu(vector_irq, cpu)[vector] != irq)
  1040. continue;
  1041. per_cpu(vector_irq, cpu)[vector] = -1;
  1042. break;
  1043. }
  1044. }
  1045. cfg->move_in_progress = 0;
  1046. }
  1047. void __setup_vector_irq(int cpu)
  1048. {
  1049. /* Initialize vector_irq on a new cpu */
  1050. int irq, vector;
  1051. struct irq_cfg *cfg;
  1052. /*
  1053. * vector_lock will make sure that we don't run into irq vector
  1054. * assignments that might be happening on another cpu in parallel,
  1055. * while we setup our initial vector to irq mappings.
  1056. */
  1057. raw_spin_lock(&vector_lock);
  1058. /* Mark the inuse vectors */
  1059. for_each_active_irq(irq) {
  1060. cfg = irq_get_chip_data(irq);
  1061. if (!cfg)
  1062. continue;
  1063. if (!cpumask_test_cpu(cpu, cfg->domain))
  1064. continue;
  1065. vector = cfg->vector;
  1066. per_cpu(vector_irq, cpu)[vector] = irq;
  1067. }
  1068. /* Mark the free vectors */
  1069. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1070. irq = per_cpu(vector_irq, cpu)[vector];
  1071. if (irq < 0)
  1072. continue;
  1073. cfg = irq_cfg(irq);
  1074. if (!cpumask_test_cpu(cpu, cfg->domain))
  1075. per_cpu(vector_irq, cpu)[vector] = -1;
  1076. }
  1077. raw_spin_unlock(&vector_lock);
  1078. }
  1079. static struct irq_chip ioapic_chip;
  1080. #ifdef CONFIG_X86_32
  1081. static inline int IO_APIC_irq_trigger(int irq)
  1082. {
  1083. int apic, idx, pin;
  1084. for (apic = 0; apic < nr_ioapics; apic++) {
  1085. for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
  1086. idx = find_irq_entry(apic, pin, mp_INT);
  1087. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1088. return irq_trigger(idx);
  1089. }
  1090. }
  1091. /*
  1092. * nonexistent IRQs are edge default
  1093. */
  1094. return 0;
  1095. }
  1096. #else
  1097. static inline int IO_APIC_irq_trigger(int irq)
  1098. {
  1099. return 1;
  1100. }
  1101. #endif
  1102. static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
  1103. unsigned long trigger)
  1104. {
  1105. struct irq_chip *chip = &ioapic_chip;
  1106. irq_flow_handler_t hdl;
  1107. bool fasteoi;
  1108. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1109. trigger == IOAPIC_LEVEL) {
  1110. irq_set_status_flags(irq, IRQ_LEVEL);
  1111. fasteoi = true;
  1112. } else {
  1113. irq_clear_status_flags(irq, IRQ_LEVEL);
  1114. fasteoi = false;
  1115. }
  1116. if (irq_remapped(cfg)) {
  1117. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  1118. irq_remap_modify_chip_defaults(chip);
  1119. fasteoi = trigger != 0;
  1120. }
  1121. hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
  1122. irq_set_chip_and_handler_name(irq, chip, hdl,
  1123. fasteoi ? "fasteoi" : "edge");
  1124. }
  1125. int native_setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
  1126. unsigned int destination, int vector,
  1127. struct io_apic_irq_attr *attr)
  1128. {
  1129. memset(entry, 0, sizeof(*entry));
  1130. entry->delivery_mode = apic->irq_delivery_mode;
  1131. entry->dest_mode = apic->irq_dest_mode;
  1132. entry->dest = destination;
  1133. entry->vector = vector;
  1134. entry->mask = 0; /* enable IRQ */
  1135. entry->trigger = attr->trigger;
  1136. entry->polarity = attr->polarity;
  1137. /*
  1138. * Mask level triggered irqs.
  1139. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1140. */
  1141. if (attr->trigger)
  1142. entry->mask = 1;
  1143. return 0;
  1144. }
  1145. static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
  1146. struct io_apic_irq_attr *attr)
  1147. {
  1148. struct IO_APIC_route_entry entry;
  1149. unsigned int dest;
  1150. if (!IO_APIC_IRQ(irq))
  1151. return;
  1152. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1153. return;
  1154. if (apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus(),
  1155. &dest)) {
  1156. pr_warn("Failed to obtain apicid for ioapic %d, pin %d\n",
  1157. mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
  1158. __clear_irq_vector(irq, cfg);
  1159. return;
  1160. }
  1161. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1162. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1163. "IRQ %d Mode:%i Active:%i Dest:%d)\n",
  1164. attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
  1165. cfg->vector, irq, attr->trigger, attr->polarity, dest);
  1166. if (x86_io_apic_ops.setup_entry(irq, &entry, dest, cfg->vector, attr)) {
  1167. pr_warn("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1168. mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
  1169. __clear_irq_vector(irq, cfg);
  1170. return;
  1171. }
  1172. ioapic_register_intr(irq, cfg, attr->trigger);
  1173. if (irq < legacy_pic->nr_legacy_irqs)
  1174. legacy_pic->mask(irq);
  1175. ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
  1176. }
  1177. static bool __init io_apic_pin_not_connected(int idx, int ioapic_idx, int pin)
  1178. {
  1179. if (idx != -1)
  1180. return false;
  1181. apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
  1182. mpc_ioapic_id(ioapic_idx), pin);
  1183. return true;
  1184. }
  1185. static void __init __io_apic_setup_irqs(unsigned int ioapic_idx)
  1186. {
  1187. int idx, node = cpu_to_node(0);
  1188. struct io_apic_irq_attr attr;
  1189. unsigned int pin, irq;
  1190. for (pin = 0; pin < ioapics[ioapic_idx].nr_registers; pin++) {
  1191. idx = find_irq_entry(ioapic_idx, pin, mp_INT);
  1192. if (io_apic_pin_not_connected(idx, ioapic_idx, pin))
  1193. continue;
  1194. irq = pin_2_irq(idx, ioapic_idx, pin);
  1195. if ((ioapic_idx > 0) && (irq > 16))
  1196. continue;
  1197. /*
  1198. * Skip the timer IRQ if there's a quirk handler
  1199. * installed and if it returns 1:
  1200. */
  1201. if (apic->multi_timer_check &&
  1202. apic->multi_timer_check(ioapic_idx, irq))
  1203. continue;
  1204. set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
  1205. irq_polarity(idx));
  1206. io_apic_setup_irq_pin(irq, node, &attr);
  1207. }
  1208. }
  1209. static void __init setup_IO_APIC_irqs(void)
  1210. {
  1211. unsigned int ioapic_idx;
  1212. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1213. for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
  1214. __io_apic_setup_irqs(ioapic_idx);
  1215. }
  1216. /*
  1217. * for the gsit that is not in first ioapic
  1218. * but could not use acpi_register_gsi()
  1219. * like some special sci in IBM x3330
  1220. */
  1221. void setup_IO_APIC_irq_extra(u32 gsi)
  1222. {
  1223. int ioapic_idx = 0, pin, idx, irq, node = cpu_to_node(0);
  1224. struct io_apic_irq_attr attr;
  1225. /*
  1226. * Convert 'gsi' to 'ioapic.pin'.
  1227. */
  1228. ioapic_idx = mp_find_ioapic(gsi);
  1229. if (ioapic_idx < 0)
  1230. return;
  1231. pin = mp_find_ioapic_pin(ioapic_idx, gsi);
  1232. idx = find_irq_entry(ioapic_idx, pin, mp_INT);
  1233. if (idx == -1)
  1234. return;
  1235. irq = pin_2_irq(idx, ioapic_idx, pin);
  1236. /* Only handle the non legacy irqs on secondary ioapics */
  1237. if (ioapic_idx == 0 || irq < NR_IRQS_LEGACY)
  1238. return;
  1239. set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
  1240. irq_polarity(idx));
  1241. io_apic_setup_irq_pin_once(irq, node, &attr);
  1242. }
  1243. /*
  1244. * Set up the timer pin, possibly with the 8259A-master behind.
  1245. */
  1246. static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
  1247. unsigned int pin, int vector)
  1248. {
  1249. struct IO_APIC_route_entry entry;
  1250. unsigned int dest;
  1251. memset(&entry, 0, sizeof(entry));
  1252. /*
  1253. * We use logical delivery to get the timer IRQ
  1254. * to the first CPU.
  1255. */
  1256. if (unlikely(apic->cpu_mask_to_apicid_and(apic->target_cpus(),
  1257. apic->target_cpus(), &dest)))
  1258. dest = BAD_APICID;
  1259. entry.dest_mode = apic->irq_dest_mode;
  1260. entry.mask = 0; /* don't mask IRQ for edge */
  1261. entry.dest = dest;
  1262. entry.delivery_mode = apic->irq_delivery_mode;
  1263. entry.polarity = 0;
  1264. entry.trigger = 0;
  1265. entry.vector = vector;
  1266. /*
  1267. * The timer IRQ doesn't have to know that behind the
  1268. * scene we may have a 8259A-master in AEOI mode ...
  1269. */
  1270. irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
  1271. "edge");
  1272. /*
  1273. * Add it to the IO-APIC irq-routing table:
  1274. */
  1275. ioapic_write_entry(ioapic_idx, pin, entry);
  1276. }
  1277. void native_io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
  1278. {
  1279. int i;
  1280. pr_debug(" NR Dst Mask Trig IRR Pol Stat Dmod Deli Vect:\n");
  1281. for (i = 0; i <= nr_entries; i++) {
  1282. struct IO_APIC_route_entry entry;
  1283. entry = ioapic_read_entry(apic, i);
  1284. pr_debug(" %02x %02X ", i, entry.dest);
  1285. pr_cont("%1d %1d %1d %1d %1d "
  1286. "%1d %1d %02X\n",
  1287. entry.mask,
  1288. entry.trigger,
  1289. entry.irr,
  1290. entry.polarity,
  1291. entry.delivery_status,
  1292. entry.dest_mode,
  1293. entry.delivery_mode,
  1294. entry.vector);
  1295. }
  1296. }
  1297. void intel_ir_io_apic_print_entries(unsigned int apic,
  1298. unsigned int nr_entries)
  1299. {
  1300. int i;
  1301. pr_debug(" NR Indx Fmt Mask Trig IRR Pol Stat Indx2 Zero Vect:\n");
  1302. for (i = 0; i <= nr_entries; i++) {
  1303. struct IR_IO_APIC_route_entry *ir_entry;
  1304. struct IO_APIC_route_entry entry;
  1305. entry = ioapic_read_entry(apic, i);
  1306. ir_entry = (struct IR_IO_APIC_route_entry *)&entry;
  1307. pr_debug(" %02x %04X ", i, ir_entry->index);
  1308. pr_cont("%1d %1d %1d %1d %1d "
  1309. "%1d %1d %X %02X\n",
  1310. ir_entry->format,
  1311. ir_entry->mask,
  1312. ir_entry->trigger,
  1313. ir_entry->irr,
  1314. ir_entry->polarity,
  1315. ir_entry->delivery_status,
  1316. ir_entry->index2,
  1317. ir_entry->zero,
  1318. ir_entry->vector);
  1319. }
  1320. }
  1321. __apicdebuginit(void) print_IO_APIC(int ioapic_idx)
  1322. {
  1323. union IO_APIC_reg_00 reg_00;
  1324. union IO_APIC_reg_01 reg_01;
  1325. union IO_APIC_reg_02 reg_02;
  1326. union IO_APIC_reg_03 reg_03;
  1327. unsigned long flags;
  1328. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1329. reg_00.raw = io_apic_read(ioapic_idx, 0);
  1330. reg_01.raw = io_apic_read(ioapic_idx, 1);
  1331. if (reg_01.bits.version >= 0x10)
  1332. reg_02.raw = io_apic_read(ioapic_idx, 2);
  1333. if (reg_01.bits.version >= 0x20)
  1334. reg_03.raw = io_apic_read(ioapic_idx, 3);
  1335. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1336. printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
  1337. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1338. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1339. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1340. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1341. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1342. printk(KERN_DEBUG "....... : max redirection entries: %02X\n",
  1343. reg_01.bits.entries);
  1344. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1345. printk(KERN_DEBUG "....... : IO APIC version: %02X\n",
  1346. reg_01.bits.version);
  1347. /*
  1348. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1349. * but the value of reg_02 is read as the previous read register
  1350. * value, so ignore it if reg_02 == reg_01.
  1351. */
  1352. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1353. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1354. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1355. }
  1356. /*
  1357. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1358. * or reg_03, but the value of reg_0[23] is read as the previous read
  1359. * register value, so ignore it if reg_03 == reg_0[12].
  1360. */
  1361. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1362. reg_03.raw != reg_01.raw) {
  1363. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1364. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1365. }
  1366. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1367. x86_io_apic_ops.print_entries(ioapic_idx, reg_01.bits.entries);
  1368. }
  1369. __apicdebuginit(void) print_IO_APICs(void)
  1370. {
  1371. int ioapic_idx;
  1372. struct irq_cfg *cfg;
  1373. unsigned int irq;
  1374. struct irq_chip *chip;
  1375. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1376. for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
  1377. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1378. mpc_ioapic_id(ioapic_idx),
  1379. ioapics[ioapic_idx].nr_registers);
  1380. /*
  1381. * We are a bit conservative about what we expect. We have to
  1382. * know about every hardware change ASAP.
  1383. */
  1384. printk(KERN_INFO "testing the IO APIC.......................\n");
  1385. for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
  1386. print_IO_APIC(ioapic_idx);
  1387. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1388. for_each_active_irq(irq) {
  1389. struct irq_pin_list *entry;
  1390. chip = irq_get_chip(irq);
  1391. if (chip != &ioapic_chip)
  1392. continue;
  1393. cfg = irq_get_chip_data(irq);
  1394. if (!cfg)
  1395. continue;
  1396. entry = cfg->irq_2_pin;
  1397. if (!entry)
  1398. continue;
  1399. printk(KERN_DEBUG "IRQ%d ", irq);
  1400. for_each_irq_pin(entry, cfg->irq_2_pin)
  1401. pr_cont("-> %d:%d", entry->apic, entry->pin);
  1402. pr_cont("\n");
  1403. }
  1404. printk(KERN_INFO ".................................... done.\n");
  1405. }
  1406. __apicdebuginit(void) print_APIC_field(int base)
  1407. {
  1408. int i;
  1409. printk(KERN_DEBUG);
  1410. for (i = 0; i < 8; i++)
  1411. pr_cont("%08x", apic_read(base + i*0x10));
  1412. pr_cont("\n");
  1413. }
  1414. __apicdebuginit(void) print_local_APIC(void *dummy)
  1415. {
  1416. unsigned int i, v, ver, maxlvt;
  1417. u64 icr;
  1418. printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1419. smp_processor_id(), hard_smp_processor_id());
  1420. v = apic_read(APIC_ID);
  1421. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1422. v = apic_read(APIC_LVR);
  1423. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1424. ver = GET_APIC_VERSION(v);
  1425. maxlvt = lapic_get_maxlvt();
  1426. v = apic_read(APIC_TASKPRI);
  1427. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1428. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1429. if (!APIC_XAPIC(ver)) {
  1430. v = apic_read(APIC_ARBPRI);
  1431. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1432. v & APIC_ARBPRI_MASK);
  1433. }
  1434. v = apic_read(APIC_PROCPRI);
  1435. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1436. }
  1437. /*
  1438. * Remote read supported only in the 82489DX and local APIC for
  1439. * Pentium processors.
  1440. */
  1441. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1442. v = apic_read(APIC_RRR);
  1443. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1444. }
  1445. v = apic_read(APIC_LDR);
  1446. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1447. if (!x2apic_enabled()) {
  1448. v = apic_read(APIC_DFR);
  1449. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1450. }
  1451. v = apic_read(APIC_SPIV);
  1452. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1453. printk(KERN_DEBUG "... APIC ISR field:\n");
  1454. print_APIC_field(APIC_ISR);
  1455. printk(KERN_DEBUG "... APIC TMR field:\n");
  1456. print_APIC_field(APIC_TMR);
  1457. printk(KERN_DEBUG "... APIC IRR field:\n");
  1458. print_APIC_field(APIC_IRR);
  1459. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1460. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1461. apic_write(APIC_ESR, 0);
  1462. v = apic_read(APIC_ESR);
  1463. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1464. }
  1465. icr = apic_icr_read();
  1466. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1467. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1468. v = apic_read(APIC_LVTT);
  1469. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1470. if (maxlvt > 3) { /* PC is LVT#4. */
  1471. v = apic_read(APIC_LVTPC);
  1472. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1473. }
  1474. v = apic_read(APIC_LVT0);
  1475. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1476. v = apic_read(APIC_LVT1);
  1477. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1478. if (maxlvt > 2) { /* ERR is LVT#3. */
  1479. v = apic_read(APIC_LVTERR);
  1480. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1481. }
  1482. v = apic_read(APIC_TMICT);
  1483. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1484. v = apic_read(APIC_TMCCT);
  1485. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1486. v = apic_read(APIC_TDCR);
  1487. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1488. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  1489. v = apic_read(APIC_EFEAT);
  1490. maxlvt = (v >> 16) & 0xff;
  1491. printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
  1492. v = apic_read(APIC_ECTRL);
  1493. printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
  1494. for (i = 0; i < maxlvt; i++) {
  1495. v = apic_read(APIC_EILVTn(i));
  1496. printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
  1497. }
  1498. }
  1499. pr_cont("\n");
  1500. }
  1501. __apicdebuginit(void) print_local_APICs(int maxcpu)
  1502. {
  1503. int cpu;
  1504. if (!maxcpu)
  1505. return;
  1506. preempt_disable();
  1507. for_each_online_cpu(cpu) {
  1508. if (cpu >= maxcpu)
  1509. break;
  1510. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1511. }
  1512. preempt_enable();
  1513. }
  1514. __apicdebuginit(void) print_PIC(void)
  1515. {
  1516. unsigned int v;
  1517. unsigned long flags;
  1518. if (!legacy_pic->nr_legacy_irqs)
  1519. return;
  1520. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1521. raw_spin_lock_irqsave(&i8259A_lock, flags);
  1522. v = inb(0xa1) << 8 | inb(0x21);
  1523. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1524. v = inb(0xa0) << 8 | inb(0x20);
  1525. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1526. outb(0x0b,0xa0);
  1527. outb(0x0b,0x20);
  1528. v = inb(0xa0) << 8 | inb(0x20);
  1529. outb(0x0a,0xa0);
  1530. outb(0x0a,0x20);
  1531. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  1532. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1533. v = inb(0x4d1) << 8 | inb(0x4d0);
  1534. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1535. }
  1536. static int __initdata show_lapic = 1;
  1537. static __init int setup_show_lapic(char *arg)
  1538. {
  1539. int num = -1;
  1540. if (strcmp(arg, "all") == 0) {
  1541. show_lapic = CONFIG_NR_CPUS;
  1542. } else {
  1543. get_option(&arg, &num);
  1544. if (num >= 0)
  1545. show_lapic = num;
  1546. }
  1547. return 1;
  1548. }
  1549. __setup("show_lapic=", setup_show_lapic);
  1550. __apicdebuginit(int) print_ICs(void)
  1551. {
  1552. if (apic_verbosity == APIC_QUIET)
  1553. return 0;
  1554. print_PIC();
  1555. /* don't print out if apic is not there */
  1556. if (!cpu_has_apic && !apic_from_smp_config())
  1557. return 0;
  1558. print_local_APICs(show_lapic);
  1559. print_IO_APICs();
  1560. return 0;
  1561. }
  1562. late_initcall(print_ICs);
  1563. /* Where if anywhere is the i8259 connect in external int mode */
  1564. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1565. void __init enable_IO_APIC(void)
  1566. {
  1567. int i8259_apic, i8259_pin;
  1568. int apic;
  1569. if (!legacy_pic->nr_legacy_irqs)
  1570. return;
  1571. for(apic = 0; apic < nr_ioapics; apic++) {
  1572. int pin;
  1573. /* See if any of the pins is in ExtINT mode */
  1574. for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
  1575. struct IO_APIC_route_entry entry;
  1576. entry = ioapic_read_entry(apic, pin);
  1577. /* If the interrupt line is enabled and in ExtInt mode
  1578. * I have found the pin where the i8259 is connected.
  1579. */
  1580. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1581. ioapic_i8259.apic = apic;
  1582. ioapic_i8259.pin = pin;
  1583. goto found_i8259;
  1584. }
  1585. }
  1586. }
  1587. found_i8259:
  1588. /* Look to see what if the MP table has reported the ExtINT */
  1589. /* If we could not find the appropriate pin by looking at the ioapic
  1590. * the i8259 probably is not connected the ioapic but give the
  1591. * mptable a chance anyway.
  1592. */
  1593. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1594. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1595. /* Trust the MP table if nothing is setup in the hardware */
  1596. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1597. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1598. ioapic_i8259.pin = i8259_pin;
  1599. ioapic_i8259.apic = i8259_apic;
  1600. }
  1601. /* Complain if the MP table and the hardware disagree */
  1602. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1603. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1604. {
  1605. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1606. }
  1607. /*
  1608. * Do not trust the IO-APIC being empty at bootup
  1609. */
  1610. clear_IO_APIC();
  1611. }
  1612. void native_disable_io_apic(void)
  1613. {
  1614. /*
  1615. * If the i8259 is routed through an IOAPIC
  1616. * Put that IOAPIC in virtual wire mode
  1617. * so legacy interrupts can be delivered.
  1618. */
  1619. if (ioapic_i8259.pin != -1) {
  1620. struct IO_APIC_route_entry entry;
  1621. memset(&entry, 0, sizeof(entry));
  1622. entry.mask = 0; /* Enabled */
  1623. entry.trigger = 0; /* Edge */
  1624. entry.irr = 0;
  1625. entry.polarity = 0; /* High */
  1626. entry.delivery_status = 0;
  1627. entry.dest_mode = 0; /* Physical */
  1628. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1629. entry.vector = 0;
  1630. entry.dest = read_apic_id();
  1631. /*
  1632. * Add it to the IO-APIC irq-routing table:
  1633. */
  1634. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1635. }
  1636. if (cpu_has_apic || apic_from_smp_config())
  1637. disconnect_bsp_APIC(ioapic_i8259.pin != -1);
  1638. }
  1639. /*
  1640. * Not an __init, needed by the reboot code
  1641. */
  1642. void disable_IO_APIC(void)
  1643. {
  1644. /*
  1645. * Clear the IO-APIC before rebooting:
  1646. */
  1647. clear_IO_APIC();
  1648. if (!legacy_pic->nr_legacy_irqs)
  1649. return;
  1650. x86_io_apic_ops.disable();
  1651. }
  1652. #ifdef CONFIG_X86_32
  1653. /*
  1654. * function to set the IO-APIC physical IDs based on the
  1655. * values stored in the MPC table.
  1656. *
  1657. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1658. */
  1659. void __init setup_ioapic_ids_from_mpc_nocheck(void)
  1660. {
  1661. union IO_APIC_reg_00 reg_00;
  1662. physid_mask_t phys_id_present_map;
  1663. int ioapic_idx;
  1664. int i;
  1665. unsigned char old_id;
  1666. unsigned long flags;
  1667. /*
  1668. * This is broken; anything with a real cpu count has to
  1669. * circumvent this idiocy regardless.
  1670. */
  1671. apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
  1672. /*
  1673. * Set the IOAPIC ID to the value stored in the MPC table.
  1674. */
  1675. for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) {
  1676. /* Read the register 0 value */
  1677. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1678. reg_00.raw = io_apic_read(ioapic_idx, 0);
  1679. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1680. old_id = mpc_ioapic_id(ioapic_idx);
  1681. if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
  1682. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1683. ioapic_idx, mpc_ioapic_id(ioapic_idx));
  1684. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1685. reg_00.bits.ID);
  1686. ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
  1687. }
  1688. /*
  1689. * Sanity check, is the ID really free? Every APIC in a
  1690. * system must have a unique ID or we get lots of nice
  1691. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1692. */
  1693. if (apic->check_apicid_used(&phys_id_present_map,
  1694. mpc_ioapic_id(ioapic_idx))) {
  1695. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1696. ioapic_idx, mpc_ioapic_id(ioapic_idx));
  1697. for (i = 0; i < get_physical_broadcast(); i++)
  1698. if (!physid_isset(i, phys_id_present_map))
  1699. break;
  1700. if (i >= get_physical_broadcast())
  1701. panic("Max APIC ID exceeded!\n");
  1702. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1703. i);
  1704. physid_set(i, phys_id_present_map);
  1705. ioapics[ioapic_idx].mp_config.apicid = i;
  1706. } else {
  1707. physid_mask_t tmp;
  1708. apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
  1709. &tmp);
  1710. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1711. "phys_id_present_map\n",
  1712. mpc_ioapic_id(ioapic_idx));
  1713. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1714. }
  1715. /*
  1716. * We need to adjust the IRQ routing table
  1717. * if the ID changed.
  1718. */
  1719. if (old_id != mpc_ioapic_id(ioapic_idx))
  1720. for (i = 0; i < mp_irq_entries; i++)
  1721. if (mp_irqs[i].dstapic == old_id)
  1722. mp_irqs[i].dstapic
  1723. = mpc_ioapic_id(ioapic_idx);
  1724. /*
  1725. * Update the ID register according to the right value
  1726. * from the MPC table if they are different.
  1727. */
  1728. if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
  1729. continue;
  1730. apic_printk(APIC_VERBOSE, KERN_INFO
  1731. "...changing IO-APIC physical APIC ID to %d ...",
  1732. mpc_ioapic_id(ioapic_idx));
  1733. reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
  1734. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1735. io_apic_write(ioapic_idx, 0, reg_00.raw);
  1736. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1737. /*
  1738. * Sanity check
  1739. */
  1740. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1741. reg_00.raw = io_apic_read(ioapic_idx, 0);
  1742. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1743. if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
  1744. pr_cont("could not set ID!\n");
  1745. else
  1746. apic_printk(APIC_VERBOSE, " ok.\n");
  1747. }
  1748. }
  1749. void __init setup_ioapic_ids_from_mpc(void)
  1750. {
  1751. if (acpi_ioapic)
  1752. return;
  1753. /*
  1754. * Don't check I/O APIC IDs for xAPIC systems. They have
  1755. * no meaning without the serial APIC bus.
  1756. */
  1757. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1758. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1759. return;
  1760. setup_ioapic_ids_from_mpc_nocheck();
  1761. }
  1762. #endif
  1763. int no_timer_check __initdata;
  1764. static int __init notimercheck(char *s)
  1765. {
  1766. no_timer_check = 1;
  1767. return 1;
  1768. }
  1769. __setup("no_timer_check", notimercheck);
  1770. /*
  1771. * There is a nasty bug in some older SMP boards, their mptable lies
  1772. * about the timer IRQ. We do the following to work around the situation:
  1773. *
  1774. * - timer IRQ defaults to IO-APIC IRQ
  1775. * - if this function detects that timer IRQs are defunct, then we fall
  1776. * back to ISA timer IRQs
  1777. */
  1778. static int __init timer_irq_works(void)
  1779. {
  1780. unsigned long t1 = jiffies;
  1781. unsigned long flags;
  1782. if (no_timer_check)
  1783. return 1;
  1784. local_save_flags(flags);
  1785. local_irq_enable();
  1786. /* Let ten ticks pass... */
  1787. mdelay((10 * 1000) / HZ);
  1788. local_irq_restore(flags);
  1789. /*
  1790. * Expect a few ticks at least, to be sure some possible
  1791. * glue logic does not lock up after one or two first
  1792. * ticks in a non-ExtINT mode. Also the local APIC
  1793. * might have cached one ExtINT interrupt. Finally, at
  1794. * least one tick may be lost due to delays.
  1795. */
  1796. /* jiffies wrap? */
  1797. if (time_after(jiffies, t1 + 4))
  1798. return 1;
  1799. return 0;
  1800. }
  1801. /*
  1802. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1803. * number of pending IRQ events unhandled. These cases are very rare,
  1804. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1805. * better to do it this way as thus we do not have to be aware of
  1806. * 'pending' interrupts in the IRQ path, except at this point.
  1807. */
  1808. /*
  1809. * Edge triggered needs to resend any interrupt
  1810. * that was delayed but this is now handled in the device
  1811. * independent code.
  1812. */
  1813. /*
  1814. * Starting up a edge-triggered IO-APIC interrupt is
  1815. * nasty - we need to make sure that we get the edge.
  1816. * If it is already asserted for some reason, we need
  1817. * return 1 to indicate that is was pending.
  1818. *
  1819. * This is not complete - we should be able to fake
  1820. * an edge even if it isn't on the 8259A...
  1821. */
  1822. static unsigned int startup_ioapic_irq(struct irq_data *data)
  1823. {
  1824. int was_pending = 0, irq = data->irq;
  1825. unsigned long flags;
  1826. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1827. if (irq < legacy_pic->nr_legacy_irqs) {
  1828. legacy_pic->mask(irq);
  1829. if (legacy_pic->irq_pending(irq))
  1830. was_pending = 1;
  1831. }
  1832. __unmask_ioapic(data->chip_data);
  1833. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1834. return was_pending;
  1835. }
  1836. static int ioapic_retrigger_irq(struct irq_data *data)
  1837. {
  1838. struct irq_cfg *cfg = data->chip_data;
  1839. unsigned long flags;
  1840. int cpu;
  1841. raw_spin_lock_irqsave(&vector_lock, flags);
  1842. cpu = cpumask_first_and(cfg->domain, cpu_online_mask);
  1843. apic->send_IPI_mask(cpumask_of(cpu), cfg->vector);
  1844. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1845. return 1;
  1846. }
  1847. /*
  1848. * Level and edge triggered IO-APIC interrupts need different handling,
  1849. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1850. * handled with the level-triggered descriptor, but that one has slightly
  1851. * more overhead. Level-triggered interrupts cannot be handled with the
  1852. * edge-triggered handler, without risking IRQ storms and other ugly
  1853. * races.
  1854. */
  1855. #ifdef CONFIG_SMP
  1856. void send_cleanup_vector(struct irq_cfg *cfg)
  1857. {
  1858. cpumask_var_t cleanup_mask;
  1859. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  1860. unsigned int i;
  1861. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1862. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  1863. } else {
  1864. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  1865. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1866. free_cpumask_var(cleanup_mask);
  1867. }
  1868. cfg->move_in_progress = 0;
  1869. }
  1870. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  1871. {
  1872. unsigned vector, me;
  1873. ack_APIC_irq();
  1874. irq_enter();
  1875. exit_idle();
  1876. me = smp_processor_id();
  1877. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  1878. unsigned int irq;
  1879. unsigned int irr;
  1880. struct irq_desc *desc;
  1881. struct irq_cfg *cfg;
  1882. irq = __this_cpu_read(vector_irq[vector]);
  1883. if (irq == -1)
  1884. continue;
  1885. desc = irq_to_desc(irq);
  1886. if (!desc)
  1887. continue;
  1888. cfg = irq_cfg(irq);
  1889. if (!cfg)
  1890. continue;
  1891. raw_spin_lock(&desc->lock);
  1892. /*
  1893. * Check if the irq migration is in progress. If so, we
  1894. * haven't received the cleanup request yet for this irq.
  1895. */
  1896. if (cfg->move_in_progress)
  1897. goto unlock;
  1898. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  1899. goto unlock;
  1900. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  1901. /*
  1902. * Check if the vector that needs to be cleanedup is
  1903. * registered at the cpu's IRR. If so, then this is not
  1904. * the best time to clean it up. Lets clean it up in the
  1905. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  1906. * to myself.
  1907. */
  1908. if (irr & (1 << (vector % 32))) {
  1909. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  1910. goto unlock;
  1911. }
  1912. __this_cpu_write(vector_irq[vector], -1);
  1913. unlock:
  1914. raw_spin_unlock(&desc->lock);
  1915. }
  1916. irq_exit();
  1917. }
  1918. static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
  1919. {
  1920. unsigned me;
  1921. if (likely(!cfg->move_in_progress))
  1922. return;
  1923. me = smp_processor_id();
  1924. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  1925. send_cleanup_vector(cfg);
  1926. }
  1927. static void irq_complete_move(struct irq_cfg *cfg)
  1928. {
  1929. __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
  1930. }
  1931. void irq_force_complete_move(int irq)
  1932. {
  1933. struct irq_cfg *cfg = irq_get_chip_data(irq);
  1934. if (!cfg)
  1935. return;
  1936. __irq_complete_move(cfg, cfg->vector);
  1937. }
  1938. #else
  1939. static inline void irq_complete_move(struct irq_cfg *cfg) { }
  1940. #endif
  1941. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  1942. {
  1943. int apic, pin;
  1944. struct irq_pin_list *entry;
  1945. u8 vector = cfg->vector;
  1946. for_each_irq_pin(entry, cfg->irq_2_pin) {
  1947. unsigned int reg;
  1948. apic = entry->apic;
  1949. pin = entry->pin;
  1950. /*
  1951. * With interrupt-remapping, destination information comes
  1952. * from interrupt-remapping table entry.
  1953. */
  1954. if (!irq_remapped(cfg))
  1955. io_apic_write(apic, 0x11 + pin*2, dest);
  1956. reg = io_apic_read(apic, 0x10 + pin*2);
  1957. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  1958. reg |= vector;
  1959. io_apic_modify(apic, 0x10 + pin*2, reg);
  1960. }
  1961. }
  1962. /*
  1963. * Either sets data->affinity to a valid value, and returns
  1964. * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
  1965. * leaves data->affinity untouched.
  1966. */
  1967. int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1968. unsigned int *dest_id)
  1969. {
  1970. struct irq_cfg *cfg = data->chip_data;
  1971. unsigned int irq = data->irq;
  1972. int err;
  1973. if (!config_enabled(CONFIG_SMP))
  1974. return -1;
  1975. if (!cpumask_intersects(mask, cpu_online_mask))
  1976. return -EINVAL;
  1977. err = assign_irq_vector(irq, cfg, mask);
  1978. if (err)
  1979. return err;
  1980. err = apic->cpu_mask_to_apicid_and(mask, cfg->domain, dest_id);
  1981. if (err) {
  1982. if (assign_irq_vector(irq, cfg, data->affinity))
  1983. pr_err("Failed to recover vector for irq %d\n", irq);
  1984. return err;
  1985. }
  1986. cpumask_copy(data->affinity, mask);
  1987. return 0;
  1988. }
  1989. int native_ioapic_set_affinity(struct irq_data *data,
  1990. const struct cpumask *mask,
  1991. bool force)
  1992. {
  1993. unsigned int dest, irq = data->irq;
  1994. unsigned long flags;
  1995. int ret;
  1996. if (!config_enabled(CONFIG_SMP))
  1997. return -1;
  1998. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1999. ret = __ioapic_set_affinity(data, mask, &dest);
  2000. if (!ret) {
  2001. /* Only the high 8 bits are valid. */
  2002. dest = SET_APIC_LOGICAL_ID(dest);
  2003. __target_IO_APIC_irq(irq, dest, data->chip_data);
  2004. ret = IRQ_SET_MASK_OK_NOCOPY;
  2005. }
  2006. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2007. return ret;
  2008. }
  2009. static void ack_apic_edge(struct irq_data *data)
  2010. {
  2011. irq_complete_move(data->chip_data);
  2012. irq_move_irq(data);
  2013. ack_APIC_irq();
  2014. }
  2015. atomic_t irq_mis_count;
  2016. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2017. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  2018. {
  2019. struct irq_pin_list *entry;
  2020. unsigned long flags;
  2021. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2022. for_each_irq_pin(entry, cfg->irq_2_pin) {
  2023. unsigned int reg;
  2024. int pin;
  2025. pin = entry->pin;
  2026. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  2027. /* Is the remote IRR bit set? */
  2028. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  2029. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2030. return true;
  2031. }
  2032. }
  2033. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2034. return false;
  2035. }
  2036. static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
  2037. {
  2038. /* If we are moving the irq we need to mask it */
  2039. if (unlikely(irqd_is_setaffinity_pending(data))) {
  2040. mask_ioapic(cfg);
  2041. return true;
  2042. }
  2043. return false;
  2044. }
  2045. static inline void ioapic_irqd_unmask(struct irq_data *data,
  2046. struct irq_cfg *cfg, bool masked)
  2047. {
  2048. if (unlikely(masked)) {
  2049. /* Only migrate the irq if the ack has been received.
  2050. *
  2051. * On rare occasions the broadcast level triggered ack gets
  2052. * delayed going to ioapics, and if we reprogram the
  2053. * vector while Remote IRR is still set the irq will never
  2054. * fire again.
  2055. *
  2056. * To prevent this scenario we read the Remote IRR bit
  2057. * of the ioapic. This has two effects.
  2058. * - On any sane system the read of the ioapic will
  2059. * flush writes (and acks) going to the ioapic from
  2060. * this cpu.
  2061. * - We get to see if the ACK has actually been delivered.
  2062. *
  2063. * Based on failed experiments of reprogramming the
  2064. * ioapic entry from outside of irq context starting
  2065. * with masking the ioapic entry and then polling until
  2066. * Remote IRR was clear before reprogramming the
  2067. * ioapic I don't trust the Remote IRR bit to be
  2068. * completey accurate.
  2069. *
  2070. * However there appears to be no other way to plug
  2071. * this race, so if the Remote IRR bit is not
  2072. * accurate and is causing problems then it is a hardware bug
  2073. * and you can go talk to the chipset vendor about it.
  2074. */
  2075. if (!io_apic_level_ack_pending(cfg))
  2076. irq_move_masked_irq(data);
  2077. unmask_ioapic(cfg);
  2078. }
  2079. }
  2080. #else
  2081. static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
  2082. {
  2083. return false;
  2084. }
  2085. static inline void ioapic_irqd_unmask(struct irq_data *data,
  2086. struct irq_cfg *cfg, bool masked)
  2087. {
  2088. }
  2089. #endif
  2090. static void ack_apic_level(struct irq_data *data)
  2091. {
  2092. struct irq_cfg *cfg = data->chip_data;
  2093. int i, irq = data->irq;
  2094. unsigned long v;
  2095. bool masked;
  2096. irq_complete_move(cfg);
  2097. masked = ioapic_irqd_mask(data, cfg);
  2098. /*
  2099. * It appears there is an erratum which affects at least version 0x11
  2100. * of I/O APIC (that's the 82093AA and cores integrated into various
  2101. * chipsets). Under certain conditions a level-triggered interrupt is
  2102. * erroneously delivered as edge-triggered one but the respective IRR
  2103. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2104. * message but it will never arrive and further interrupts are blocked
  2105. * from the source. The exact reason is so far unknown, but the
  2106. * phenomenon was observed when two consecutive interrupt requests
  2107. * from a given source get delivered to the same CPU and the source is
  2108. * temporarily disabled in between.
  2109. *
  2110. * A workaround is to simulate an EOI message manually. We achieve it
  2111. * by setting the trigger mode to edge and then to level when the edge
  2112. * trigger mode gets detected in the TMR of a local APIC for a
  2113. * level-triggered interrupt. We mask the source for the time of the
  2114. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2115. * The idea is from Manfred Spraul. --macro
  2116. *
  2117. * Also in the case when cpu goes offline, fixup_irqs() will forward
  2118. * any unhandled interrupt on the offlined cpu to the new cpu
  2119. * destination that is handling the corresponding interrupt. This
  2120. * interrupt forwarding is done via IPI's. Hence, in this case also
  2121. * level-triggered io-apic interrupt will be seen as an edge
  2122. * interrupt in the IRR. And we can't rely on the cpu's EOI
  2123. * to be broadcasted to the IO-APIC's which will clear the remoteIRR
  2124. * corresponding to the level-triggered interrupt. Hence on IO-APIC's
  2125. * supporting EOI register, we do an explicit EOI to clear the
  2126. * remote IRR and on IO-APIC's which don't have an EOI register,
  2127. * we use the above logic (mask+edge followed by unmask+level) from
  2128. * Manfred Spraul to clear the remote IRR.
  2129. */
  2130. i = cfg->vector;
  2131. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2132. /*
  2133. * We must acknowledge the irq before we move it or the acknowledge will
  2134. * not propagate properly.
  2135. */
  2136. ack_APIC_irq();
  2137. /*
  2138. * Tail end of clearing remote IRR bit (either by delivering the EOI
  2139. * message via io-apic EOI register write or simulating it using
  2140. * mask+edge followed by unnask+level logic) manually when the
  2141. * level triggered interrupt is seen as the edge triggered interrupt
  2142. * at the cpu.
  2143. */
  2144. if (!(v & (1 << (i & 0x1f)))) {
  2145. atomic_inc(&irq_mis_count);
  2146. eoi_ioapic_irq(irq, cfg);
  2147. }
  2148. ioapic_irqd_unmask(data, cfg, masked);
  2149. }
  2150. #ifdef CONFIG_IRQ_REMAP
  2151. static void ir_ack_apic_edge(struct irq_data *data)
  2152. {
  2153. ack_APIC_irq();
  2154. }
  2155. static void ir_ack_apic_level(struct irq_data *data)
  2156. {
  2157. ack_APIC_irq();
  2158. eoi_ioapic_irq(data->irq, data->chip_data);
  2159. }
  2160. static void ir_print_prefix(struct irq_data *data, struct seq_file *p)
  2161. {
  2162. seq_printf(p, " IR-%s", data->chip->name);
  2163. }
  2164. static void irq_remap_modify_chip_defaults(struct irq_chip *chip)
  2165. {
  2166. chip->irq_print_chip = ir_print_prefix;
  2167. chip->irq_ack = ir_ack_apic_edge;
  2168. chip->irq_eoi = ir_ack_apic_level;
  2169. chip->irq_set_affinity = x86_io_apic_ops.set_affinity;
  2170. }
  2171. #endif /* CONFIG_IRQ_REMAP */
  2172. static struct irq_chip ioapic_chip __read_mostly = {
  2173. .name = "IO-APIC",
  2174. .irq_startup = startup_ioapic_irq,
  2175. .irq_mask = mask_ioapic_irq,
  2176. .irq_unmask = unmask_ioapic_irq,
  2177. .irq_ack = ack_apic_edge,
  2178. .irq_eoi = ack_apic_level,
  2179. .irq_set_affinity = native_ioapic_set_affinity,
  2180. .irq_retrigger = ioapic_retrigger_irq,
  2181. };
  2182. static inline void init_IO_APIC_traps(void)
  2183. {
  2184. struct irq_cfg *cfg;
  2185. unsigned int irq;
  2186. /*
  2187. * NOTE! The local APIC isn't very good at handling
  2188. * multiple interrupts at the same interrupt level.
  2189. * As the interrupt level is determined by taking the
  2190. * vector number and shifting that right by 4, we
  2191. * want to spread these out a bit so that they don't
  2192. * all fall in the same interrupt level.
  2193. *
  2194. * Also, we've got to be careful not to trash gate
  2195. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2196. */
  2197. for_each_active_irq(irq) {
  2198. cfg = irq_get_chip_data(irq);
  2199. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2200. /*
  2201. * Hmm.. We don't have an entry for this,
  2202. * so default to an old-fashioned 8259
  2203. * interrupt if we can..
  2204. */
  2205. if (irq < legacy_pic->nr_legacy_irqs)
  2206. legacy_pic->make_irq(irq);
  2207. else
  2208. /* Strange. Oh, well.. */
  2209. irq_set_chip(irq, &no_irq_chip);
  2210. }
  2211. }
  2212. }
  2213. /*
  2214. * The local APIC irq-chip implementation:
  2215. */
  2216. static void mask_lapic_irq(struct irq_data *data)
  2217. {
  2218. unsigned long v;
  2219. v = apic_read(APIC_LVT0);
  2220. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2221. }
  2222. static void unmask_lapic_irq(struct irq_data *data)
  2223. {
  2224. unsigned long v;
  2225. v = apic_read(APIC_LVT0);
  2226. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2227. }
  2228. static void ack_lapic_irq(struct irq_data *data)
  2229. {
  2230. ack_APIC_irq();
  2231. }
  2232. static struct irq_chip lapic_chip __read_mostly = {
  2233. .name = "local-APIC",
  2234. .irq_mask = mask_lapic_irq,
  2235. .irq_unmask = unmask_lapic_irq,
  2236. .irq_ack = ack_lapic_irq,
  2237. };
  2238. static void lapic_register_intr(int irq)
  2239. {
  2240. irq_clear_status_flags(irq, IRQ_LEVEL);
  2241. irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2242. "edge");
  2243. }
  2244. /*
  2245. * This looks a bit hackish but it's about the only one way of sending
  2246. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2247. * not support the ExtINT mode, unfortunately. We need to send these
  2248. * cycles as some i82489DX-based boards have glue logic that keeps the
  2249. * 8259A interrupt line asserted until INTA. --macro
  2250. */
  2251. static inline void __init unlock_ExtINT_logic(void)
  2252. {
  2253. int apic, pin, i;
  2254. struct IO_APIC_route_entry entry0, entry1;
  2255. unsigned char save_control, save_freq_select;
  2256. pin = find_isa_irq_pin(8, mp_INT);
  2257. if (pin == -1) {
  2258. WARN_ON_ONCE(1);
  2259. return;
  2260. }
  2261. apic = find_isa_irq_apic(8, mp_INT);
  2262. if (apic == -1) {
  2263. WARN_ON_ONCE(1);
  2264. return;
  2265. }
  2266. entry0 = ioapic_read_entry(apic, pin);
  2267. clear_IO_APIC_pin(apic, pin);
  2268. memset(&entry1, 0, sizeof(entry1));
  2269. entry1.dest_mode = 0; /* physical delivery */
  2270. entry1.mask = 0; /* unmask IRQ now */
  2271. entry1.dest = hard_smp_processor_id();
  2272. entry1.delivery_mode = dest_ExtINT;
  2273. entry1.polarity = entry0.polarity;
  2274. entry1.trigger = 0;
  2275. entry1.vector = 0;
  2276. ioapic_write_entry(apic, pin, entry1);
  2277. save_control = CMOS_READ(RTC_CONTROL);
  2278. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2279. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2280. RTC_FREQ_SELECT);
  2281. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2282. i = 100;
  2283. while (i-- > 0) {
  2284. mdelay(10);
  2285. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2286. i -= 10;
  2287. }
  2288. CMOS_WRITE(save_control, RTC_CONTROL);
  2289. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2290. clear_IO_APIC_pin(apic, pin);
  2291. ioapic_write_entry(apic, pin, entry0);
  2292. }
  2293. static int disable_timer_pin_1 __initdata;
  2294. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2295. static int __init disable_timer_pin_setup(char *arg)
  2296. {
  2297. disable_timer_pin_1 = 1;
  2298. return 0;
  2299. }
  2300. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2301. int timer_through_8259 __initdata;
  2302. /*
  2303. * This code may look a bit paranoid, but it's supposed to cooperate with
  2304. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2305. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2306. * fanatically on his truly buggy board.
  2307. *
  2308. * FIXME: really need to revamp this for all platforms.
  2309. */
  2310. static inline void __init check_timer(void)
  2311. {
  2312. struct irq_cfg *cfg = irq_get_chip_data(0);
  2313. int node = cpu_to_node(0);
  2314. int apic1, pin1, apic2, pin2;
  2315. unsigned long flags;
  2316. int no_pin1 = 0;
  2317. local_irq_save(flags);
  2318. /*
  2319. * get/set the timer IRQ vector:
  2320. */
  2321. legacy_pic->mask(0);
  2322. assign_irq_vector(0, cfg, apic->target_cpus());
  2323. /*
  2324. * As IRQ0 is to be enabled in the 8259A, the virtual
  2325. * wire has to be disabled in the local APIC. Also
  2326. * timer interrupts need to be acknowledged manually in
  2327. * the 8259A for the i82489DX when using the NMI
  2328. * watchdog as that APIC treats NMIs as level-triggered.
  2329. * The AEOI mode will finish them in the 8259A
  2330. * automatically.
  2331. */
  2332. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2333. legacy_pic->init(1);
  2334. pin1 = find_isa_irq_pin(0, mp_INT);
  2335. apic1 = find_isa_irq_apic(0, mp_INT);
  2336. pin2 = ioapic_i8259.pin;
  2337. apic2 = ioapic_i8259.apic;
  2338. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2339. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2340. cfg->vector, apic1, pin1, apic2, pin2);
  2341. /*
  2342. * Some BIOS writers are clueless and report the ExtINTA
  2343. * I/O APIC input from the cascaded 8259A as the timer
  2344. * interrupt input. So just in case, if only one pin
  2345. * was found above, try it both directly and through the
  2346. * 8259A.
  2347. */
  2348. if (pin1 == -1) {
  2349. panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
  2350. pin1 = pin2;
  2351. apic1 = apic2;
  2352. no_pin1 = 1;
  2353. } else if (pin2 == -1) {
  2354. pin2 = pin1;
  2355. apic2 = apic1;
  2356. }
  2357. if (pin1 != -1) {
  2358. /*
  2359. * Ok, does IRQ0 through the IOAPIC work?
  2360. */
  2361. if (no_pin1) {
  2362. add_pin_to_irq_node(cfg, node, apic1, pin1);
  2363. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2364. } else {
  2365. /* for edge trigger, setup_ioapic_irq already
  2366. * leave it unmasked.
  2367. * so only need to unmask if it is level-trigger
  2368. * do we really have level trigger timer?
  2369. */
  2370. int idx;
  2371. idx = find_irq_entry(apic1, pin1, mp_INT);
  2372. if (idx != -1 && irq_trigger(idx))
  2373. unmask_ioapic(cfg);
  2374. }
  2375. if (timer_irq_works()) {
  2376. if (disable_timer_pin_1 > 0)
  2377. clear_IO_APIC_pin(0, pin1);
  2378. goto out;
  2379. }
  2380. panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
  2381. local_irq_disable();
  2382. clear_IO_APIC_pin(apic1, pin1);
  2383. if (!no_pin1)
  2384. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2385. "8254 timer not connected to IO-APIC\n");
  2386. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2387. "(IRQ0) through the 8259A ...\n");
  2388. apic_printk(APIC_QUIET, KERN_INFO
  2389. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2390. /*
  2391. * legacy devices should be connected to IO APIC #0
  2392. */
  2393. replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
  2394. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2395. legacy_pic->unmask(0);
  2396. if (timer_irq_works()) {
  2397. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2398. timer_through_8259 = 1;
  2399. goto out;
  2400. }
  2401. /*
  2402. * Cleanup, just in case ...
  2403. */
  2404. local_irq_disable();
  2405. legacy_pic->mask(0);
  2406. clear_IO_APIC_pin(apic2, pin2);
  2407. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2408. }
  2409. apic_printk(APIC_QUIET, KERN_INFO
  2410. "...trying to set up timer as Virtual Wire IRQ...\n");
  2411. lapic_register_intr(0);
  2412. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2413. legacy_pic->unmask(0);
  2414. if (timer_irq_works()) {
  2415. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2416. goto out;
  2417. }
  2418. local_irq_disable();
  2419. legacy_pic->mask(0);
  2420. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2421. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2422. apic_printk(APIC_QUIET, KERN_INFO
  2423. "...trying to set up timer as ExtINT IRQ...\n");
  2424. legacy_pic->init(0);
  2425. legacy_pic->make_irq(0);
  2426. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2427. unlock_ExtINT_logic();
  2428. if (timer_irq_works()) {
  2429. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2430. goto out;
  2431. }
  2432. local_irq_disable();
  2433. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2434. if (x2apic_preenabled)
  2435. apic_printk(APIC_QUIET, KERN_INFO
  2436. "Perhaps problem with the pre-enabled x2apic mode\n"
  2437. "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
  2438. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2439. "report. Then try booting with the 'noapic' option.\n");
  2440. out:
  2441. local_irq_restore(flags);
  2442. }
  2443. /*
  2444. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2445. * to devices. However there may be an I/O APIC pin available for
  2446. * this interrupt regardless. The pin may be left unconnected, but
  2447. * typically it will be reused as an ExtINT cascade interrupt for
  2448. * the master 8259A. In the MPS case such a pin will normally be
  2449. * reported as an ExtINT interrupt in the MP table. With ACPI
  2450. * there is no provision for ExtINT interrupts, and in the absence
  2451. * of an override it would be treated as an ordinary ISA I/O APIC
  2452. * interrupt, that is edge-triggered and unmasked by default. We
  2453. * used to do this, but it caused problems on some systems because
  2454. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2455. * the same ExtINT cascade interrupt to drive the local APIC of the
  2456. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2457. * the I/O APIC in all cases now. No actual device should request
  2458. * it anyway. --macro
  2459. */
  2460. #define PIC_IRQS (1UL << PIC_CASCADE_IR)
  2461. void __init setup_IO_APIC(void)
  2462. {
  2463. /*
  2464. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2465. */
  2466. io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
  2467. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2468. /*
  2469. * Set up IO-APIC IRQ routing.
  2470. */
  2471. x86_init.mpparse.setup_ioapic_ids();
  2472. sync_Arb_IDs();
  2473. setup_IO_APIC_irqs();
  2474. init_IO_APIC_traps();
  2475. if (legacy_pic->nr_legacy_irqs)
  2476. check_timer();
  2477. }
  2478. /*
  2479. * Called after all the initialization is done. If we didn't find any
  2480. * APIC bugs then we can allow the modify fast path
  2481. */
  2482. static int __init io_apic_bug_finalize(void)
  2483. {
  2484. if (sis_apic_bug == -1)
  2485. sis_apic_bug = 0;
  2486. return 0;
  2487. }
  2488. late_initcall(io_apic_bug_finalize);
  2489. static void resume_ioapic_id(int ioapic_idx)
  2490. {
  2491. unsigned long flags;
  2492. union IO_APIC_reg_00 reg_00;
  2493. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2494. reg_00.raw = io_apic_read(ioapic_idx, 0);
  2495. if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
  2496. reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
  2497. io_apic_write(ioapic_idx, 0, reg_00.raw);
  2498. }
  2499. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2500. }
  2501. static void ioapic_resume(void)
  2502. {
  2503. int ioapic_idx;
  2504. for (ioapic_idx = nr_ioapics - 1; ioapic_idx >= 0; ioapic_idx--)
  2505. resume_ioapic_id(ioapic_idx);
  2506. restore_ioapic_entries();
  2507. }
  2508. static struct syscore_ops ioapic_syscore_ops = {
  2509. .suspend = save_ioapic_entries,
  2510. .resume = ioapic_resume,
  2511. };
  2512. static int __init ioapic_init_ops(void)
  2513. {
  2514. register_syscore_ops(&ioapic_syscore_ops);
  2515. return 0;
  2516. }
  2517. device_initcall(ioapic_init_ops);
  2518. /*
  2519. * Dynamic irq allocate and deallocation
  2520. */
  2521. unsigned int __create_irqs(unsigned int from, unsigned int count, int node)
  2522. {
  2523. struct irq_cfg **cfg;
  2524. unsigned long flags;
  2525. int irq, i;
  2526. if (from < nr_irqs_gsi)
  2527. from = nr_irqs_gsi;
  2528. cfg = kzalloc_node(count * sizeof(cfg[0]), GFP_KERNEL, node);
  2529. if (!cfg)
  2530. return 0;
  2531. irq = alloc_irqs_from(from, count, node);
  2532. if (irq < 0)
  2533. goto out_cfgs;
  2534. for (i = 0; i < count; i++) {
  2535. cfg[i] = alloc_irq_cfg(irq + i, node);
  2536. if (!cfg[i])
  2537. goto out_irqs;
  2538. }
  2539. raw_spin_lock_irqsave(&vector_lock, flags);
  2540. for (i = 0; i < count; i++)
  2541. if (__assign_irq_vector(irq + i, cfg[i], apic->target_cpus()))
  2542. goto out_vecs;
  2543. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2544. for (i = 0; i < count; i++) {
  2545. irq_set_chip_data(irq + i, cfg[i]);
  2546. irq_clear_status_flags(irq + i, IRQ_NOREQUEST);
  2547. }
  2548. kfree(cfg);
  2549. return irq;
  2550. out_vecs:
  2551. for (i--; i >= 0; i--)
  2552. __clear_irq_vector(irq + i, cfg[i]);
  2553. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2554. out_irqs:
  2555. for (i = 0; i < count; i++)
  2556. free_irq_at(irq + i, cfg[i]);
  2557. out_cfgs:
  2558. kfree(cfg);
  2559. return 0;
  2560. }
  2561. unsigned int create_irq_nr(unsigned int from, int node)
  2562. {
  2563. return __create_irqs(from, 1, node);
  2564. }
  2565. int create_irq(void)
  2566. {
  2567. int node = cpu_to_node(0);
  2568. unsigned int irq_want;
  2569. int irq;
  2570. irq_want = nr_irqs_gsi;
  2571. irq = create_irq_nr(irq_want, node);
  2572. if (irq == 0)
  2573. irq = -1;
  2574. return irq;
  2575. }
  2576. void destroy_irq(unsigned int irq)
  2577. {
  2578. struct irq_cfg *cfg = irq_get_chip_data(irq);
  2579. unsigned long flags;
  2580. irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
  2581. if (irq_remapped(cfg))
  2582. free_remapped_irq(irq);
  2583. raw_spin_lock_irqsave(&vector_lock, flags);
  2584. __clear_irq_vector(irq, cfg);
  2585. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2586. free_irq_at(irq, cfg);
  2587. }
  2588. void destroy_irqs(unsigned int irq, unsigned int count)
  2589. {
  2590. unsigned int i;
  2591. for (i = 0; i < count; i++)
  2592. destroy_irq(irq + i);
  2593. }
  2594. /*
  2595. * MSI message composition
  2596. */
  2597. #ifdef CONFIG_PCI_MSI
  2598. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
  2599. struct msi_msg *msg, u8 hpet_id)
  2600. {
  2601. struct irq_cfg *cfg;
  2602. int err;
  2603. unsigned dest;
  2604. if (disable_apic)
  2605. return -ENXIO;
  2606. cfg = irq_cfg(irq);
  2607. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2608. if (err)
  2609. return err;
  2610. err = apic->cpu_mask_to_apicid_and(cfg->domain,
  2611. apic->target_cpus(), &dest);
  2612. if (err)
  2613. return err;
  2614. if (irq_remapped(cfg)) {
  2615. compose_remapped_msi_msg(pdev, irq, dest, msg, hpet_id);
  2616. return 0;
  2617. }
  2618. if (x2apic_enabled())
  2619. msg->address_hi = MSI_ADDR_BASE_HI |
  2620. MSI_ADDR_EXT_DEST_ID(dest);
  2621. else
  2622. msg->address_hi = MSI_ADDR_BASE_HI;
  2623. msg->address_lo =
  2624. MSI_ADDR_BASE_LO |
  2625. ((apic->irq_dest_mode == 0) ?
  2626. MSI_ADDR_DEST_MODE_PHYSICAL:
  2627. MSI_ADDR_DEST_MODE_LOGICAL) |
  2628. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2629. MSI_ADDR_REDIRECTION_CPU:
  2630. MSI_ADDR_REDIRECTION_LOWPRI) |
  2631. MSI_ADDR_DEST_ID(dest);
  2632. msg->data =
  2633. MSI_DATA_TRIGGER_EDGE |
  2634. MSI_DATA_LEVEL_ASSERT |
  2635. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2636. MSI_DATA_DELIVERY_FIXED:
  2637. MSI_DATA_DELIVERY_LOWPRI) |
  2638. MSI_DATA_VECTOR(cfg->vector);
  2639. return 0;
  2640. }
  2641. static int
  2642. msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  2643. {
  2644. struct irq_cfg *cfg = data->chip_data;
  2645. struct msi_msg msg;
  2646. unsigned int dest;
  2647. if (__ioapic_set_affinity(data, mask, &dest))
  2648. return -1;
  2649. __get_cached_msi_msg(data->msi_desc, &msg);
  2650. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2651. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2652. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2653. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2654. __write_msi_msg(data->msi_desc, &msg);
  2655. return IRQ_SET_MASK_OK_NOCOPY;
  2656. }
  2657. /*
  2658. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2659. * which implement the MSI or MSI-X Capability Structure.
  2660. */
  2661. static struct irq_chip msi_chip = {
  2662. .name = "PCI-MSI",
  2663. .irq_unmask = unmask_msi_irq,
  2664. .irq_mask = mask_msi_irq,
  2665. .irq_ack = ack_apic_edge,
  2666. .irq_set_affinity = msi_set_affinity,
  2667. .irq_retrigger = ioapic_retrigger_irq,
  2668. };
  2669. int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc,
  2670. unsigned int irq_base, unsigned int irq_offset)
  2671. {
  2672. struct irq_chip *chip = &msi_chip;
  2673. struct msi_msg msg;
  2674. unsigned int irq = irq_base + irq_offset;
  2675. int ret;
  2676. ret = msi_compose_msg(dev, irq, &msg, -1);
  2677. if (ret < 0)
  2678. return ret;
  2679. irq_set_msi_desc_off(irq_base, irq_offset, msidesc);
  2680. /*
  2681. * MSI-X message is written per-IRQ, the offset is always 0.
  2682. * MSI message denotes a contiguous group of IRQs, written for 0th IRQ.
  2683. */
  2684. if (!irq_offset)
  2685. write_msi_msg(irq, &msg);
  2686. if (irq_remapped(irq_get_chip_data(irq))) {
  2687. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  2688. irq_remap_modify_chip_defaults(chip);
  2689. }
  2690. irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
  2691. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2692. return 0;
  2693. }
  2694. int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  2695. {
  2696. unsigned int irq, irq_want;
  2697. struct msi_desc *msidesc;
  2698. int node, ret;
  2699. /* Multiple MSI vectors only supported with interrupt remapping */
  2700. if (type == PCI_CAP_ID_MSI && nvec > 1)
  2701. return 1;
  2702. node = dev_to_node(&dev->dev);
  2703. irq_want = nr_irqs_gsi;
  2704. list_for_each_entry(msidesc, &dev->msi_list, list) {
  2705. irq = create_irq_nr(irq_want, node);
  2706. if (irq == 0)
  2707. return -ENOSPC;
  2708. irq_want = irq + 1;
  2709. ret = setup_msi_irq(dev, msidesc, irq, 0);
  2710. if (ret < 0)
  2711. goto error;
  2712. }
  2713. return 0;
  2714. error:
  2715. destroy_irq(irq);
  2716. return ret;
  2717. }
  2718. void native_teardown_msi_irq(unsigned int irq)
  2719. {
  2720. destroy_irq(irq);
  2721. }
  2722. #ifdef CONFIG_DMAR_TABLE
  2723. static int
  2724. dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2725. bool force)
  2726. {
  2727. struct irq_cfg *cfg = data->chip_data;
  2728. unsigned int dest, irq = data->irq;
  2729. struct msi_msg msg;
  2730. if (__ioapic_set_affinity(data, mask, &dest))
  2731. return -1;
  2732. dmar_msi_read(irq, &msg);
  2733. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2734. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2735. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2736. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2737. msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
  2738. dmar_msi_write(irq, &msg);
  2739. return IRQ_SET_MASK_OK_NOCOPY;
  2740. }
  2741. static struct irq_chip dmar_msi_type = {
  2742. .name = "DMAR_MSI",
  2743. .irq_unmask = dmar_msi_unmask,
  2744. .irq_mask = dmar_msi_mask,
  2745. .irq_ack = ack_apic_edge,
  2746. .irq_set_affinity = dmar_msi_set_affinity,
  2747. .irq_retrigger = ioapic_retrigger_irq,
  2748. };
  2749. int arch_setup_dmar_msi(unsigned int irq)
  2750. {
  2751. int ret;
  2752. struct msi_msg msg;
  2753. ret = msi_compose_msg(NULL, irq, &msg, -1);
  2754. if (ret < 0)
  2755. return ret;
  2756. dmar_msi_write(irq, &msg);
  2757. irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  2758. "edge");
  2759. return 0;
  2760. }
  2761. #endif
  2762. #ifdef CONFIG_HPET_TIMER
  2763. static int hpet_msi_set_affinity(struct irq_data *data,
  2764. const struct cpumask *mask, bool force)
  2765. {
  2766. struct irq_cfg *cfg = data->chip_data;
  2767. struct msi_msg msg;
  2768. unsigned int dest;
  2769. if (__ioapic_set_affinity(data, mask, &dest))
  2770. return -1;
  2771. hpet_msi_read(data->handler_data, &msg);
  2772. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2773. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2774. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2775. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2776. hpet_msi_write(data->handler_data, &msg);
  2777. return IRQ_SET_MASK_OK_NOCOPY;
  2778. }
  2779. static struct irq_chip hpet_msi_type = {
  2780. .name = "HPET_MSI",
  2781. .irq_unmask = hpet_msi_unmask,
  2782. .irq_mask = hpet_msi_mask,
  2783. .irq_ack = ack_apic_edge,
  2784. .irq_set_affinity = hpet_msi_set_affinity,
  2785. .irq_retrigger = ioapic_retrigger_irq,
  2786. };
  2787. int default_setup_hpet_msi(unsigned int irq, unsigned int id)
  2788. {
  2789. struct irq_chip *chip = &hpet_msi_type;
  2790. struct msi_msg msg;
  2791. int ret;
  2792. ret = msi_compose_msg(NULL, irq, &msg, id);
  2793. if (ret < 0)
  2794. return ret;
  2795. hpet_msi_write(irq_get_handler_data(irq), &msg);
  2796. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  2797. if (irq_remapped(irq_get_chip_data(irq)))
  2798. irq_remap_modify_chip_defaults(chip);
  2799. irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
  2800. return 0;
  2801. }
  2802. #endif
  2803. #endif /* CONFIG_PCI_MSI */
  2804. /*
  2805. * Hypertransport interrupt support
  2806. */
  2807. #ifdef CONFIG_HT_IRQ
  2808. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  2809. {
  2810. struct ht_irq_msg msg;
  2811. fetch_ht_irq_msg(irq, &msg);
  2812. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  2813. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  2814. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  2815. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  2816. write_ht_irq_msg(irq, &msg);
  2817. }
  2818. static int
  2819. ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  2820. {
  2821. struct irq_cfg *cfg = data->chip_data;
  2822. unsigned int dest;
  2823. if (__ioapic_set_affinity(data, mask, &dest))
  2824. return -1;
  2825. target_ht_irq(data->irq, dest, cfg->vector);
  2826. return IRQ_SET_MASK_OK_NOCOPY;
  2827. }
  2828. static struct irq_chip ht_irq_chip = {
  2829. .name = "PCI-HT",
  2830. .irq_mask = mask_ht_irq,
  2831. .irq_unmask = unmask_ht_irq,
  2832. .irq_ack = ack_apic_edge,
  2833. .irq_set_affinity = ht_set_affinity,
  2834. .irq_retrigger = ioapic_retrigger_irq,
  2835. };
  2836. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  2837. {
  2838. struct irq_cfg *cfg;
  2839. struct ht_irq_msg msg;
  2840. unsigned dest;
  2841. int err;
  2842. if (disable_apic)
  2843. return -ENXIO;
  2844. cfg = irq_cfg(irq);
  2845. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2846. if (err)
  2847. return err;
  2848. err = apic->cpu_mask_to_apicid_and(cfg->domain,
  2849. apic->target_cpus(), &dest);
  2850. if (err)
  2851. return err;
  2852. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  2853. msg.address_lo =
  2854. HT_IRQ_LOW_BASE |
  2855. HT_IRQ_LOW_DEST_ID(dest) |
  2856. HT_IRQ_LOW_VECTOR(cfg->vector) |
  2857. ((apic->irq_dest_mode == 0) ?
  2858. HT_IRQ_LOW_DM_PHYSICAL :
  2859. HT_IRQ_LOW_DM_LOGICAL) |
  2860. HT_IRQ_LOW_RQEOI_EDGE |
  2861. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2862. HT_IRQ_LOW_MT_FIXED :
  2863. HT_IRQ_LOW_MT_ARBITRATED) |
  2864. HT_IRQ_LOW_IRQ_MASKED;
  2865. write_ht_irq_msg(irq, &msg);
  2866. irq_set_chip_and_handler_name(irq, &ht_irq_chip,
  2867. handle_edge_irq, "edge");
  2868. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  2869. return 0;
  2870. }
  2871. #endif /* CONFIG_HT_IRQ */
  2872. static int
  2873. io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
  2874. {
  2875. struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
  2876. int ret;
  2877. if (!cfg)
  2878. return -EINVAL;
  2879. ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
  2880. if (!ret)
  2881. setup_ioapic_irq(irq, cfg, attr);
  2882. return ret;
  2883. }
  2884. int io_apic_setup_irq_pin_once(unsigned int irq, int node,
  2885. struct io_apic_irq_attr *attr)
  2886. {
  2887. unsigned int ioapic_idx = attr->ioapic, pin = attr->ioapic_pin;
  2888. int ret;
  2889. /* Avoid redundant programming */
  2890. if (test_bit(pin, ioapics[ioapic_idx].pin_programmed)) {
  2891. pr_debug("Pin %d-%d already programmed\n",
  2892. mpc_ioapic_id(ioapic_idx), pin);
  2893. return 0;
  2894. }
  2895. ret = io_apic_setup_irq_pin(irq, node, attr);
  2896. if (!ret)
  2897. set_bit(pin, ioapics[ioapic_idx].pin_programmed);
  2898. return ret;
  2899. }
  2900. static int __init io_apic_get_redir_entries(int ioapic)
  2901. {
  2902. union IO_APIC_reg_01 reg_01;
  2903. unsigned long flags;
  2904. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2905. reg_01.raw = io_apic_read(ioapic, 1);
  2906. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2907. /* The register returns the maximum index redir index
  2908. * supported, which is one less than the total number of redir
  2909. * entries.
  2910. */
  2911. return reg_01.bits.entries + 1;
  2912. }
  2913. static void __init probe_nr_irqs_gsi(void)
  2914. {
  2915. int nr;
  2916. nr = gsi_top + NR_IRQS_LEGACY;
  2917. if (nr > nr_irqs_gsi)
  2918. nr_irqs_gsi = nr;
  2919. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  2920. }
  2921. int get_nr_irqs_gsi(void)
  2922. {
  2923. return nr_irqs_gsi;
  2924. }
  2925. int __init arch_probe_nr_irqs(void)
  2926. {
  2927. int nr;
  2928. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  2929. nr_irqs = NR_VECTORS * nr_cpu_ids;
  2930. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  2931. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  2932. /*
  2933. * for MSI and HT dyn irq
  2934. */
  2935. nr += nr_irqs_gsi * 16;
  2936. #endif
  2937. if (nr < nr_irqs)
  2938. nr_irqs = nr;
  2939. return NR_IRQS_LEGACY;
  2940. }
  2941. int io_apic_set_pci_routing(struct device *dev, int irq,
  2942. struct io_apic_irq_attr *irq_attr)
  2943. {
  2944. int node;
  2945. if (!IO_APIC_IRQ(irq)) {
  2946. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  2947. irq_attr->ioapic);
  2948. return -EINVAL;
  2949. }
  2950. node = dev ? dev_to_node(dev) : cpu_to_node(0);
  2951. return io_apic_setup_irq_pin_once(irq, node, irq_attr);
  2952. }
  2953. #ifdef CONFIG_X86_32
  2954. static int __init io_apic_get_unique_id(int ioapic, int apic_id)
  2955. {
  2956. union IO_APIC_reg_00 reg_00;
  2957. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  2958. physid_mask_t tmp;
  2959. unsigned long flags;
  2960. int i = 0;
  2961. /*
  2962. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  2963. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  2964. * supports up to 16 on one shared APIC bus.
  2965. *
  2966. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  2967. * advantage of new APIC bus architecture.
  2968. */
  2969. if (physids_empty(apic_id_map))
  2970. apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
  2971. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2972. reg_00.raw = io_apic_read(ioapic, 0);
  2973. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2974. if (apic_id >= get_physical_broadcast()) {
  2975. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  2976. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  2977. apic_id = reg_00.bits.ID;
  2978. }
  2979. /*
  2980. * Every APIC in a system must have a unique ID or we get lots of nice
  2981. * 'stuck on smp_invalidate_needed IPI wait' messages.
  2982. */
  2983. if (apic->check_apicid_used(&apic_id_map, apic_id)) {
  2984. for (i = 0; i < get_physical_broadcast(); i++) {
  2985. if (!apic->check_apicid_used(&apic_id_map, i))
  2986. break;
  2987. }
  2988. if (i == get_physical_broadcast())
  2989. panic("Max apic_id exceeded!\n");
  2990. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  2991. "trying %d\n", ioapic, apic_id, i);
  2992. apic_id = i;
  2993. }
  2994. apic->apicid_to_cpu_present(apic_id, &tmp);
  2995. physids_or(apic_id_map, apic_id_map, tmp);
  2996. if (reg_00.bits.ID != apic_id) {
  2997. reg_00.bits.ID = apic_id;
  2998. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2999. io_apic_write(ioapic, 0, reg_00.raw);
  3000. reg_00.raw = io_apic_read(ioapic, 0);
  3001. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3002. /* Sanity check */
  3003. if (reg_00.bits.ID != apic_id) {
  3004. pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
  3005. ioapic);
  3006. return -1;
  3007. }
  3008. }
  3009. apic_printk(APIC_VERBOSE, KERN_INFO
  3010. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3011. return apic_id;
  3012. }
  3013. static u8 __init io_apic_unique_id(u8 id)
  3014. {
  3015. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  3016. !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  3017. return io_apic_get_unique_id(nr_ioapics, id);
  3018. else
  3019. return id;
  3020. }
  3021. #else
  3022. static u8 __init io_apic_unique_id(u8 id)
  3023. {
  3024. int i;
  3025. DECLARE_BITMAP(used, 256);
  3026. bitmap_zero(used, 256);
  3027. for (i = 0; i < nr_ioapics; i++) {
  3028. __set_bit(mpc_ioapic_id(i), used);
  3029. }
  3030. if (!test_bit(id, used))
  3031. return id;
  3032. return find_first_zero_bit(used, 256);
  3033. }
  3034. #endif
  3035. static int __init io_apic_get_version(int ioapic)
  3036. {
  3037. union IO_APIC_reg_01 reg_01;
  3038. unsigned long flags;
  3039. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3040. reg_01.raw = io_apic_read(ioapic, 1);
  3041. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3042. return reg_01.bits.version;
  3043. }
  3044. int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
  3045. {
  3046. int ioapic, pin, idx;
  3047. if (skip_ioapic_setup)
  3048. return -1;
  3049. ioapic = mp_find_ioapic(gsi);
  3050. if (ioapic < 0)
  3051. return -1;
  3052. pin = mp_find_ioapic_pin(ioapic, gsi);
  3053. if (pin < 0)
  3054. return -1;
  3055. idx = find_irq_entry(ioapic, pin, mp_INT);
  3056. if (idx < 0)
  3057. return -1;
  3058. *trigger = irq_trigger(idx);
  3059. *polarity = irq_polarity(idx);
  3060. return 0;
  3061. }
  3062. /*
  3063. * This function currently is only a helper for the i386 smp boot process where
  3064. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3065. * so mask in all cases should simply be apic->target_cpus()
  3066. */
  3067. #ifdef CONFIG_SMP
  3068. void __init setup_ioapic_dest(void)
  3069. {
  3070. int pin, ioapic, irq, irq_entry;
  3071. const struct cpumask *mask;
  3072. struct irq_data *idata;
  3073. if (skip_ioapic_setup == 1)
  3074. return;
  3075. for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
  3076. for (pin = 0; pin < ioapics[ioapic].nr_registers; pin++) {
  3077. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3078. if (irq_entry == -1)
  3079. continue;
  3080. irq = pin_2_irq(irq_entry, ioapic, pin);
  3081. if ((ioapic > 0) && (irq > 16))
  3082. continue;
  3083. idata = irq_get_irq_data(irq);
  3084. /*
  3085. * Honour affinities which have been set in early boot
  3086. */
  3087. if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
  3088. mask = idata->affinity;
  3089. else
  3090. mask = apic->target_cpus();
  3091. x86_io_apic_ops.set_affinity(idata, mask, false);
  3092. }
  3093. }
  3094. #endif
  3095. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3096. static struct resource *ioapic_resources;
  3097. static struct resource * __init ioapic_setup_resources(int nr_ioapics)
  3098. {
  3099. unsigned long n;
  3100. struct resource *res;
  3101. char *mem;
  3102. int i;
  3103. if (nr_ioapics <= 0)
  3104. return NULL;
  3105. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3106. n *= nr_ioapics;
  3107. mem = alloc_bootmem(n);
  3108. res = (void *)mem;
  3109. mem += sizeof(struct resource) * nr_ioapics;
  3110. for (i = 0; i < nr_ioapics; i++) {
  3111. res[i].name = mem;
  3112. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3113. snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
  3114. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3115. }
  3116. ioapic_resources = res;
  3117. return res;
  3118. }
  3119. void __init native_io_apic_init_mappings(void)
  3120. {
  3121. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3122. struct resource *ioapic_res;
  3123. int i;
  3124. ioapic_res = ioapic_setup_resources(nr_ioapics);
  3125. for (i = 0; i < nr_ioapics; i++) {
  3126. if (smp_found_config) {
  3127. ioapic_phys = mpc_ioapic_addr(i);
  3128. #ifdef CONFIG_X86_32
  3129. if (!ioapic_phys) {
  3130. printk(KERN_ERR
  3131. "WARNING: bogus zero IO-APIC "
  3132. "address found in MPTABLE, "
  3133. "disabling IO/APIC support!\n");
  3134. smp_found_config = 0;
  3135. skip_ioapic_setup = 1;
  3136. goto fake_ioapic_page;
  3137. }
  3138. #endif
  3139. } else {
  3140. #ifdef CONFIG_X86_32
  3141. fake_ioapic_page:
  3142. #endif
  3143. ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
  3144. ioapic_phys = __pa(ioapic_phys);
  3145. }
  3146. set_fixmap_nocache(idx, ioapic_phys);
  3147. apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
  3148. __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
  3149. ioapic_phys);
  3150. idx++;
  3151. ioapic_res->start = ioapic_phys;
  3152. ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
  3153. ioapic_res++;
  3154. }
  3155. probe_nr_irqs_gsi();
  3156. }
  3157. void __init ioapic_insert_resources(void)
  3158. {
  3159. int i;
  3160. struct resource *r = ioapic_resources;
  3161. if (!r) {
  3162. if (nr_ioapics > 0)
  3163. printk(KERN_ERR
  3164. "IO APIC resources couldn't be allocated.\n");
  3165. return;
  3166. }
  3167. for (i = 0; i < nr_ioapics; i++) {
  3168. insert_resource(&iomem_resource, r);
  3169. r++;
  3170. }
  3171. }
  3172. int mp_find_ioapic(u32 gsi)
  3173. {
  3174. int i = 0;
  3175. if (nr_ioapics == 0)
  3176. return -1;
  3177. /* Find the IOAPIC that manages this GSI. */
  3178. for (i = 0; i < nr_ioapics; i++) {
  3179. struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
  3180. if ((gsi >= gsi_cfg->gsi_base)
  3181. && (gsi <= gsi_cfg->gsi_end))
  3182. return i;
  3183. }
  3184. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  3185. return -1;
  3186. }
  3187. int mp_find_ioapic_pin(int ioapic, u32 gsi)
  3188. {
  3189. struct mp_ioapic_gsi *gsi_cfg;
  3190. if (WARN_ON(ioapic == -1))
  3191. return -1;
  3192. gsi_cfg = mp_ioapic_gsi_routing(ioapic);
  3193. if (WARN_ON(gsi > gsi_cfg->gsi_end))
  3194. return -1;
  3195. return gsi - gsi_cfg->gsi_base;
  3196. }
  3197. static __init int bad_ioapic(unsigned long address)
  3198. {
  3199. if (nr_ioapics >= MAX_IO_APICS) {
  3200. pr_warn("WARNING: Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
  3201. MAX_IO_APICS, nr_ioapics);
  3202. return 1;
  3203. }
  3204. if (!address) {
  3205. pr_warn("WARNING: Bogus (zero) I/O APIC address found in table, skipping!\n");
  3206. return 1;
  3207. }
  3208. return 0;
  3209. }
  3210. static __init int bad_ioapic_register(int idx)
  3211. {
  3212. union IO_APIC_reg_00 reg_00;
  3213. union IO_APIC_reg_01 reg_01;
  3214. union IO_APIC_reg_02 reg_02;
  3215. reg_00.raw = io_apic_read(idx, 0);
  3216. reg_01.raw = io_apic_read(idx, 1);
  3217. reg_02.raw = io_apic_read(idx, 2);
  3218. if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
  3219. pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
  3220. mpc_ioapic_addr(idx));
  3221. return 1;
  3222. }
  3223. return 0;
  3224. }
  3225. void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
  3226. {
  3227. int idx = 0;
  3228. int entries;
  3229. struct mp_ioapic_gsi *gsi_cfg;
  3230. if (bad_ioapic(address))
  3231. return;
  3232. idx = nr_ioapics;
  3233. ioapics[idx].mp_config.type = MP_IOAPIC;
  3234. ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
  3235. ioapics[idx].mp_config.apicaddr = address;
  3236. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  3237. if (bad_ioapic_register(idx)) {
  3238. clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
  3239. return;
  3240. }
  3241. ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
  3242. ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
  3243. /*
  3244. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  3245. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  3246. */
  3247. entries = io_apic_get_redir_entries(idx);
  3248. gsi_cfg = mp_ioapic_gsi_routing(idx);
  3249. gsi_cfg->gsi_base = gsi_base;
  3250. gsi_cfg->gsi_end = gsi_base + entries - 1;
  3251. /*
  3252. * The number of IO-APIC IRQ registers (== #pins):
  3253. */
  3254. ioapics[idx].nr_registers = entries;
  3255. if (gsi_cfg->gsi_end >= gsi_top)
  3256. gsi_top = gsi_cfg->gsi_end + 1;
  3257. pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
  3258. idx, mpc_ioapic_id(idx),
  3259. mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
  3260. gsi_cfg->gsi_base, gsi_cfg->gsi_end);
  3261. nr_ioapics++;
  3262. }
  3263. /* Enable IOAPIC early just for system timer */
  3264. void __init pre_init_apic_IRQ0(void)
  3265. {
  3266. struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
  3267. printk(KERN_INFO "Early APIC setup for system timer0\n");
  3268. #ifndef CONFIG_SMP
  3269. physid_set_mask_of_physid(boot_cpu_physical_apicid,
  3270. &phys_cpu_present_map);
  3271. #endif
  3272. setup_local_APIC();
  3273. io_apic_setup_irq_pin(0, 0, &attr);
  3274. irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
  3275. "edge");
  3276. }