clock34xx.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758
  1. /*
  2. * OMAP3-specific clock framework functions
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2008 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * Testing and integration fixes by Jouni Högander
  9. *
  10. * Parts of this code are based on code written by
  11. * Richard Woodruff, Tony Lindgren, Tuukka Tikkanen, Karthik Dasu
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #undef DEBUG
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/device.h>
  21. #include <linux/list.h>
  22. #include <linux/errno.h>
  23. #include <linux/delay.h>
  24. #include <linux/clk.h>
  25. #include <linux/io.h>
  26. #include <linux/limits.h>
  27. #include <linux/bitops.h>
  28. #include <mach/clock.h>
  29. #include <mach/sram.h>
  30. #include <asm/div64.h>
  31. #include <asm/clkdev.h>
  32. #include "memory.h"
  33. #include "clock.h"
  34. #include "prm.h"
  35. #include "prm-regbits-34xx.h"
  36. #include "cm.h"
  37. #include "cm-regbits-34xx.h"
  38. static const struct clkops clkops_noncore_dpll_ops;
  39. #include "clock34xx.h"
  40. struct omap_clk {
  41. u32 cpu;
  42. struct clk_lookup lk;
  43. };
  44. #define CLK(dev, con, ck, cp) \
  45. { \
  46. .cpu = cp, \
  47. .lk = { \
  48. .dev_id = dev, \
  49. .con_id = con, \
  50. .clk = ck, \
  51. }, \
  52. }
  53. #define CK_343X (1 << 0)
  54. #define CK_3430ES1 (1 << 1)
  55. #define CK_3430ES2 (1 << 2)
  56. static struct omap_clk omap34xx_clks[] = {
  57. CLK(NULL, "omap_32k_fck", &omap_32k_fck, CK_343X),
  58. CLK(NULL, "virt_12m_ck", &virt_12m_ck, CK_343X),
  59. CLK(NULL, "virt_13m_ck", &virt_13m_ck, CK_343X),
  60. CLK(NULL, "virt_16_8m_ck", &virt_16_8m_ck, CK_3430ES2),
  61. CLK(NULL, "virt_19_2m_ck", &virt_19_2m_ck, CK_343X),
  62. CLK(NULL, "virt_26m_ck", &virt_26m_ck, CK_343X),
  63. CLK(NULL, "virt_38_4m_ck", &virt_38_4m_ck, CK_343X),
  64. CLK(NULL, "osc_sys_ck", &osc_sys_ck, CK_343X),
  65. CLK(NULL, "sys_ck", &sys_ck, CK_343X),
  66. CLK(NULL, "sys_altclk", &sys_altclk, CK_343X),
  67. CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_343X),
  68. CLK(NULL, "sys_clkout1", &sys_clkout1, CK_343X),
  69. CLK(NULL, "dpll1_ck", &dpll1_ck, CK_343X),
  70. CLK(NULL, "dpll1_x2_ck", &dpll1_x2_ck, CK_343X),
  71. CLK(NULL, "dpll1_x2m2_ck", &dpll1_x2m2_ck, CK_343X),
  72. CLK(NULL, "dpll2_ck", &dpll2_ck, CK_343X),
  73. CLK(NULL, "dpll2_m2_ck", &dpll2_m2_ck, CK_343X),
  74. CLK(NULL, "dpll3_ck", &dpll3_ck, CK_343X),
  75. CLK(NULL, "core_ck", &core_ck, CK_343X),
  76. CLK(NULL, "dpll3_x2_ck", &dpll3_x2_ck, CK_343X),
  77. CLK(NULL, "dpll3_m2_ck", &dpll3_m2_ck, CK_343X),
  78. CLK(NULL, "dpll3_m2x2_ck", &dpll3_m2x2_ck, CK_343X),
  79. CLK(NULL, "dpll3_m3_ck", &dpll3_m3_ck, CK_343X),
  80. CLK(NULL, "dpll3_m3x2_ck", &dpll3_m3x2_ck, CK_343X),
  81. CLK(NULL, "emu_core_alwon_ck", &emu_core_alwon_ck, CK_343X),
  82. CLK(NULL, "dpll4_ck", &dpll4_ck, CK_343X),
  83. CLK(NULL, "dpll4_x2_ck", &dpll4_x2_ck, CK_343X),
  84. CLK(NULL, "omap_96m_alwon_fck", &omap_96m_alwon_fck, CK_343X),
  85. CLK(NULL, "omap_96m_fck", &omap_96m_fck, CK_343X),
  86. CLK(NULL, "cm_96m_fck", &cm_96m_fck, CK_343X),
  87. CLK(NULL, "virt_omap_54m_fck", &virt_omap_54m_fck, CK_343X),
  88. CLK(NULL, "omap_54m_fck", &omap_54m_fck, CK_343X),
  89. CLK(NULL, "omap_48m_fck", &omap_48m_fck, CK_343X),
  90. CLK(NULL, "omap_12m_fck", &omap_12m_fck, CK_343X),
  91. CLK(NULL, "dpll4_m2_ck", &dpll4_m2_ck, CK_343X),
  92. CLK(NULL, "dpll4_m2x2_ck", &dpll4_m2x2_ck, CK_343X),
  93. CLK(NULL, "dpll4_m3_ck", &dpll4_m3_ck, CK_343X),
  94. CLK(NULL, "dpll4_m3x2_ck", &dpll4_m3x2_ck, CK_343X),
  95. CLK(NULL, "dpll4_m4_ck", &dpll4_m4_ck, CK_343X),
  96. CLK(NULL, "dpll4_m4x2_ck", &dpll4_m4x2_ck, CK_343X),
  97. CLK(NULL, "dpll4_m5_ck", &dpll4_m5_ck, CK_343X),
  98. CLK(NULL, "dpll4_m5x2_ck", &dpll4_m5x2_ck, CK_343X),
  99. CLK(NULL, "dpll4_m6_ck", &dpll4_m6_ck, CK_343X),
  100. CLK(NULL, "dpll4_m6x2_ck", &dpll4_m6x2_ck, CK_343X),
  101. CLK(NULL, "emu_per_alwon_ck", &emu_per_alwon_ck, CK_343X),
  102. CLK(NULL, "dpll5_ck", &dpll5_ck, CK_3430ES2),
  103. CLK(NULL, "dpll5_m2_ck", &dpll5_m2_ck, CK_3430ES2),
  104. CLK(NULL, "omap_120m_fck", &omap_120m_fck, CK_3430ES2),
  105. CLK(NULL, "clkout2_src_ck", &clkout2_src_ck, CK_343X),
  106. CLK(NULL, "sys_clkout2", &sys_clkout2, CK_343X),
  107. CLK(NULL, "corex2_fck", &corex2_fck, CK_343X),
  108. CLK(NULL, "dpll1_fck", &dpll1_fck, CK_343X),
  109. CLK(NULL, "mpu_ck", &mpu_ck, CK_343X),
  110. CLK(NULL, "arm_fck", &arm_fck, CK_343X),
  111. CLK(NULL, "emu_mpu_alwon_ck", &emu_mpu_alwon_ck, CK_343X),
  112. CLK(NULL, "dpll2_fck", &dpll2_fck, CK_343X),
  113. CLK(NULL, "iva2_ck", &iva2_ck, CK_343X),
  114. CLK(NULL, "l3_ick", &l3_ick, CK_343X),
  115. CLK(NULL, "l4_ick", &l4_ick, CK_343X),
  116. CLK(NULL, "rm_ick", &rm_ick, CK_343X),
  117. CLK(NULL, "gfx_l3_ck", &gfx_l3_ck, CK_3430ES1),
  118. CLK(NULL, "gfx_l3_fck", &gfx_l3_fck, CK_3430ES1),
  119. CLK(NULL, "gfx_l3_ick", &gfx_l3_ick, CK_3430ES1),
  120. CLK(NULL, "gfx_cg1_ck", &gfx_cg1_ck, CK_3430ES1),
  121. CLK(NULL, "gfx_cg2_ck", &gfx_cg2_ck, CK_3430ES1),
  122. CLK(NULL, "sgx_fck", &sgx_fck, CK_3430ES2),
  123. CLK(NULL, "sgx_ick", &sgx_ick, CK_3430ES2),
  124. CLK(NULL, "d2d_26m_fck", &d2d_26m_fck, CK_3430ES1),
  125. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_343X),
  126. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_343X),
  127. CLK(NULL, "cpefuse_fck", &cpefuse_fck, CK_3430ES2),
  128. CLK(NULL, "ts_fck", &ts_fck, CK_3430ES2),
  129. CLK(NULL, "usbtll_fck", &usbtll_fck, CK_3430ES2),
  130. CLK(NULL, "core_96m_fck", &core_96m_fck, CK_343X),
  131. CLK("mmci-omap-hs.2", "mmchs_fck", &mmchs3_fck, CK_3430ES2),
  132. CLK("mmci-omap-hs.1", "mmchs_fck", &mmchs2_fck, CK_343X),
  133. CLK(NULL, "mspro_fck", &mspro_fck, CK_343X),
  134. CLK("mmci-omap-hs.0", "mmchs_fck", &mmchs1_fck, CK_343X),
  135. CLK("i2c_omap.3", "fck", &i2c3_fck, CK_343X),
  136. CLK("i2c_omap.2", "fck", &i2c2_fck, CK_343X),
  137. CLK("i2c_omap.1", "fck", &i2c1_fck, CK_343X),
  138. CLK("omap-mcbsp.5", "fck", &mcbsp5_fck, CK_343X),
  139. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_343X),
  140. CLK(NULL, "core_48m_fck", &core_48m_fck, CK_343X),
  141. CLK("omap2_mcspi.4", "fck", &mcspi4_fck, CK_343X),
  142. CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_343X),
  143. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_343X),
  144. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_343X),
  145. CLK(NULL, "uart2_fck", &uart2_fck, CK_343X),
  146. CLK(NULL, "uart1_fck", &uart1_fck, CK_343X),
  147. CLK(NULL, "fshostusb_fck", &fshostusb_fck, CK_3430ES1),
  148. CLK(NULL, "core_12m_fck", &core_12m_fck, CK_343X),
  149. CLK(NULL, "hdq_fck", &hdq_fck, CK_343X),
  150. CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck, CK_343X),
  151. CLK(NULL, "ssi_sst_fck", &ssi_sst_fck, CK_343X),
  152. CLK(NULL, "core_l3_ick", &core_l3_ick, CK_343X),
  153. CLK(NULL, "hsotgusb_ick", &hsotgusb_ick, CK_343X),
  154. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_343X),
  155. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_343X),
  156. CLK(NULL, "security_l3_ick", &security_l3_ick, CK_343X),
  157. CLK(NULL, "pka_ick", &pka_ick, CK_343X),
  158. CLK(NULL, "core_l4_ick", &core_l4_ick, CK_343X),
  159. CLK(NULL, "usbtll_ick", &usbtll_ick, CK_3430ES2),
  160. CLK("mmci-omap-hs.2", "mmchs_ick", &mmchs3_ick, CK_3430ES2),
  161. CLK(NULL, "icr_ick", &icr_ick, CK_343X),
  162. CLK(NULL, "aes2_ick", &aes2_ick, CK_343X),
  163. CLK(NULL, "sha12_ick", &sha12_ick, CK_343X),
  164. CLK(NULL, "des2_ick", &des2_ick, CK_343X),
  165. CLK("mmci-omap-hs.1", "mmchs_ick", &mmchs2_ick, CK_343X),
  166. CLK("mmci-omap-hs.0", "mmchs_ick", &mmchs1_ick, CK_343X),
  167. CLK(NULL, "mspro_ick", &mspro_ick, CK_343X),
  168. CLK(NULL, "hdq_ick", &hdq_ick, CK_343X),
  169. CLK("omap2_mcspi.4", "ick", &mcspi4_ick, CK_343X),
  170. CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_343X),
  171. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_343X),
  172. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_343X),
  173. CLK("i2c_omap.3", "ick", &i2c3_ick, CK_343X),
  174. CLK("i2c_omap.2", "ick", &i2c2_ick, CK_343X),
  175. CLK("i2c_omap.1", "ick", &i2c1_ick, CK_343X),
  176. CLK(NULL, "uart2_ick", &uart2_ick, CK_343X),
  177. CLK(NULL, "uart1_ick", &uart1_ick, CK_343X),
  178. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_343X),
  179. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_343X),
  180. CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_343X),
  181. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_343X),
  182. CLK(NULL, "fac_ick", &fac_ick, CK_3430ES1),
  183. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_343X),
  184. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_343X),
  185. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_343X),
  186. CLK(NULL, "ssi_ick", &ssi_ick, CK_343X),
  187. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_3430ES1),
  188. CLK(NULL, "security_l4_ick2", &security_l4_ick2, CK_343X),
  189. CLK(NULL, "aes1_ick", &aes1_ick, CK_343X),
  190. CLK(NULL, "rng_ick", &rng_ick, CK_343X),
  191. CLK(NULL, "sha11_ick", &sha11_ick, CK_343X),
  192. CLK(NULL, "des1_ick", &des1_ick, CK_343X),
  193. CLK(NULL, "dss1_alwon_fck", &dss1_alwon_fck, CK_343X),
  194. CLK(NULL, "dss_tv_fck", &dss_tv_fck, CK_343X),
  195. CLK(NULL, "dss_96m_fck", &dss_96m_fck, CK_343X),
  196. CLK(NULL, "dss2_alwon_fck", &dss2_alwon_fck, CK_343X),
  197. CLK(NULL, "dss_ick", &dss_ick, CK_343X),
  198. CLK(NULL, "cam_mclk", &cam_mclk, CK_343X),
  199. CLK(NULL, "cam_ick", &cam_ick, CK_343X),
  200. CLK(NULL, "usbhost_120m_fck", &usbhost_120m_fck, CK_3430ES2),
  201. CLK(NULL, "usbhost_48m_fck", &usbhost_48m_fck, CK_3430ES2),
  202. CLK(NULL, "usbhost_ick", &usbhost_ick, CK_3430ES2),
  203. CLK(NULL, "usbhost_sar_fck", &usbhost_sar_fck, CK_3430ES2),
  204. CLK(NULL, "usim_fck", &usim_fck, CK_3430ES2),
  205. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_343X),
  206. CLK(NULL, "wkup_32k_fck", &wkup_32k_fck, CK_343X),
  207. CLK(NULL, "gpio1_dbck", &gpio1_dbck, CK_343X),
  208. CLK("omap_wdt", "fck", &wdt2_fck, CK_343X),
  209. CLK(NULL, "wkup_l4_ick", &wkup_l4_ick, CK_343X),
  210. CLK(NULL, "usim_ick", &usim_ick, CK_3430ES2),
  211. CLK("omap_wdt", "ick", &wdt2_ick, CK_343X),
  212. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_343X),
  213. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_343X),
  214. CLK(NULL, "omap_32ksync_ick", &omap_32ksync_ick, CK_343X),
  215. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_343X),
  216. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_343X),
  217. CLK(NULL, "per_96m_fck", &per_96m_fck, CK_343X),
  218. CLK(NULL, "per_48m_fck", &per_48m_fck, CK_343X),
  219. CLK(NULL, "uart3_fck", &uart3_fck, CK_343X),
  220. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_343X),
  221. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_343X),
  222. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_343X),
  223. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_343X),
  224. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_343X),
  225. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_343X),
  226. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_343X),
  227. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_343X),
  228. CLK(NULL, "per_32k_alwon_fck", &per_32k_alwon_fck, CK_343X),
  229. CLK(NULL, "gpio6_dbck", &gpio6_dbck, CK_343X),
  230. CLK(NULL, "gpio5_dbck", &gpio5_dbck, CK_343X),
  231. CLK(NULL, "gpio4_dbck", &gpio4_dbck, CK_343X),
  232. CLK(NULL, "gpio3_dbck", &gpio3_dbck, CK_343X),
  233. CLK(NULL, "gpio2_dbck", &gpio2_dbck, CK_343X),
  234. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_343X),
  235. CLK(NULL, "per_l4_ick", &per_l4_ick, CK_343X),
  236. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_343X),
  237. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_343X),
  238. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_343X),
  239. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_343X),
  240. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_343X),
  241. CLK(NULL, "wdt3_ick", &wdt3_ick, CK_343X),
  242. CLK(NULL, "uart3_ick", &uart3_ick, CK_343X),
  243. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_343X),
  244. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_343X),
  245. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_343X),
  246. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_343X),
  247. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_343X),
  248. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_343X),
  249. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_343X),
  250. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_343X),
  251. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_343X),
  252. CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_343X),
  253. CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_343X),
  254. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_343X),
  255. CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_343X),
  256. CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_343X),
  257. CLK(NULL, "emu_src_ck", &emu_src_ck, CK_343X),
  258. CLK(NULL, "pclk_fck", &pclk_fck, CK_343X),
  259. CLK(NULL, "pclkx2_fck", &pclkx2_fck, CK_343X),
  260. CLK(NULL, "atclk_fck", &atclk_fck, CK_343X),
  261. CLK(NULL, "traceclk_src_fck", &traceclk_src_fck, CK_343X),
  262. CLK(NULL, "traceclk_fck", &traceclk_fck, CK_343X),
  263. CLK(NULL, "sr1_fck", &sr1_fck, CK_343X),
  264. CLK(NULL, "sr2_fck", &sr2_fck, CK_343X),
  265. CLK(NULL, "sr_l4_ick", &sr_l4_ick, CK_343X),
  266. CLK(NULL, "secure_32k_fck", &secure_32k_fck, CK_343X),
  267. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_343X),
  268. CLK(NULL, "wdt1_fck", &wdt1_fck, CK_343X),
  269. };
  270. /* CM_AUTOIDLE_PLL*.AUTO_* bit values */
  271. #define DPLL_AUTOIDLE_DISABLE 0x0
  272. #define DPLL_AUTOIDLE_LOW_POWER_STOP 0x1
  273. #define MAX_DPLL_WAIT_TRIES 1000000
  274. /**
  275. * omap3_dpll_recalc - recalculate DPLL rate
  276. * @clk: DPLL struct clk
  277. *
  278. * Recalculate and propagate the DPLL rate.
  279. */
  280. static void omap3_dpll_recalc(struct clk *clk)
  281. {
  282. clk->rate = omap2_get_dpll_rate(clk);
  283. }
  284. /* _omap3_dpll_write_clken - write clken_bits arg to a DPLL's enable bits */
  285. static void _omap3_dpll_write_clken(struct clk *clk, u8 clken_bits)
  286. {
  287. const struct dpll_data *dd;
  288. u32 v;
  289. dd = clk->dpll_data;
  290. v = __raw_readl(dd->control_reg);
  291. v &= ~dd->enable_mask;
  292. v |= clken_bits << __ffs(dd->enable_mask);
  293. __raw_writel(v, dd->control_reg);
  294. }
  295. /* _omap3_wait_dpll_status: wait for a DPLL to enter a specific state */
  296. static int _omap3_wait_dpll_status(struct clk *clk, u8 state)
  297. {
  298. const struct dpll_data *dd;
  299. int i = 0;
  300. int ret = -EINVAL;
  301. u32 idlest_mask;
  302. dd = clk->dpll_data;
  303. state <<= dd->idlest_bit;
  304. idlest_mask = 1 << dd->idlest_bit;
  305. while (((__raw_readl(dd->idlest_reg) & idlest_mask) != state) &&
  306. i < MAX_DPLL_WAIT_TRIES) {
  307. i++;
  308. udelay(1);
  309. }
  310. if (i == MAX_DPLL_WAIT_TRIES) {
  311. printk(KERN_ERR "clock: %s failed transition to '%s'\n",
  312. clk->name, (state) ? "locked" : "bypassed");
  313. } else {
  314. pr_debug("clock: %s transition to '%s' in %d loops\n",
  315. clk->name, (state) ? "locked" : "bypassed", i);
  316. ret = 0;
  317. }
  318. return ret;
  319. }
  320. /* Non-CORE DPLL (e.g., DPLLs that do not control SDRC) clock functions */
  321. /*
  322. * _omap3_noncore_dpll_lock - instruct a DPLL to lock and wait for readiness
  323. * @clk: pointer to a DPLL struct clk
  324. *
  325. * Instructs a non-CORE DPLL to lock. Waits for the DPLL to report
  326. * readiness before returning. Will save and restore the DPLL's
  327. * autoidle state across the enable, per the CDP code. If the DPLL
  328. * locked successfully, return 0; if the DPLL did not lock in the time
  329. * allotted, or DPLL3 was passed in, return -EINVAL.
  330. */
  331. static int _omap3_noncore_dpll_lock(struct clk *clk)
  332. {
  333. u8 ai;
  334. int r;
  335. if (clk == &dpll3_ck)
  336. return -EINVAL;
  337. pr_debug("clock: locking DPLL %s\n", clk->name);
  338. ai = omap3_dpll_autoidle_read(clk);
  339. _omap3_dpll_write_clken(clk, DPLL_LOCKED);
  340. if (ai) {
  341. /*
  342. * If no downstream clocks are enabled, CM_IDLEST bit
  343. * may never become active, so don't wait for DPLL to lock.
  344. */
  345. r = 0;
  346. omap3_dpll_allow_idle(clk);
  347. } else {
  348. r = _omap3_wait_dpll_status(clk, 1);
  349. omap3_dpll_deny_idle(clk);
  350. };
  351. return r;
  352. }
  353. /*
  354. * omap3_noncore_dpll_bypass - instruct a DPLL to bypass and wait for readiness
  355. * @clk: pointer to a DPLL struct clk
  356. *
  357. * Instructs a non-CORE DPLL to enter low-power bypass mode. In
  358. * bypass mode, the DPLL's rate is set equal to its parent clock's
  359. * rate. Waits for the DPLL to report readiness before returning.
  360. * Will save and restore the DPLL's autoidle state across the enable,
  361. * per the CDP code. If the DPLL entered bypass mode successfully,
  362. * return 0; if the DPLL did not enter bypass in the time allotted, or
  363. * DPLL3 was passed in, or the DPLL does not support low-power bypass,
  364. * return -EINVAL.
  365. */
  366. static int _omap3_noncore_dpll_bypass(struct clk *clk)
  367. {
  368. int r;
  369. u8 ai;
  370. if (clk == &dpll3_ck)
  371. return -EINVAL;
  372. if (!(clk->dpll_data->modes & (1 << DPLL_LOW_POWER_BYPASS)))
  373. return -EINVAL;
  374. pr_debug("clock: configuring DPLL %s for low-power bypass\n",
  375. clk->name);
  376. ai = omap3_dpll_autoidle_read(clk);
  377. _omap3_dpll_write_clken(clk, DPLL_LOW_POWER_BYPASS);
  378. r = _omap3_wait_dpll_status(clk, 0);
  379. if (ai)
  380. omap3_dpll_allow_idle(clk);
  381. else
  382. omap3_dpll_deny_idle(clk);
  383. return r;
  384. }
  385. /*
  386. * _omap3_noncore_dpll_stop - instruct a DPLL to stop
  387. * @clk: pointer to a DPLL struct clk
  388. *
  389. * Instructs a non-CORE DPLL to enter low-power stop. Will save and
  390. * restore the DPLL's autoidle state across the stop, per the CDP
  391. * code. If DPLL3 was passed in, or the DPLL does not support
  392. * low-power stop, return -EINVAL; otherwise, return 0.
  393. */
  394. static int _omap3_noncore_dpll_stop(struct clk *clk)
  395. {
  396. u8 ai;
  397. if (clk == &dpll3_ck)
  398. return -EINVAL;
  399. if (!(clk->dpll_data->modes & (1 << DPLL_LOW_POWER_STOP)))
  400. return -EINVAL;
  401. pr_debug("clock: stopping DPLL %s\n", clk->name);
  402. ai = omap3_dpll_autoidle_read(clk);
  403. _omap3_dpll_write_clken(clk, DPLL_LOW_POWER_STOP);
  404. if (ai)
  405. omap3_dpll_allow_idle(clk);
  406. else
  407. omap3_dpll_deny_idle(clk);
  408. return 0;
  409. }
  410. /**
  411. * omap3_noncore_dpll_enable - instruct a DPLL to enter bypass or lock mode
  412. * @clk: pointer to a DPLL struct clk
  413. *
  414. * Instructs a non-CORE DPLL to enable, e.g., to enter bypass or lock.
  415. * The choice of modes depends on the DPLL's programmed rate: if it is
  416. * the same as the DPLL's parent clock, it will enter bypass;
  417. * otherwise, it will enter lock. This code will wait for the DPLL to
  418. * indicate readiness before returning, unless the DPLL takes too long
  419. * to enter the target state. Intended to be used as the struct clk's
  420. * enable function. If DPLL3 was passed in, or the DPLL does not
  421. * support low-power stop, or if the DPLL took too long to enter
  422. * bypass or lock, return -EINVAL; otherwise, return 0.
  423. */
  424. static int omap3_noncore_dpll_enable(struct clk *clk)
  425. {
  426. int r;
  427. if (clk == &dpll3_ck)
  428. return -EINVAL;
  429. if (clk->parent->rate == clk_get_rate(clk))
  430. r = _omap3_noncore_dpll_bypass(clk);
  431. else
  432. r = _omap3_noncore_dpll_lock(clk);
  433. return r;
  434. }
  435. /**
  436. * omap3_noncore_dpll_enable - instruct a DPLL to enter bypass or lock mode
  437. * @clk: pointer to a DPLL struct clk
  438. *
  439. * Instructs a non-CORE DPLL to enable, e.g., to enter bypass or lock.
  440. * The choice of modes depends on the DPLL's programmed rate: if it is
  441. * the same as the DPLL's parent clock, it will enter bypass;
  442. * otherwise, it will enter lock. This code will wait for the DPLL to
  443. * indicate readiness before returning, unless the DPLL takes too long
  444. * to enter the target state. Intended to be used as the struct clk's
  445. * enable function. If DPLL3 was passed in, or the DPLL does not
  446. * support low-power stop, or if the DPLL took too long to enter
  447. * bypass or lock, return -EINVAL; otherwise, return 0.
  448. */
  449. static void omap3_noncore_dpll_disable(struct clk *clk)
  450. {
  451. if (clk == &dpll3_ck)
  452. return;
  453. _omap3_noncore_dpll_stop(clk);
  454. }
  455. static const struct clkops clkops_noncore_dpll_ops = {
  456. .enable = &omap3_noncore_dpll_enable,
  457. .disable = &omap3_noncore_dpll_disable,
  458. };
  459. /**
  460. * omap3_dpll_autoidle_read - read a DPLL's autoidle bits
  461. * @clk: struct clk * of the DPLL to read
  462. *
  463. * Return the DPLL's autoidle bits, shifted down to bit 0. Returns
  464. * -EINVAL if passed a null pointer or if the struct clk does not
  465. * appear to refer to a DPLL.
  466. */
  467. static u32 omap3_dpll_autoidle_read(struct clk *clk)
  468. {
  469. const struct dpll_data *dd;
  470. u32 v;
  471. if (!clk || !clk->dpll_data)
  472. return -EINVAL;
  473. dd = clk->dpll_data;
  474. v = __raw_readl(dd->autoidle_reg);
  475. v &= dd->autoidle_mask;
  476. v >>= __ffs(dd->autoidle_mask);
  477. return v;
  478. }
  479. /**
  480. * omap3_dpll_allow_idle - enable DPLL autoidle bits
  481. * @clk: struct clk * of the DPLL to operate on
  482. *
  483. * Enable DPLL automatic idle control. This automatic idle mode
  484. * switching takes effect only when the DPLL is locked, at least on
  485. * OMAP3430. The DPLL will enter low-power stop when its downstream
  486. * clocks are gated. No return value.
  487. */
  488. static void omap3_dpll_allow_idle(struct clk *clk)
  489. {
  490. const struct dpll_data *dd;
  491. u32 v;
  492. if (!clk || !clk->dpll_data)
  493. return;
  494. dd = clk->dpll_data;
  495. /*
  496. * REVISIT: CORE DPLL can optionally enter low-power bypass
  497. * by writing 0x5 instead of 0x1. Add some mechanism to
  498. * optionally enter this mode.
  499. */
  500. v = __raw_readl(dd->autoidle_reg);
  501. v &= ~dd->autoidle_mask;
  502. v |= DPLL_AUTOIDLE_LOW_POWER_STOP << __ffs(dd->autoidle_mask);
  503. __raw_writel(v, dd->autoidle_reg);
  504. }
  505. /**
  506. * omap3_dpll_deny_idle - prevent DPLL from automatically idling
  507. * @clk: struct clk * of the DPLL to operate on
  508. *
  509. * Disable DPLL automatic idle control. No return value.
  510. */
  511. static void omap3_dpll_deny_idle(struct clk *clk)
  512. {
  513. const struct dpll_data *dd;
  514. u32 v;
  515. if (!clk || !clk->dpll_data)
  516. return;
  517. dd = clk->dpll_data;
  518. v = __raw_readl(dd->autoidle_reg);
  519. v &= ~dd->autoidle_mask;
  520. v |= DPLL_AUTOIDLE_DISABLE << __ffs(dd->autoidle_mask);
  521. __raw_writel(v, dd->autoidle_reg);
  522. }
  523. /* Clock control for DPLL outputs */
  524. /**
  525. * omap3_clkoutx2_recalc - recalculate DPLL X2 output virtual clock rate
  526. * @clk: DPLL output struct clk
  527. *
  528. * Using parent clock DPLL data, look up DPLL state. If locked, set our
  529. * rate to the dpll_clk * 2; otherwise, just use dpll_clk.
  530. */
  531. static void omap3_clkoutx2_recalc(struct clk *clk)
  532. {
  533. const struct dpll_data *dd;
  534. u32 v;
  535. struct clk *pclk;
  536. /* Walk up the parents of clk, looking for a DPLL */
  537. pclk = clk->parent;
  538. while (pclk && !pclk->dpll_data)
  539. pclk = pclk->parent;
  540. /* clk does not have a DPLL as a parent? */
  541. WARN_ON(!pclk);
  542. dd = pclk->dpll_data;
  543. WARN_ON(!dd->control_reg || !dd->enable_mask);
  544. v = __raw_readl(dd->control_reg) & dd->enable_mask;
  545. v >>= __ffs(dd->enable_mask);
  546. if (v != DPLL_LOCKED)
  547. clk->rate = clk->parent->rate;
  548. else
  549. clk->rate = clk->parent->rate * 2;
  550. }
  551. /* Common clock code */
  552. /*
  553. * As it is structured now, this will prevent an OMAP2/3 multiboot
  554. * kernel from compiling. This will need further attention.
  555. */
  556. #if defined(CONFIG_ARCH_OMAP3)
  557. static struct clk_functions omap2_clk_functions = {
  558. .clk_enable = omap2_clk_enable,
  559. .clk_disable = omap2_clk_disable,
  560. .clk_round_rate = omap2_clk_round_rate,
  561. .clk_set_rate = omap2_clk_set_rate,
  562. .clk_set_parent = omap2_clk_set_parent,
  563. .clk_disable_unused = omap2_clk_disable_unused,
  564. };
  565. /*
  566. * Set clocks for bypass mode for reboot to work.
  567. */
  568. void omap2_clk_prepare_for_reboot(void)
  569. {
  570. /* REVISIT: Not ready for 343x */
  571. #if 0
  572. u32 rate;
  573. if (vclk == NULL || sclk == NULL)
  574. return;
  575. rate = clk_get_rate(sclk);
  576. clk_set_rate(vclk, rate);
  577. #endif
  578. }
  579. /* REVISIT: Move this init stuff out into clock.c */
  580. /*
  581. * Switch the MPU rate if specified on cmdline.
  582. * We cannot do this early until cmdline is parsed.
  583. */
  584. static int __init omap2_clk_arch_init(void)
  585. {
  586. if (!mpurate)
  587. return -EINVAL;
  588. /* REVISIT: not yet ready for 343x */
  589. #if 0
  590. if (omap2_select_table_rate(&virt_prcm_set, mpurate))
  591. printk(KERN_ERR "Could not find matching MPU rate\n");
  592. #endif
  593. recalculate_root_clocks();
  594. printk(KERN_INFO "Switched to new clocking rate (Crystal/DPLL3/MPU): "
  595. "%ld.%01ld/%ld/%ld MHz\n",
  596. (osc_sys_ck.rate / 1000000), (osc_sys_ck.rate / 100000) % 10,
  597. (core_ck.rate / 1000000), (dpll1_fck.rate / 1000000)) ;
  598. return 0;
  599. }
  600. arch_initcall(omap2_clk_arch_init);
  601. int __init omap2_clk_init(void)
  602. {
  603. /* struct prcm_config *prcm; */
  604. struct omap_clk *c;
  605. /* u32 clkrate; */
  606. u32 cpu_clkflg;
  607. if (cpu_is_omap34xx()) {
  608. cpu_mask = RATE_IN_343X;
  609. cpu_clkflg = CK_343X;
  610. /*
  611. * Update this if there are further clock changes between ES2
  612. * and production parts
  613. */
  614. if (omap_rev() == OMAP3430_REV_ES1_0) {
  615. /* No 3430ES1-only rates exist, so no RATE_IN_3430ES1 */
  616. cpu_clkflg |= CK_3430ES1;
  617. } else {
  618. cpu_mask |= RATE_IN_3430ES2;
  619. cpu_clkflg |= CK_3430ES2;
  620. }
  621. }
  622. clk_init(&omap2_clk_functions);
  623. for (c = omap34xx_clks; c < omap34xx_clks + ARRAY_SIZE(omap34xx_clks); c++)
  624. if (c->cpu & cpu_clkflg) {
  625. clkdev_add(&c->lk);
  626. clk_register(c->lk.clk);
  627. omap2_init_clk_clkdm(c->lk.clk);
  628. }
  629. /* REVISIT: Not yet ready for OMAP3 */
  630. #if 0
  631. /* Check the MPU rate set by bootloader */
  632. clkrate = omap2_get_dpll_rate_24xx(&dpll_ck);
  633. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  634. if (!(prcm->flags & cpu_mask))
  635. continue;
  636. if (prcm->xtal_speed != sys_ck.rate)
  637. continue;
  638. if (prcm->dpll_speed <= clkrate)
  639. break;
  640. }
  641. curr_prcm_set = prcm;
  642. #endif
  643. recalculate_root_clocks();
  644. printk(KERN_INFO "Clocking rate (Crystal/DPLL/ARM core): "
  645. "%ld.%01ld/%ld/%ld MHz\n",
  646. (osc_sys_ck.rate / 1000000), (osc_sys_ck.rate / 100000) % 10,
  647. (core_ck.rate / 1000000), (arm_fck.rate / 1000000));
  648. /*
  649. * Only enable those clocks we will need, let the drivers
  650. * enable other clocks as necessary
  651. */
  652. clk_enable_init_clocks();
  653. /* Avoid sleeping during omap2_clk_prepare_for_reboot() */
  654. /* REVISIT: not yet ready for 343x */
  655. #if 0
  656. vclk = clk_get(NULL, "virt_prcm_set");
  657. sclk = clk_get(NULL, "sys_ck");
  658. #endif
  659. return 0;
  660. }
  661. #endif