nand.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679
  1. /*
  2. * linux/include/linux/mtd/nand.h
  3. *
  4. * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
  5. * Steven J. Hill <sjhill@realitydiluted.com>
  6. * Thomas Gleixner <tglx@linutronix.de>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Info:
  13. * Contains standard defines and IDs for NAND flash devices
  14. *
  15. * Changelog:
  16. * See git changelog.
  17. */
  18. #ifndef __LINUX_MTD_NAND_H
  19. #define __LINUX_MTD_NAND_H
  20. #include <linux/wait.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/mtd/mtd.h>
  23. #include <linux/mtd/flashchip.h>
  24. #include <linux/mtd/bbm.h>
  25. struct mtd_info;
  26. struct nand_flash_dev;
  27. /* Scan and identify a NAND device */
  28. extern int nand_scan(struct mtd_info *mtd, int max_chips);
  29. /*
  30. * Separate phases of nand_scan(), allowing board driver to intervene
  31. * and override command or ECC setup according to flash type.
  32. */
  33. extern int nand_scan_ident(struct mtd_info *mtd, int max_chips,
  34. struct nand_flash_dev *table);
  35. extern int nand_scan_tail(struct mtd_info *mtd);
  36. /* Free resources held by the NAND device */
  37. extern void nand_release(struct mtd_info *mtd);
  38. /* Internal helper for board drivers which need to override command function */
  39. extern void nand_wait_ready(struct mtd_info *mtd);
  40. /* locks all blocks present in the device */
  41. extern int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
  42. /* unlocks specified locked blocks */
  43. extern int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
  44. /* The maximum number of NAND chips in an array */
  45. #define NAND_MAX_CHIPS 8
  46. /*
  47. * This constant declares the max. oobsize / page, which
  48. * is supported now. If you add a chip with bigger oobsize/page
  49. * adjust this accordingly.
  50. */
  51. #define NAND_MAX_OOBSIZE 576
  52. #define NAND_MAX_PAGESIZE 8192
  53. /*
  54. * Constants for hardware specific CLE/ALE/NCE function
  55. *
  56. * These are bits which can be or'ed to set/clear multiple
  57. * bits in one go.
  58. */
  59. /* Select the chip by setting nCE to low */
  60. #define NAND_NCE 0x01
  61. /* Select the command latch by setting CLE to high */
  62. #define NAND_CLE 0x02
  63. /* Select the address latch by setting ALE to high */
  64. #define NAND_ALE 0x04
  65. #define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
  66. #define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
  67. #define NAND_CTRL_CHANGE 0x80
  68. /*
  69. * Standard NAND flash commands
  70. */
  71. #define NAND_CMD_READ0 0
  72. #define NAND_CMD_READ1 1
  73. #define NAND_CMD_RNDOUT 5
  74. #define NAND_CMD_PAGEPROG 0x10
  75. #define NAND_CMD_READOOB 0x50
  76. #define NAND_CMD_ERASE1 0x60
  77. #define NAND_CMD_STATUS 0x70
  78. #define NAND_CMD_STATUS_MULTI 0x71
  79. #define NAND_CMD_SEQIN 0x80
  80. #define NAND_CMD_RNDIN 0x85
  81. #define NAND_CMD_READID 0x90
  82. #define NAND_CMD_ERASE2 0xd0
  83. #define NAND_CMD_PARAM 0xec
  84. #define NAND_CMD_RESET 0xff
  85. #define NAND_CMD_LOCK 0x2a
  86. #define NAND_CMD_UNLOCK1 0x23
  87. #define NAND_CMD_UNLOCK2 0x24
  88. /* Extended commands for large page devices */
  89. #define NAND_CMD_READSTART 0x30
  90. #define NAND_CMD_RNDOUTSTART 0xE0
  91. #define NAND_CMD_CACHEDPROG 0x15
  92. /* Extended commands for AG-AND device */
  93. /*
  94. * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
  95. * there is no way to distinguish that from NAND_CMD_READ0
  96. * until the remaining sequence of commands has been completed
  97. * so add a high order bit and mask it off in the command.
  98. */
  99. #define NAND_CMD_DEPLETE1 0x100
  100. #define NAND_CMD_DEPLETE2 0x38
  101. #define NAND_CMD_STATUS_MULTI 0x71
  102. #define NAND_CMD_STATUS_ERROR 0x72
  103. /* multi-bank error status (banks 0-3) */
  104. #define NAND_CMD_STATUS_ERROR0 0x73
  105. #define NAND_CMD_STATUS_ERROR1 0x74
  106. #define NAND_CMD_STATUS_ERROR2 0x75
  107. #define NAND_CMD_STATUS_ERROR3 0x76
  108. #define NAND_CMD_STATUS_RESET 0x7f
  109. #define NAND_CMD_STATUS_CLEAR 0xff
  110. #define NAND_CMD_NONE -1
  111. /* Status bits */
  112. #define NAND_STATUS_FAIL 0x01
  113. #define NAND_STATUS_FAIL_N1 0x02
  114. #define NAND_STATUS_TRUE_READY 0x20
  115. #define NAND_STATUS_READY 0x40
  116. #define NAND_STATUS_WP 0x80
  117. /*
  118. * Constants for ECC_MODES
  119. */
  120. typedef enum {
  121. NAND_ECC_NONE,
  122. NAND_ECC_SOFT,
  123. NAND_ECC_HW,
  124. NAND_ECC_HW_SYNDROME,
  125. NAND_ECC_HW_OOB_FIRST,
  126. NAND_ECC_SOFT_BCH,
  127. } nand_ecc_modes_t;
  128. /*
  129. * Constants for Hardware ECC
  130. */
  131. /* Reset Hardware ECC for read */
  132. #define NAND_ECC_READ 0
  133. /* Reset Hardware ECC for write */
  134. #define NAND_ECC_WRITE 1
  135. /* Enable Hardware ECC before syndrome is read back from flash */
  136. #define NAND_ECC_READSYN 2
  137. /* Bit mask for flags passed to do_nand_read_ecc */
  138. #define NAND_GET_DEVICE 0x80
  139. /*
  140. * Option constants for bizarre disfunctionality and real
  141. * features.
  142. */
  143. /* Chip can not auto increment pages */
  144. #define NAND_NO_AUTOINCR 0x00000001
  145. /* Buswidth is 16 bit */
  146. #define NAND_BUSWIDTH_16 0x00000002
  147. /* Device supports partial programming without padding */
  148. #define NAND_NO_PADDING 0x00000004
  149. /* Chip has cache program function */
  150. #define NAND_CACHEPRG 0x00000008
  151. /* Chip has copy back function */
  152. #define NAND_COPYBACK 0x00000010
  153. /*
  154. * AND Chip which has 4 banks and a confusing page / block
  155. * assignment. See Renesas datasheet for further information.
  156. */
  157. #define NAND_IS_AND 0x00000020
  158. /*
  159. * Chip has a array of 4 pages which can be read without
  160. * additional ready /busy waits.
  161. */
  162. #define NAND_4PAGE_ARRAY 0x00000040
  163. /*
  164. * Chip requires that BBT is periodically rewritten to prevent
  165. * bits from adjacent blocks from 'leaking' in altering data.
  166. * This happens with the Renesas AG-AND chips, possibly others.
  167. */
  168. #define BBT_AUTO_REFRESH 0x00000080
  169. /*
  170. * Chip does not require ready check on read. True
  171. * for all large page devices, as they do not support
  172. * autoincrement.
  173. */
  174. #define NAND_NO_READRDY 0x00000100
  175. /* Chip does not allow subpage writes */
  176. #define NAND_NO_SUBPAGE_WRITE 0x00000200
  177. /* Device is one of 'new' xD cards that expose fake nand command set */
  178. #define NAND_BROKEN_XD 0x00000400
  179. /* Device behaves just like nand, but is readonly */
  180. #define NAND_ROM 0x00000800
  181. /* Options valid for Samsung large page devices */
  182. #define NAND_SAMSUNG_LP_OPTIONS \
  183. (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
  184. /* Macros to identify the above */
  185. #define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
  186. #define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
  187. #define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
  188. #define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
  189. /* Large page NAND with SOFT_ECC should support subpage reads */
  190. #define NAND_SUBPAGE_READ(chip) ((chip->ecc.mode == NAND_ECC_SOFT) \
  191. && (chip->page_shift > 9))
  192. /* Mask to zero out the chip options, which come from the id table */
  193. #define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
  194. /* Non chip related options */
  195. /* This option skips the bbt scan during initialization. */
  196. #define NAND_SKIP_BBTSCAN 0x00010000
  197. /*
  198. * This option is defined if the board driver allocates its own buffers
  199. * (e.g. because it needs them DMA-coherent).
  200. */
  201. #define NAND_OWN_BUFFERS 0x00020000
  202. /* Chip may not exist, so silence any errors in scan */
  203. #define NAND_SCAN_SILENT_NODEV 0x00040000
  204. /* Options set by nand scan */
  205. /* Nand scan has allocated controller struct */
  206. #define NAND_CONTROLLER_ALLOC 0x80000000
  207. /* Cell info constants */
  208. #define NAND_CI_CHIPNR_MSK 0x03
  209. #define NAND_CI_CELLTYPE_MSK 0x0C
  210. /* Keep gcc happy */
  211. struct nand_chip;
  212. struct nand_onfi_params {
  213. /* rev info and features block */
  214. /* 'O' 'N' 'F' 'I' */
  215. u8 sig[4];
  216. __le16 revision;
  217. __le16 features;
  218. __le16 opt_cmd;
  219. u8 reserved[22];
  220. /* manufacturer information block */
  221. char manufacturer[12];
  222. char model[20];
  223. u8 jedec_id;
  224. __le16 date_code;
  225. u8 reserved2[13];
  226. /* memory organization block */
  227. __le32 byte_per_page;
  228. __le16 spare_bytes_per_page;
  229. __le32 data_bytes_per_ppage;
  230. __le16 spare_bytes_per_ppage;
  231. __le32 pages_per_block;
  232. __le32 blocks_per_lun;
  233. u8 lun_count;
  234. u8 addr_cycles;
  235. u8 bits_per_cell;
  236. __le16 bb_per_lun;
  237. __le16 block_endurance;
  238. u8 guaranteed_good_blocks;
  239. __le16 guaranteed_block_endurance;
  240. u8 programs_per_page;
  241. u8 ppage_attr;
  242. u8 ecc_bits;
  243. u8 interleaved_bits;
  244. u8 interleaved_ops;
  245. u8 reserved3[13];
  246. /* electrical parameter block */
  247. u8 io_pin_capacitance_max;
  248. __le16 async_timing_mode;
  249. __le16 program_cache_timing_mode;
  250. __le16 t_prog;
  251. __le16 t_bers;
  252. __le16 t_r;
  253. __le16 t_ccs;
  254. __le16 src_sync_timing_mode;
  255. __le16 src_ssync_features;
  256. __le16 clk_pin_capacitance_typ;
  257. __le16 io_pin_capacitance_typ;
  258. __le16 input_pin_capacitance_typ;
  259. u8 input_pin_capacitance_max;
  260. u8 driver_strenght_support;
  261. __le16 t_int_r;
  262. __le16 t_ald;
  263. u8 reserved4[7];
  264. /* vendor */
  265. u8 reserved5[90];
  266. __le16 crc;
  267. } __attribute__((packed));
  268. #define ONFI_CRC_BASE 0x4F4E
  269. /**
  270. * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
  271. * @lock: protection lock
  272. * @active: the mtd device which holds the controller currently
  273. * @wq: wait queue to sleep on if a NAND operation is in
  274. * progress used instead of the per chip wait queue
  275. * when a hw controller is available.
  276. */
  277. struct nand_hw_control {
  278. spinlock_t lock;
  279. struct nand_chip *active;
  280. wait_queue_head_t wq;
  281. };
  282. /**
  283. * struct nand_ecc_ctrl - Control structure for ECC
  284. * @mode: ECC mode
  285. * @steps: number of ECC steps per page
  286. * @size: data bytes per ECC step
  287. * @bytes: ECC bytes per step
  288. * @strength: max number of correctible bits per ECC step
  289. * @total: total number of ECC bytes per page
  290. * @prepad: padding information for syndrome based ECC generators
  291. * @postpad: padding information for syndrome based ECC generators
  292. * @layout: ECC layout control struct pointer
  293. * @priv: pointer to private ECC control data
  294. * @hwctl: function to control hardware ECC generator. Must only
  295. * be provided if an hardware ECC is available
  296. * @calculate: function for ECC calculation or readback from ECC hardware
  297. * @correct: function for ECC correction, matching to ECC generator (sw/hw)
  298. * @read_page_raw: function to read a raw page without ECC
  299. * @write_page_raw: function to write a raw page without ECC
  300. * @read_page: function to read a page according to the ECC generator
  301. * requirements.
  302. * @read_subpage: function to read parts of the page covered by ECC.
  303. * @write_page: function to write a page according to the ECC generator
  304. * requirements.
  305. * @write_oob_raw: function to write chip OOB data without ECC
  306. * @read_oob_raw: function to read chip OOB data without ECC
  307. * @read_oob: function to read chip OOB data
  308. * @write_oob: function to write chip OOB data
  309. */
  310. struct nand_ecc_ctrl {
  311. nand_ecc_modes_t mode;
  312. int steps;
  313. int size;
  314. int bytes;
  315. int total;
  316. int strength;
  317. int prepad;
  318. int postpad;
  319. struct nand_ecclayout *layout;
  320. void *priv;
  321. void (*hwctl)(struct mtd_info *mtd, int mode);
  322. int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
  323. uint8_t *ecc_code);
  324. int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
  325. uint8_t *calc_ecc);
  326. int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
  327. uint8_t *buf, int page);
  328. void (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
  329. const uint8_t *buf);
  330. int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
  331. uint8_t *buf, int page);
  332. int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
  333. uint32_t offs, uint32_t len, uint8_t *buf);
  334. void (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
  335. const uint8_t *buf);
  336. int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
  337. int page);
  338. int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
  339. int page, int sndcmd);
  340. int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page,
  341. int sndcmd);
  342. int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
  343. int page);
  344. };
  345. /**
  346. * struct nand_buffers - buffer structure for read/write
  347. * @ecccalc: buffer for calculated ECC
  348. * @ecccode: buffer for ECC read from flash
  349. * @databuf: buffer for data - dynamically sized
  350. *
  351. * Do not change the order of buffers. databuf and oobrbuf must be in
  352. * consecutive order.
  353. */
  354. struct nand_buffers {
  355. uint8_t ecccalc[NAND_MAX_OOBSIZE];
  356. uint8_t ecccode[NAND_MAX_OOBSIZE];
  357. uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
  358. };
  359. /**
  360. * struct nand_chip - NAND Private Flash Chip Data
  361. * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
  362. * flash device
  363. * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
  364. * flash device.
  365. * @read_byte: [REPLACEABLE] read one byte from the chip
  366. * @read_word: [REPLACEABLE] read one word from the chip
  367. * @write_buf: [REPLACEABLE] write data from the buffer to the chip
  368. * @read_buf: [REPLACEABLE] read data from the chip into the buffer
  369. * @verify_buf: [REPLACEABLE] verify buffer contents against the chip
  370. * data.
  371. * @select_chip: [REPLACEABLE] select chip nr
  372. * @block_bad: [REPLACEABLE] check, if the block is bad
  373. * @block_markbad: [REPLACEABLE] mark the block bad
  374. * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
  375. * ALE/CLE/nCE. Also used to write command and address
  376. * @init_size: [BOARDSPECIFIC] hardwarespecific function for setting
  377. * mtd->oobsize, mtd->writesize and so on.
  378. * @id_data contains the 8 bytes values of NAND_CMD_READID.
  379. * Return with the bus width.
  380. * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
  381. * device ready/busy line. If set to NULL no access to
  382. * ready/busy is available and the ready/busy information
  383. * is read from the chip status register.
  384. * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
  385. * commands to the chip.
  386. * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
  387. * ready.
  388. * @ecc: [BOARDSPECIFIC] ECC control structure
  389. * @buffers: buffer structure for read/write
  390. * @hwcontrol: platform-specific hardware control structure
  391. * @erase_cmd: [INTERN] erase command write function, selectable due
  392. * to AND support.
  393. * @scan_bbt: [REPLACEABLE] function to scan bad block table
  394. * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
  395. * data from array to read regs (tR).
  396. * @state: [INTERN] the current state of the NAND device
  397. * @oob_poi: "poison value buffer," used for laying out OOB data
  398. * before writing
  399. * @page_shift: [INTERN] number of address bits in a page (column
  400. * address bits).
  401. * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
  402. * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
  403. * @chip_shift: [INTERN] number of address bits in one chip
  404. * @options: [BOARDSPECIFIC] various chip options. They can partly
  405. * be set to inform nand_scan about special functionality.
  406. * See the defines for further explanation.
  407. * @bbt_options: [INTERN] bad block specific options. All options used
  408. * here must come from bbm.h. By default, these options
  409. * will be copied to the appropriate nand_bbt_descr's.
  410. * @badblockpos: [INTERN] position of the bad block marker in the oob
  411. * area.
  412. * @badblockbits: [INTERN] minimum number of set bits in a good block's
  413. * bad block marker position; i.e., BBM == 11110111b is
  414. * not bad when badblockbits == 7
  415. * @cellinfo: [INTERN] MLC/multichip data from chip ident
  416. * @numchips: [INTERN] number of physical chips
  417. * @chipsize: [INTERN] the size of one chip for multichip arrays
  418. * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
  419. * @pagebuf: [INTERN] holds the pagenumber which is currently in
  420. * data_buf.
  421. * @subpagesize: [INTERN] holds the subpagesize
  422. * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
  423. * non 0 if ONFI supported.
  424. * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
  425. * supported, 0 otherwise.
  426. * @ecclayout: [REPLACEABLE] the default ECC placement scheme
  427. * @bbt: [INTERN] bad block table pointer
  428. * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
  429. * lookup.
  430. * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
  431. * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
  432. * bad block scan.
  433. * @controller: [REPLACEABLE] a pointer to a hardware controller
  434. * structure which is shared among multiple independent
  435. * devices.
  436. * @priv: [OPTIONAL] pointer to private chip data
  437. * @errstat: [OPTIONAL] hardware specific function to perform
  438. * additional error status checks (determine if errors are
  439. * correctable).
  440. * @write_page: [REPLACEABLE] High-level page write function
  441. */
  442. struct nand_chip {
  443. void __iomem *IO_ADDR_R;
  444. void __iomem *IO_ADDR_W;
  445. uint8_t (*read_byte)(struct mtd_info *mtd);
  446. u16 (*read_word)(struct mtd_info *mtd);
  447. void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  448. void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
  449. int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  450. void (*select_chip)(struct mtd_info *mtd, int chip);
  451. int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
  452. int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
  453. void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
  454. int (*init_size)(struct mtd_info *mtd, struct nand_chip *this,
  455. u8 *id_data);
  456. int (*dev_ready)(struct mtd_info *mtd);
  457. void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
  458. int page_addr);
  459. int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
  460. void (*erase_cmd)(struct mtd_info *mtd, int page);
  461. int (*scan_bbt)(struct mtd_info *mtd);
  462. int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
  463. int status, int page);
  464. int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
  465. const uint8_t *buf, int page, int cached, int raw);
  466. int chip_delay;
  467. unsigned int options;
  468. unsigned int bbt_options;
  469. int page_shift;
  470. int phys_erase_shift;
  471. int bbt_erase_shift;
  472. int chip_shift;
  473. int numchips;
  474. uint64_t chipsize;
  475. int pagemask;
  476. int pagebuf;
  477. int subpagesize;
  478. uint8_t cellinfo;
  479. int badblockpos;
  480. int badblockbits;
  481. int onfi_version;
  482. struct nand_onfi_params onfi_params;
  483. flstate_t state;
  484. uint8_t *oob_poi;
  485. struct nand_hw_control *controller;
  486. struct nand_ecclayout *ecclayout;
  487. struct nand_ecc_ctrl ecc;
  488. struct nand_buffers *buffers;
  489. struct nand_hw_control hwcontrol;
  490. uint8_t *bbt;
  491. struct nand_bbt_descr *bbt_td;
  492. struct nand_bbt_descr *bbt_md;
  493. struct nand_bbt_descr *badblock_pattern;
  494. void *priv;
  495. };
  496. /*
  497. * NAND Flash Manufacturer ID Codes
  498. */
  499. #define NAND_MFR_TOSHIBA 0x98
  500. #define NAND_MFR_SAMSUNG 0xec
  501. #define NAND_MFR_FUJITSU 0x04
  502. #define NAND_MFR_NATIONAL 0x8f
  503. #define NAND_MFR_RENESAS 0x07
  504. #define NAND_MFR_STMICRO 0x20
  505. #define NAND_MFR_HYNIX 0xad
  506. #define NAND_MFR_MICRON 0x2c
  507. #define NAND_MFR_AMD 0x01
  508. #define NAND_MFR_MACRONIX 0xc2
  509. /**
  510. * struct nand_flash_dev - NAND Flash Device ID Structure
  511. * @name: Identify the device type
  512. * @id: device ID code
  513. * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
  514. * If the pagesize is 0, then the real pagesize
  515. * and the eraseize are determined from the
  516. * extended id bytes in the chip
  517. * @erasesize: Size of an erase block in the flash device.
  518. * @chipsize: Total chipsize in Mega Bytes
  519. * @options: Bitfield to store chip relevant options
  520. */
  521. struct nand_flash_dev {
  522. char *name;
  523. int id;
  524. unsigned long pagesize;
  525. unsigned long chipsize;
  526. unsigned long erasesize;
  527. unsigned long options;
  528. };
  529. /**
  530. * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
  531. * @name: Manufacturer name
  532. * @id: manufacturer ID code of device.
  533. */
  534. struct nand_manufacturers {
  535. int id;
  536. char *name;
  537. };
  538. extern struct nand_flash_dev nand_flash_ids[];
  539. extern struct nand_manufacturers nand_manuf_ids[];
  540. extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
  541. extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
  542. extern int nand_default_bbt(struct mtd_info *mtd);
  543. extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
  544. extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
  545. int allowbbt);
  546. extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
  547. size_t *retlen, uint8_t *buf);
  548. /**
  549. * struct platform_nand_chip - chip level device structure
  550. * @nr_chips: max. number of chips to scan for
  551. * @chip_offset: chip number offset
  552. * @nr_partitions: number of partitions pointed to by partitions (or zero)
  553. * @partitions: mtd partition list
  554. * @chip_delay: R/B delay value in us
  555. * @options: Option flags, e.g. 16bit buswidth
  556. * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
  557. * @ecclayout: ECC layout info structure
  558. * @part_probe_types: NULL-terminated array of probe types
  559. */
  560. struct platform_nand_chip {
  561. int nr_chips;
  562. int chip_offset;
  563. int nr_partitions;
  564. struct mtd_partition *partitions;
  565. struct nand_ecclayout *ecclayout;
  566. int chip_delay;
  567. unsigned int options;
  568. unsigned int bbt_options;
  569. const char **part_probe_types;
  570. };
  571. /* Keep gcc happy */
  572. struct platform_device;
  573. /**
  574. * struct platform_nand_ctrl - controller level device structure
  575. * @probe: platform specific function to probe/setup hardware
  576. * @remove: platform specific function to remove/teardown hardware
  577. * @hwcontrol: platform specific hardware control structure
  578. * @dev_ready: platform specific function to read ready/busy pin
  579. * @select_chip: platform specific chip select function
  580. * @cmd_ctrl: platform specific function for controlling
  581. * ALE/CLE/nCE. Also used to write command and address
  582. * @write_buf: platform specific function for write buffer
  583. * @read_buf: platform specific function for read buffer
  584. * @priv: private data to transport driver specific settings
  585. *
  586. * All fields are optional and depend on the hardware driver requirements
  587. */
  588. struct platform_nand_ctrl {
  589. int (*probe)(struct platform_device *pdev);
  590. void (*remove)(struct platform_device *pdev);
  591. void (*hwcontrol)(struct mtd_info *mtd, int cmd);
  592. int (*dev_ready)(struct mtd_info *mtd);
  593. void (*select_chip)(struct mtd_info *mtd, int chip);
  594. void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
  595. void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  596. void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
  597. void *priv;
  598. };
  599. /**
  600. * struct platform_nand_data - container structure for platform-specific data
  601. * @chip: chip level chip structure
  602. * @ctrl: controller level device structure
  603. */
  604. struct platform_nand_data {
  605. struct platform_nand_chip chip;
  606. struct platform_nand_ctrl ctrl;
  607. };
  608. /* Some helpers to access the data structures */
  609. static inline
  610. struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
  611. {
  612. struct nand_chip *chip = mtd->priv;
  613. return chip->priv;
  614. }
  615. #endif /* __LINUX_MTD_NAND_H */