wm8990.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626
  1. /*
  2. * wm8990.c -- WM8990 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008 Wolfson Microelectronics PLC.
  5. * Author: Liam Girdwood
  6. * lg@opensource.wolfsonmicro.com or linux@wolfsonmicro.com
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/pm.h>
  19. #include <linux/i2c.h>
  20. #include <linux/platform_device.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/pcm_params.h>
  24. #include <sound/soc.h>
  25. #include <sound/soc-dapm.h>
  26. #include <sound/initval.h>
  27. #include <sound/tlv.h>
  28. #include <asm/div64.h>
  29. #include "wm8990.h"
  30. #define AUDIO_NAME "wm8990"
  31. #define WM8990_VERSION "0.2"
  32. /* codec private data */
  33. struct wm8990_priv {
  34. unsigned int sysclk;
  35. unsigned int pcmclk;
  36. };
  37. /*
  38. * wm8990 register cache. Note that register 0 is not included in the
  39. * cache.
  40. */
  41. static const u16 wm8990_reg[] = {
  42. 0x8990, /* R0 - Reset */
  43. 0x0000, /* R1 - Power Management (1) */
  44. 0x6000, /* R2 - Power Management (2) */
  45. 0x0000, /* R3 - Power Management (3) */
  46. 0x4050, /* R4 - Audio Interface (1) */
  47. 0x4000, /* R5 - Audio Interface (2) */
  48. 0x01C8, /* R6 - Clocking (1) */
  49. 0x0000, /* R7 - Clocking (2) */
  50. 0x0040, /* R8 - Audio Interface (3) */
  51. 0x0040, /* R9 - Audio Interface (4) */
  52. 0x0004, /* R10 - DAC CTRL */
  53. 0x00C0, /* R11 - Left DAC Digital Volume */
  54. 0x00C0, /* R12 - Right DAC Digital Volume */
  55. 0x0000, /* R13 - Digital Side Tone */
  56. 0x0100, /* R14 - ADC CTRL */
  57. 0x00C0, /* R15 - Left ADC Digital Volume */
  58. 0x00C0, /* R16 - Right ADC Digital Volume */
  59. 0x0000, /* R17 */
  60. 0x0000, /* R18 - GPIO CTRL 1 */
  61. 0x1000, /* R19 - GPIO1 & GPIO2 */
  62. 0x1010, /* R20 - GPIO3 & GPIO4 */
  63. 0x1010, /* R21 - GPIO5 & GPIO6 */
  64. 0x8000, /* R22 - GPIOCTRL 2 */
  65. 0x0800, /* R23 - GPIO_POL */
  66. 0x008B, /* R24 - Left Line Input 1&2 Volume */
  67. 0x008B, /* R25 - Left Line Input 3&4 Volume */
  68. 0x008B, /* R26 - Right Line Input 1&2 Volume */
  69. 0x008B, /* R27 - Right Line Input 3&4 Volume */
  70. 0x0000, /* R28 - Left Output Volume */
  71. 0x0000, /* R29 - Right Output Volume */
  72. 0x0066, /* R30 - Line Outputs Volume */
  73. 0x0022, /* R31 - Out3/4 Volume */
  74. 0x0079, /* R32 - Left OPGA Volume */
  75. 0x0079, /* R33 - Right OPGA Volume */
  76. 0x0003, /* R34 - Speaker Volume */
  77. 0x0003, /* R35 - ClassD1 */
  78. 0x0000, /* R36 */
  79. 0x0100, /* R37 - ClassD3 */
  80. 0x0000, /* R38 */
  81. 0x0000, /* R39 - Input Mixer1 */
  82. 0x0000, /* R40 - Input Mixer2 */
  83. 0x0000, /* R41 - Input Mixer3 */
  84. 0x0000, /* R42 - Input Mixer4 */
  85. 0x0000, /* R43 - Input Mixer5 */
  86. 0x0000, /* R44 - Input Mixer6 */
  87. 0x0000, /* R45 - Output Mixer1 */
  88. 0x0000, /* R46 - Output Mixer2 */
  89. 0x0000, /* R47 - Output Mixer3 */
  90. 0x0000, /* R48 - Output Mixer4 */
  91. 0x0000, /* R49 - Output Mixer5 */
  92. 0x0000, /* R50 - Output Mixer6 */
  93. 0x0180, /* R51 - Out3/4 Mixer */
  94. 0x0000, /* R52 - Line Mixer1 */
  95. 0x0000, /* R53 - Line Mixer2 */
  96. 0x0000, /* R54 - Speaker Mixer */
  97. 0x0000, /* R55 - Additional Control */
  98. 0x0000, /* R56 - AntiPOP1 */
  99. 0x0000, /* R57 - AntiPOP2 */
  100. 0x0000, /* R58 - MICBIAS */
  101. 0x0000, /* R59 */
  102. 0x0008, /* R60 - PLL1 */
  103. 0x0031, /* R61 - PLL2 */
  104. 0x0026, /* R62 - PLL3 */
  105. };
  106. /*
  107. * read wm8990 register cache
  108. */
  109. static inline unsigned int wm8990_read_reg_cache(struct snd_soc_codec *codec,
  110. unsigned int reg)
  111. {
  112. u16 *cache = codec->reg_cache;
  113. BUG_ON(reg > (ARRAY_SIZE(wm8990_reg)) - 1);
  114. return cache[reg];
  115. }
  116. /*
  117. * write wm8990 register cache
  118. */
  119. static inline void wm8990_write_reg_cache(struct snd_soc_codec *codec,
  120. unsigned int reg, unsigned int value)
  121. {
  122. u16 *cache = codec->reg_cache;
  123. BUG_ON(reg > (ARRAY_SIZE(wm8990_reg)) - 1);
  124. /* Reset register is uncached */
  125. if (reg == 0)
  126. return;
  127. cache[reg] = value;
  128. }
  129. /*
  130. * write to the wm8990 register space
  131. */
  132. static int wm8990_write(struct snd_soc_codec *codec, unsigned int reg,
  133. unsigned int value)
  134. {
  135. u8 data[3];
  136. data[0] = reg & 0xFF;
  137. data[1] = (value >> 8) & 0xFF;
  138. data[2] = value & 0xFF;
  139. wm8990_write_reg_cache(codec, reg, value);
  140. if (codec->hw_write(codec->control_data, data, 3) == 2)
  141. return 0;
  142. else
  143. return -EIO;
  144. }
  145. #define wm8990_reset(c) wm8990_write(c, WM8990_RESET, 0)
  146. static const DECLARE_TLV_DB_LINEAR(rec_mix_tlv, -1500, 600);
  147. static const DECLARE_TLV_DB_LINEAR(in_pga_tlv, -1650, 3000);
  148. static const DECLARE_TLV_DB_LINEAR(out_mix_tlv, 0, -2100);
  149. static const DECLARE_TLV_DB_LINEAR(out_pga_tlv, -7300, 600);
  150. static const DECLARE_TLV_DB_LINEAR(out_omix_tlv, -600, 0);
  151. static const DECLARE_TLV_DB_LINEAR(out_dac_tlv, -7163, 0);
  152. static const DECLARE_TLV_DB_LINEAR(in_adc_tlv, -7163, 1763);
  153. static const DECLARE_TLV_DB_LINEAR(out_sidetone_tlv, -3600, 0);
  154. static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  155. struct snd_ctl_elem_value *ucontrol)
  156. {
  157. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  158. int reg = kcontrol->private_value & 0xff;
  159. int ret;
  160. u16 val;
  161. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  162. if (ret < 0)
  163. return ret;
  164. /* now hit the volume update bits (always bit 8) */
  165. val = wm8990_read_reg_cache(codec, reg);
  166. return wm8990_write(codec, reg, val | 0x0100);
  167. }
  168. #define SOC_WM899X_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert,\
  169. tlv_array) {\
  170. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  171. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  172. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  173. .tlv.p = (tlv_array), \
  174. .info = snd_soc_info_volsw, \
  175. .get = snd_soc_get_volsw, .put = wm899x_outpga_put_volsw_vu, \
  176. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  177. static const char *wm8990_digital_sidetone[] =
  178. {"None", "Left ADC", "Right ADC", "Reserved"};
  179. static const struct soc_enum wm8990_left_digital_sidetone_enum =
  180. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  181. WM8990_ADC_TO_DACL_SHIFT,
  182. WM8990_ADC_TO_DACL_MASK,
  183. wm8990_digital_sidetone);
  184. static const struct soc_enum wm8990_right_digital_sidetone_enum =
  185. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  186. WM8990_ADC_TO_DACR_SHIFT,
  187. WM8990_ADC_TO_DACR_MASK,
  188. wm8990_digital_sidetone);
  189. static const char *wm8990_adcmode[] =
  190. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  191. static const struct soc_enum wm8990_right_adcmode_enum =
  192. SOC_ENUM_SINGLE(WM8990_ADC_CTRL,
  193. WM8990_ADC_HPF_CUT_SHIFT,
  194. WM8990_ADC_HPF_CUT_MASK,
  195. wm8990_adcmode);
  196. static const struct snd_kcontrol_new wm8990_snd_controls[] = {
  197. /* INMIXL */
  198. SOC_SINGLE("LIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L12MNBST_BIT, 1, 0),
  199. SOC_SINGLE("LIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L34MNBST_BIT, 1, 0),
  200. /* INMIXR */
  201. SOC_SINGLE("RIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R12MNBST_BIT, 1, 0),
  202. SOC_SINGLE("RIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R34MNBST_BIT, 1, 0),
  203. /* LOMIX */
  204. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER3,
  205. WM8990_LLI3LOVOL_SHIFT, WM8990_LLI3LOVOL_MASK, 1, out_mix_tlv),
  206. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  207. WM8990_LR12LOVOL_SHIFT, WM8990_LR12LOVOL_MASK, 1, out_mix_tlv),
  208. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  209. WM8990_LL12LOVOL_SHIFT, WM8990_LL12LOVOL_MASK, 1, out_mix_tlv),
  210. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER5,
  211. WM8990_LRI3LOVOL_SHIFT, WM8990_LRI3LOVOL_MASK, 1, out_mix_tlv),
  212. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  213. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  214. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  215. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  216. /* ROMIX */
  217. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER4,
  218. WM8990_RRI3ROVOL_SHIFT, WM8990_RRI3ROVOL_MASK, 1, out_mix_tlv),
  219. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  220. WM8990_RL12ROVOL_SHIFT, WM8990_RL12ROVOL_MASK, 1, out_mix_tlv),
  221. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  222. WM8990_RR12ROVOL_SHIFT, WM8990_RR12ROVOL_MASK, 1, out_mix_tlv),
  223. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER6,
  224. WM8990_RLI3ROVOL_SHIFT, WM8990_RLI3ROVOL_MASK, 1, out_mix_tlv),
  225. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  226. WM8990_RLBROVOL_SHIFT, WM8990_RLBROVOL_MASK, 1, out_mix_tlv),
  227. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  228. WM8990_RRBROVOL_SHIFT, WM8990_RRBROVOL_MASK, 1, out_mix_tlv),
  229. /* LOUT */
  230. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8990_LEFT_OUTPUT_VOLUME,
  231. WM8990_LOUTVOL_SHIFT, WM8990_LOUTVOL_MASK, 0, out_pga_tlv),
  232. SOC_SINGLE("LOUT ZC", WM8990_LEFT_OUTPUT_VOLUME, WM8990_LOZC_BIT, 1, 0),
  233. /* ROUT */
  234. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8990_RIGHT_OUTPUT_VOLUME,
  235. WM8990_ROUTVOL_SHIFT, WM8990_ROUTVOL_MASK, 0, out_pga_tlv),
  236. SOC_SINGLE("ROUT ZC", WM8990_RIGHT_OUTPUT_VOLUME, WM8990_ROZC_BIT, 1, 0),
  237. /* LOPGA */
  238. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8990_LEFT_OPGA_VOLUME,
  239. WM8990_LOPGAVOL_SHIFT, WM8990_LOPGAVOL_MASK, 0, out_pga_tlv),
  240. SOC_SINGLE("LOPGA ZC Switch", WM8990_LEFT_OPGA_VOLUME,
  241. WM8990_LOPGAZC_BIT, 1, 0),
  242. /* ROPGA */
  243. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8990_RIGHT_OPGA_VOLUME,
  244. WM8990_ROPGAVOL_SHIFT, WM8990_ROPGAVOL_MASK, 0, out_pga_tlv),
  245. SOC_SINGLE("ROPGA ZC Switch", WM8990_RIGHT_OPGA_VOLUME,
  246. WM8990_ROPGAZC_BIT, 1, 0),
  247. SOC_SINGLE("LON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  248. WM8990_LONMUTE_BIT, 1, 0),
  249. SOC_SINGLE("LOP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  250. WM8990_LOPMUTE_BIT, 1, 0),
  251. SOC_SINGLE("LOP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  252. WM8990_LOATTN_BIT, 1, 0),
  253. SOC_SINGLE("RON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  254. WM8990_RONMUTE_BIT, 1, 0),
  255. SOC_SINGLE("ROP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  256. WM8990_ROPMUTE_BIT, 1, 0),
  257. SOC_SINGLE("ROP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  258. WM8990_ROATTN_BIT, 1, 0),
  259. SOC_SINGLE("OUT3 Mute Switch", WM8990_OUT3_4_VOLUME,
  260. WM8990_OUT3MUTE_BIT, 1, 0),
  261. SOC_SINGLE("OUT3 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  262. WM8990_OUT3ATTN_BIT, 1, 0),
  263. SOC_SINGLE("OUT4 Mute Switch", WM8990_OUT3_4_VOLUME,
  264. WM8990_OUT4MUTE_BIT, 1, 0),
  265. SOC_SINGLE("OUT4 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  266. WM8990_OUT4ATTN_BIT, 1, 0),
  267. SOC_SINGLE("Speaker Mode Switch", WM8990_CLASSD1,
  268. WM8990_CDMODE_BIT, 1, 0),
  269. SOC_SINGLE("Speaker Output Attenuation Volume", WM8990_SPEAKER_VOLUME,
  270. WM8990_SPKVOL_SHIFT, WM8990_SPKVOL_MASK, 0),
  271. SOC_SINGLE("Speaker DC Boost Volume", WM8990_CLASSD3,
  272. WM8990_DCGAIN_SHIFT, WM8990_DCGAIN_MASK, 0),
  273. SOC_SINGLE("Speaker AC Boost Volume", WM8990_CLASSD3,
  274. WM8990_ACGAIN_SHIFT, WM8990_ACGAIN_MASK, 0),
  275. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  276. WM8990_LEFT_DAC_DIGITAL_VOLUME,
  277. WM8990_DACL_VOL_SHIFT,
  278. WM8990_DACL_VOL_MASK,
  279. 0,
  280. out_dac_tlv),
  281. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  282. WM8990_RIGHT_DAC_DIGITAL_VOLUME,
  283. WM8990_DACR_VOL_SHIFT,
  284. WM8990_DACR_VOL_MASK,
  285. 0,
  286. out_dac_tlv),
  287. SOC_ENUM("Left Digital Sidetone", wm8990_left_digital_sidetone_enum),
  288. SOC_ENUM("Right Digital Sidetone", wm8990_right_digital_sidetone_enum),
  289. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  290. WM8990_ADCL_DAC_SVOL_SHIFT, WM8990_ADCL_DAC_SVOL_MASK, 0,
  291. out_sidetone_tlv),
  292. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  293. WM8990_ADCR_DAC_SVOL_SHIFT, WM8990_ADCR_DAC_SVOL_MASK, 0,
  294. out_sidetone_tlv),
  295. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8990_ADC_CTRL,
  296. WM8990_ADC_HPF_ENA_BIT, 1, 0),
  297. SOC_ENUM("ADC HPF Mode", wm8990_right_adcmode_enum),
  298. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  299. WM8990_LEFT_ADC_DIGITAL_VOLUME,
  300. WM8990_ADCL_VOL_SHIFT,
  301. WM8990_ADCL_VOL_MASK,
  302. 0,
  303. in_adc_tlv),
  304. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  305. WM8990_RIGHT_ADC_DIGITAL_VOLUME,
  306. WM8990_ADCR_VOL_SHIFT,
  307. WM8990_ADCR_VOL_MASK,
  308. 0,
  309. in_adc_tlv),
  310. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  311. WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  312. WM8990_LIN12VOL_SHIFT,
  313. WM8990_LIN12VOL_MASK,
  314. 0,
  315. in_pga_tlv),
  316. SOC_SINGLE("LIN12 ZC Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  317. WM8990_LI12ZC_BIT, 1, 0),
  318. SOC_SINGLE("LIN12 Mute Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  319. WM8990_LI12MUTE_BIT, 1, 0),
  320. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  321. WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  322. WM8990_LIN34VOL_SHIFT,
  323. WM8990_LIN34VOL_MASK,
  324. 0,
  325. in_pga_tlv),
  326. SOC_SINGLE("LIN34 ZC Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  327. WM8990_LI34ZC_BIT, 1, 0),
  328. SOC_SINGLE("LIN34 Mute Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  329. WM8990_LI34MUTE_BIT, 1, 0),
  330. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  331. WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  332. WM8990_RIN12VOL_SHIFT,
  333. WM8990_RIN12VOL_MASK,
  334. 0,
  335. in_pga_tlv),
  336. SOC_SINGLE("RIN12 ZC Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  337. WM8990_RI12ZC_BIT, 1, 0),
  338. SOC_SINGLE("RIN12 Mute Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  339. WM8990_RI12MUTE_BIT, 1, 0),
  340. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  341. WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  342. WM8990_RIN34VOL_SHIFT,
  343. WM8990_RIN34VOL_MASK,
  344. 0,
  345. in_pga_tlv),
  346. SOC_SINGLE("RIN34 ZC Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  347. WM8990_RI34ZC_BIT, 1, 0),
  348. SOC_SINGLE("RIN34 Mute Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  349. WM8990_RI34MUTE_BIT, 1, 0),
  350. };
  351. /* add non dapm controls */
  352. static int wm8990_add_controls(struct snd_soc_codec *codec)
  353. {
  354. int err, i;
  355. for (i = 0; i < ARRAY_SIZE(wm8990_snd_controls); i++) {
  356. err = snd_ctl_add(codec->card,
  357. snd_soc_cnew(&wm8990_snd_controls[i], codec,
  358. NULL));
  359. if (err < 0)
  360. return err;
  361. }
  362. return 0;
  363. }
  364. /*
  365. * _DAPM_ Controls
  366. */
  367. static int inmixer_event(struct snd_soc_dapm_widget *w,
  368. struct snd_kcontrol *kcontrol, int event)
  369. {
  370. u16 reg, fakepower;
  371. reg = wm8990_read_reg_cache(w->codec, WM8990_POWER_MANAGEMENT_2);
  372. fakepower = wm8990_read_reg_cache(w->codec, WM8990_INTDRIVBITS);
  373. if (fakepower & ((1 << WM8990_INMIXL_PWR_BIT) |
  374. (1 << WM8990_AINLMUX_PWR_BIT))) {
  375. reg |= WM8990_AINL_ENA;
  376. } else {
  377. reg &= ~WM8990_AINL_ENA;
  378. }
  379. if (fakepower & ((1 << WM8990_INMIXR_PWR_BIT) |
  380. (1 << WM8990_AINRMUX_PWR_BIT))) {
  381. reg |= WM8990_AINR_ENA;
  382. } else {
  383. reg &= ~WM8990_AINL_ENA;
  384. }
  385. wm8990_write(w->codec, WM8990_POWER_MANAGEMENT_2, reg);
  386. return 0;
  387. }
  388. static int outmixer_event(struct snd_soc_dapm_widget *w,
  389. struct snd_kcontrol *kcontrol, int event)
  390. {
  391. u32 reg_shift = kcontrol->private_value & 0xfff;
  392. int ret = 0;
  393. u16 reg;
  394. switch (reg_shift) {
  395. case WM8990_SPEAKER_MIXER | (WM8990_LDSPK_BIT << 8) :
  396. reg = wm8990_read_reg_cache(w->codec, WM8990_OUTPUT_MIXER1);
  397. if (reg & WM8990_LDLO) {
  398. printk(KERN_WARNING
  399. "Cannot set as Output Mixer 1 LDLO Set\n");
  400. ret = -1;
  401. }
  402. break;
  403. case WM8990_SPEAKER_MIXER | (WM8990_RDSPK_BIT << 8):
  404. reg = wm8990_read_reg_cache(w->codec, WM8990_OUTPUT_MIXER2);
  405. if (reg & WM8990_RDRO) {
  406. printk(KERN_WARNING
  407. "Cannot set as Output Mixer 2 RDRO Set\n");
  408. ret = -1;
  409. }
  410. break;
  411. case WM8990_OUTPUT_MIXER1 | (WM8990_LDLO_BIT << 8):
  412. reg = wm8990_read_reg_cache(w->codec, WM8990_SPEAKER_MIXER);
  413. if (reg & WM8990_LDSPK) {
  414. printk(KERN_WARNING
  415. "Cannot set as Speaker Mixer LDSPK Set\n");
  416. ret = -1;
  417. }
  418. break;
  419. case WM8990_OUTPUT_MIXER2 | (WM8990_RDRO_BIT << 8):
  420. reg = wm8990_read_reg_cache(w->codec, WM8990_SPEAKER_MIXER);
  421. if (reg & WM8990_RDSPK) {
  422. printk(KERN_WARNING
  423. "Cannot set as Speaker Mixer RDSPK Set\n");
  424. ret = -1;
  425. }
  426. break;
  427. }
  428. return ret;
  429. }
  430. /* INMIX dB values */
  431. static const unsigned int in_mix_tlv[] = {
  432. TLV_DB_RANGE_HEAD(1),
  433. 0, 7, TLV_DB_LINEAR_ITEM(-1200, 600),
  434. };
  435. /* Left In PGA Connections */
  436. static const struct snd_kcontrol_new wm8990_dapm_lin12_pga_controls[] = {
  437. SOC_DAPM_SINGLE("LIN1 Switch", WM8990_INPUT_MIXER2, WM8990_LMN1_BIT, 1, 0),
  438. SOC_DAPM_SINGLE("LIN2 Switch", WM8990_INPUT_MIXER2, WM8990_LMP2_BIT, 1, 0),
  439. };
  440. static const struct snd_kcontrol_new wm8990_dapm_lin34_pga_controls[] = {
  441. SOC_DAPM_SINGLE("LIN3 Switch", WM8990_INPUT_MIXER2, WM8990_LMN3_BIT, 1, 0),
  442. SOC_DAPM_SINGLE("LIN4 Switch", WM8990_INPUT_MIXER2, WM8990_LMP4_BIT, 1, 0),
  443. };
  444. /* Right In PGA Connections */
  445. static const struct snd_kcontrol_new wm8990_dapm_rin12_pga_controls[] = {
  446. SOC_DAPM_SINGLE("RIN1 Switch", WM8990_INPUT_MIXER2, WM8990_RMN1_BIT, 1, 0),
  447. SOC_DAPM_SINGLE("RIN2 Switch", WM8990_INPUT_MIXER2, WM8990_RMP2_BIT, 1, 0),
  448. };
  449. static const struct snd_kcontrol_new wm8990_dapm_rin34_pga_controls[] = {
  450. SOC_DAPM_SINGLE("RIN3 Switch", WM8990_INPUT_MIXER2, WM8990_RMN3_BIT, 1, 0),
  451. SOC_DAPM_SINGLE("RIN4 Switch", WM8990_INPUT_MIXER2, WM8990_RMP4_BIT, 1, 0),
  452. };
  453. /* INMIXL */
  454. static const struct snd_kcontrol_new wm8990_dapm_inmixl_controls[] = {
  455. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8990_INPUT_MIXER3,
  456. WM8990_LDBVOL_SHIFT, WM8990_LDBVOL_MASK, 0, in_mix_tlv),
  457. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8990_INPUT_MIXER5, WM8990_LI2BVOL_SHIFT,
  458. 7, 0, in_mix_tlv),
  459. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  460. 1, 0),
  461. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  462. 1, 0),
  463. };
  464. /* INMIXR */
  465. static const struct snd_kcontrol_new wm8990_dapm_inmixr_controls[] = {
  466. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8990_INPUT_MIXER4,
  467. WM8990_RDBVOL_SHIFT, WM8990_RDBVOL_MASK, 0, in_mix_tlv),
  468. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8990_INPUT_MIXER6, WM8990_RI2BVOL_SHIFT,
  469. 7, 0, in_mix_tlv),
  470. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  471. 1, 0),
  472. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  473. 1, 0),
  474. };
  475. /* AINLMUX */
  476. static const char *wm8990_ainlmux[] =
  477. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  478. static const struct soc_enum wm8990_ainlmux_enum =
  479. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINLMODE_SHIFT,
  480. ARRAY_SIZE(wm8990_ainlmux), wm8990_ainlmux);
  481. static const struct snd_kcontrol_new wm8990_dapm_ainlmux_controls =
  482. SOC_DAPM_ENUM("Route", wm8990_ainlmux_enum);
  483. /* DIFFINL */
  484. /* AINRMUX */
  485. static const char *wm8990_ainrmux[] =
  486. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  487. static const struct soc_enum wm8990_ainrmux_enum =
  488. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINRMODE_SHIFT,
  489. ARRAY_SIZE(wm8990_ainrmux), wm8990_ainrmux);
  490. static const struct snd_kcontrol_new wm8990_dapm_ainrmux_controls =
  491. SOC_DAPM_ENUM("Route", wm8990_ainrmux_enum);
  492. /* RXVOICE */
  493. static const struct snd_kcontrol_new wm8990_dapm_rxvoice_controls[] = {
  494. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8990_INPUT_MIXER5, WM8990_LR4BVOL_SHIFT,
  495. WM8990_LR4BVOL_MASK, 0, in_mix_tlv),
  496. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8990_INPUT_MIXER6, WM8990_RL4BVOL_SHIFT,
  497. WM8990_RL4BVOL_MASK, 0, in_mix_tlv),
  498. };
  499. /* LOMIX */
  500. static const struct snd_kcontrol_new wm8990_dapm_lomix_controls[] = {
  501. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  502. WM8990_LRBLO_BIT, 1, 0),
  503. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  504. WM8990_LLBLO_BIT, 1, 0),
  505. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  506. WM8990_LRI3LO_BIT, 1, 0),
  507. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  508. WM8990_LLI3LO_BIT, 1, 0),
  509. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  510. WM8990_LR12LO_BIT, 1, 0),
  511. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  512. WM8990_LL12LO_BIT, 1, 0),
  513. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8990_OUTPUT_MIXER1,
  514. WM8990_LDLO_BIT, 1, 0),
  515. };
  516. /* ROMIX */
  517. static const struct snd_kcontrol_new wm8990_dapm_romix_controls[] = {
  518. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  519. WM8990_RLBRO_BIT, 1, 0),
  520. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  521. WM8990_RRBRO_BIT, 1, 0),
  522. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  523. WM8990_RLI3RO_BIT, 1, 0),
  524. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  525. WM8990_RRI3RO_BIT, 1, 0),
  526. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  527. WM8990_RL12RO_BIT, 1, 0),
  528. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  529. WM8990_RR12RO_BIT, 1, 0),
  530. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8990_OUTPUT_MIXER2,
  531. WM8990_RDRO_BIT, 1, 0),
  532. };
  533. /* LONMIX */
  534. static const struct snd_kcontrol_new wm8990_dapm_lonmix_controls[] = {
  535. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  536. WM8990_LLOPGALON_BIT, 1, 0),
  537. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER1,
  538. WM8990_LROPGALON_BIT, 1, 0),
  539. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8990_LINE_MIXER1,
  540. WM8990_LOPLON_BIT, 1, 0),
  541. };
  542. /* LOPMIX */
  543. static const struct snd_kcontrol_new wm8990_dapm_lopmix_controls[] = {
  544. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER1,
  545. WM8990_LR12LOP_BIT, 1, 0),
  546. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER1,
  547. WM8990_LL12LOP_BIT, 1, 0),
  548. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  549. WM8990_LLOPGALOP_BIT, 1, 0),
  550. };
  551. /* RONMIX */
  552. static const struct snd_kcontrol_new wm8990_dapm_ronmix_controls[] = {
  553. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  554. WM8990_RROPGARON_BIT, 1, 0),
  555. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER2,
  556. WM8990_RLOPGARON_BIT, 1, 0),
  557. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8990_LINE_MIXER2,
  558. WM8990_ROPRON_BIT, 1, 0),
  559. };
  560. /* ROPMIX */
  561. static const struct snd_kcontrol_new wm8990_dapm_ropmix_controls[] = {
  562. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER2,
  563. WM8990_RL12ROP_BIT, 1, 0),
  564. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER2,
  565. WM8990_RR12ROP_BIT, 1, 0),
  566. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  567. WM8990_RROPGAROP_BIT, 1, 0),
  568. };
  569. /* OUT3MIX */
  570. static const struct snd_kcontrol_new wm8990_dapm_out3mix_controls[] = {
  571. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  572. WM8990_LI4O3_BIT, 1, 0),
  573. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8990_OUT3_4_MIXER,
  574. WM8990_LPGAO3_BIT, 1, 0),
  575. };
  576. /* OUT4MIX */
  577. static const struct snd_kcontrol_new wm8990_dapm_out4mix_controls[] = {
  578. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8990_OUT3_4_MIXER,
  579. WM8990_RPGAO4_BIT, 1, 0),
  580. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  581. WM8990_RI4O4_BIT, 1, 0),
  582. };
  583. /* SPKMIX */
  584. static const struct snd_kcontrol_new wm8990_dapm_spkmix_controls[] = {
  585. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  586. WM8990_LI2SPK_BIT, 1, 0),
  587. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8990_SPEAKER_MIXER,
  588. WM8990_LB2SPK_BIT, 1, 0),
  589. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  590. WM8990_LOPGASPK_BIT, 1, 0),
  591. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8990_SPEAKER_MIXER,
  592. WM8990_LDSPK_BIT, 1, 0),
  593. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8990_SPEAKER_MIXER,
  594. WM8990_RDSPK_BIT, 1, 0),
  595. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  596. WM8990_ROPGASPK_BIT, 1, 0),
  597. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8990_SPEAKER_MIXER,
  598. WM8990_RL12ROP_BIT, 1, 0),
  599. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  600. WM8990_RI2SPK_BIT, 1, 0),
  601. };
  602. static const struct snd_soc_dapm_widget wm8990_dapm_widgets[] = {
  603. /* Input Side */
  604. /* Input Lines */
  605. SND_SOC_DAPM_INPUT("LIN1"),
  606. SND_SOC_DAPM_INPUT("LIN2"),
  607. SND_SOC_DAPM_INPUT("LIN3"),
  608. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  609. SND_SOC_DAPM_INPUT("RIN3"),
  610. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  611. SND_SOC_DAPM_INPUT("RIN1"),
  612. SND_SOC_DAPM_INPUT("RIN2"),
  613. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  614. /* DACs */
  615. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8990_POWER_MANAGEMENT_2,
  616. WM8990_ADCL_ENA_BIT, 0),
  617. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8990_POWER_MANAGEMENT_2,
  618. WM8990_ADCR_ENA_BIT, 0),
  619. /* Input PGAs */
  620. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN12_ENA_BIT,
  621. 0, &wm8990_dapm_lin12_pga_controls[0],
  622. ARRAY_SIZE(wm8990_dapm_lin12_pga_controls)),
  623. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN34_ENA_BIT,
  624. 0, &wm8990_dapm_lin34_pga_controls[0],
  625. ARRAY_SIZE(wm8990_dapm_lin34_pga_controls)),
  626. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN12_ENA_BIT,
  627. 0, &wm8990_dapm_rin12_pga_controls[0],
  628. ARRAY_SIZE(wm8990_dapm_rin12_pga_controls)),
  629. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN34_ENA_BIT,
  630. 0, &wm8990_dapm_rin34_pga_controls[0],
  631. ARRAY_SIZE(wm8990_dapm_rin34_pga_controls)),
  632. /* INMIXL */
  633. SND_SOC_DAPM_MIXER_E("INMIXL", WM8990_INTDRIVBITS, WM8990_INMIXL_PWR_BIT, 0,
  634. &wm8990_dapm_inmixl_controls[0],
  635. ARRAY_SIZE(wm8990_dapm_inmixl_controls),
  636. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  637. /* AINLMUX */
  638. SND_SOC_DAPM_MUX_E("AILNMUX", WM8990_INTDRIVBITS, WM8990_AINLMUX_PWR_BIT, 0,
  639. &wm8990_dapm_ainlmux_controls, inmixer_event,
  640. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  641. /* INMIXR */
  642. SND_SOC_DAPM_MIXER_E("INMIXR", WM8990_INTDRIVBITS, WM8990_INMIXR_PWR_BIT, 0,
  643. &wm8990_dapm_inmixr_controls[0],
  644. ARRAY_SIZE(wm8990_dapm_inmixr_controls),
  645. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  646. /* AINRMUX */
  647. SND_SOC_DAPM_MUX_E("AIRNMUX", WM8990_INTDRIVBITS, WM8990_AINRMUX_PWR_BIT, 0,
  648. &wm8990_dapm_ainrmux_controls, inmixer_event,
  649. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  650. /* Output Side */
  651. /* DACs */
  652. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8990_POWER_MANAGEMENT_3,
  653. WM8990_DACL_ENA_BIT, 0),
  654. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8990_POWER_MANAGEMENT_3,
  655. WM8990_DACR_ENA_BIT, 0),
  656. /* LOMIX */
  657. SND_SOC_DAPM_MIXER_E("LOMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOMIX_ENA_BIT,
  658. 0, &wm8990_dapm_lomix_controls[0],
  659. ARRAY_SIZE(wm8990_dapm_lomix_controls),
  660. outmixer_event, SND_SOC_DAPM_PRE_REG),
  661. /* LONMIX */
  662. SND_SOC_DAPM_MIXER("LONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LON_ENA_BIT, 0,
  663. &wm8990_dapm_lonmix_controls[0],
  664. ARRAY_SIZE(wm8990_dapm_lonmix_controls)),
  665. /* LOPMIX */
  666. SND_SOC_DAPM_MIXER("LOPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOP_ENA_BIT, 0,
  667. &wm8990_dapm_lopmix_controls[0],
  668. ARRAY_SIZE(wm8990_dapm_lopmix_controls)),
  669. /* OUT3MIX */
  670. SND_SOC_DAPM_MIXER("OUT3MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT3_ENA_BIT, 0,
  671. &wm8990_dapm_out3mix_controls[0],
  672. ARRAY_SIZE(wm8990_dapm_out3mix_controls)),
  673. /* SPKMIX */
  674. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8990_POWER_MANAGEMENT_1, WM8990_SPK_ENA_BIT, 0,
  675. &wm8990_dapm_spkmix_controls[0],
  676. ARRAY_SIZE(wm8990_dapm_spkmix_controls), outmixer_event,
  677. SND_SOC_DAPM_PRE_REG),
  678. /* OUT4MIX */
  679. SND_SOC_DAPM_MIXER("OUT4MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT4_ENA_BIT, 0,
  680. &wm8990_dapm_out4mix_controls[0],
  681. ARRAY_SIZE(wm8990_dapm_out4mix_controls)),
  682. /* ROPMIX */
  683. SND_SOC_DAPM_MIXER("ROPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROP_ENA_BIT, 0,
  684. &wm8990_dapm_ropmix_controls[0],
  685. ARRAY_SIZE(wm8990_dapm_ropmix_controls)),
  686. /* RONMIX */
  687. SND_SOC_DAPM_MIXER("RONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_RON_ENA_BIT, 0,
  688. &wm8990_dapm_ronmix_controls[0],
  689. ARRAY_SIZE(wm8990_dapm_ronmix_controls)),
  690. /* ROMIX */
  691. SND_SOC_DAPM_MIXER_E("ROMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROMIX_ENA_BIT,
  692. 0, &wm8990_dapm_romix_controls[0],
  693. ARRAY_SIZE(wm8990_dapm_romix_controls),
  694. outmixer_event, SND_SOC_DAPM_PRE_REG),
  695. /* LOUT PGA */
  696. SND_SOC_DAPM_PGA("LOUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_LOUT_ENA_BIT, 0,
  697. NULL, 0),
  698. /* ROUT PGA */
  699. SND_SOC_DAPM_PGA("ROUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_ROUT_ENA_BIT, 0,
  700. NULL, 0),
  701. /* LOPGA */
  702. SND_SOC_DAPM_PGA("LOPGA", WM8990_POWER_MANAGEMENT_3, WM8990_LOPGA_ENA_BIT, 0,
  703. NULL, 0),
  704. /* ROPGA */
  705. SND_SOC_DAPM_PGA("ROPGA", WM8990_POWER_MANAGEMENT_3, WM8990_ROPGA_ENA_BIT, 0,
  706. NULL, 0),
  707. /* MICBIAS */
  708. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8990_POWER_MANAGEMENT_1,
  709. WM8990_MICBIAS_ENA_BIT, 0),
  710. SND_SOC_DAPM_OUTPUT("LON"),
  711. SND_SOC_DAPM_OUTPUT("LOP"),
  712. SND_SOC_DAPM_OUTPUT("OUT3"),
  713. SND_SOC_DAPM_OUTPUT("LOUT"),
  714. SND_SOC_DAPM_OUTPUT("SPKN"),
  715. SND_SOC_DAPM_OUTPUT("SPKP"),
  716. SND_SOC_DAPM_OUTPUT("ROUT"),
  717. SND_SOC_DAPM_OUTPUT("OUT4"),
  718. SND_SOC_DAPM_OUTPUT("ROP"),
  719. SND_SOC_DAPM_OUTPUT("RON"),
  720. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  721. };
  722. static const struct snd_soc_dapm_route audio_map[] = {
  723. /* Make DACs turn on when playing even if not mixed into any outputs */
  724. {"Internal DAC Sink", NULL, "Left DAC"},
  725. {"Internal DAC Sink", NULL, "Right DAC"},
  726. /* Make ADCs turn on when recording even if not mixed from any inputs */
  727. {"Left ADC", NULL, "Internal ADC Source"},
  728. {"Right ADC", NULL, "Internal ADC Source"},
  729. /* Input Side */
  730. /* LIN12 PGA */
  731. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  732. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  733. /* LIN34 PGA */
  734. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  735. {"LIN34 PGA", "LIN4 Switch", "LIN4"},
  736. /* INMIXL */
  737. {"INMIXL", "Record Left Volume", "LOMIX"},
  738. {"INMIXL", "LIN2 Volume", "LIN2"},
  739. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  740. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  741. /* AILNMUX */
  742. {"AILNMUX", "INMIXL Mix", "INMIXL"},
  743. {"AILNMUX", "DIFFINL Mix", "LIN12PGA"},
  744. {"AILNMUX", "DIFFINL Mix", "LIN34PGA"},
  745. {"AILNMUX", "RXVOICE Mix", "LIN4/RXN"},
  746. {"AILNMUX", "RXVOICE Mix", "RIN4/RXP"},
  747. /* ADC */
  748. {"Left ADC", NULL, "AILNMUX"},
  749. /* RIN12 PGA */
  750. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  751. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  752. /* RIN34 PGA */
  753. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  754. {"RIN34 PGA", "RIN4 Switch", "RIN4"},
  755. /* INMIXL */
  756. {"INMIXR", "Record Right Volume", "ROMIX"},
  757. {"INMIXR", "RIN2 Volume", "RIN2"},
  758. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  759. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  760. /* AIRNMUX */
  761. {"AIRNMUX", "INMIXR Mix", "INMIXR"},
  762. {"AIRNMUX", "DIFFINR Mix", "RIN12PGA"},
  763. {"AIRNMUX", "DIFFINR Mix", "RIN34PGA"},
  764. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXN"},
  765. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXP"},
  766. /* ADC */
  767. {"Right ADC", NULL, "AIRNMUX"},
  768. /* LOMIX */
  769. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  770. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  771. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  772. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  773. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
  774. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
  775. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  776. /* ROMIX */
  777. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  778. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  779. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  780. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  781. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
  782. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
  783. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  784. /* SPKMIX */
  785. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  786. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  787. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
  788. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
  789. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  790. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  791. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  792. {"SPKMIX", "SPKMIX Left DAC Switch", "Right DAC"},
  793. /* LONMIX */
  794. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  795. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  796. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  797. /* LOPMIX */
  798. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  799. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  800. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  801. /* OUT3MIX */
  802. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXP"},
  803. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  804. /* OUT4MIX */
  805. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  806. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  807. /* RONMIX */
  808. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  809. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  810. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  811. /* ROPMIX */
  812. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  813. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  814. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  815. /* Out Mixer PGAs */
  816. {"LOPGA", NULL, "LOMIX"},
  817. {"ROPGA", NULL, "ROMIX"},
  818. {"LOUT PGA", NULL, "LOMIX"},
  819. {"ROUT PGA", NULL, "ROMIX"},
  820. /* Output Pins */
  821. {"LON", NULL, "LONMIX"},
  822. {"LOP", NULL, "LOPMIX"},
  823. {"OUT", NULL, "OUT3MIX"},
  824. {"LOUT", NULL, "LOUT PGA"},
  825. {"SPKN", NULL, "SPKMIX"},
  826. {"ROUT", NULL, "ROUT PGA"},
  827. {"OUT4", NULL, "OUT4MIX"},
  828. {"ROP", NULL, "ROPMIX"},
  829. {"RON", NULL, "RONMIX"},
  830. };
  831. static int wm8990_add_widgets(struct snd_soc_codec *codec)
  832. {
  833. snd_soc_dapm_new_controls(codec, wm8990_dapm_widgets,
  834. ARRAY_SIZE(wm8990_dapm_widgets));
  835. /* set up the WM8990 audio map */
  836. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  837. snd_soc_dapm_new_widgets(codec);
  838. return 0;
  839. }
  840. /* PLL divisors */
  841. struct _pll_div {
  842. u32 div2;
  843. u32 n;
  844. u32 k;
  845. };
  846. /* The size in bits of the pll divide multiplied by 10
  847. * to allow rounding later */
  848. #define FIXED_PLL_SIZE ((1 << 16) * 10)
  849. static void pll_factors(struct _pll_div *pll_div, unsigned int target,
  850. unsigned int source)
  851. {
  852. u64 Kpart;
  853. unsigned int K, Ndiv, Nmod;
  854. Ndiv = target / source;
  855. if (Ndiv < 6) {
  856. source >>= 1;
  857. pll_div->div2 = 1;
  858. Ndiv = target / source;
  859. } else
  860. pll_div->div2 = 0;
  861. if ((Ndiv < 6) || (Ndiv > 12))
  862. printk(KERN_WARNING
  863. "WM8990 N value outwith recommended range! N = %d\n", Ndiv);
  864. pll_div->n = Ndiv;
  865. Nmod = target % source;
  866. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  867. do_div(Kpart, source);
  868. K = Kpart & 0xFFFFFFFF;
  869. /* Check if we need to round */
  870. if ((K % 10) >= 5)
  871. K += 5;
  872. /* Move down to proper range now rounding is done */
  873. K /= 10;
  874. pll_div->k = K;
  875. }
  876. static int wm8990_set_dai_pll(struct snd_soc_dai *codec_dai,
  877. int pll_id, unsigned int freq_in, unsigned int freq_out)
  878. {
  879. u16 reg;
  880. struct snd_soc_codec *codec = codec_dai->codec;
  881. struct _pll_div pll_div;
  882. if (freq_in && freq_out) {
  883. pll_factors(&pll_div, freq_out * 4, freq_in);
  884. /* Turn on PLL */
  885. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  886. reg |= WM8990_PLL_ENA;
  887. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  888. /* sysclk comes from PLL */
  889. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2);
  890. wm8990_write(codec, WM8990_CLOCKING_2, reg | WM8990_SYSCLK_SRC);
  891. /* set up N , fractional mode and pre-divisor if neccessary */
  892. wm8990_write(codec, WM8990_PLL1, pll_div.n | WM8990_SDM |
  893. (pll_div.div2?WM8990_PRESCALE:0));
  894. wm8990_write(codec, WM8990_PLL2, (u8)(pll_div.k>>8));
  895. wm8990_write(codec, WM8990_PLL3, (u8)(pll_div.k & 0xFF));
  896. } else {
  897. /* Turn on PLL */
  898. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  899. reg &= ~WM8990_PLL_ENA;
  900. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  901. }
  902. return 0;
  903. }
  904. /*
  905. * Clock after PLL and dividers
  906. */
  907. static int wm8990_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  908. int clk_id, unsigned int freq, int dir)
  909. {
  910. struct snd_soc_codec *codec = codec_dai->codec;
  911. struct wm8990_priv *wm8990 = codec->private_data;
  912. wm8990->sysclk = freq;
  913. return 0;
  914. }
  915. /*
  916. * Set's ADC and Voice DAC format.
  917. */
  918. static int wm8990_set_dai_fmt(struct snd_soc_dai *codec_dai,
  919. unsigned int fmt)
  920. {
  921. struct snd_soc_codec *codec = codec_dai->codec;
  922. u16 audio1, audio3;
  923. audio1 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_1);
  924. audio3 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_3);
  925. /* set master/slave audio interface */
  926. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  927. case SND_SOC_DAIFMT_CBS_CFS:
  928. audio3 &= ~WM8990_AIF_MSTR1;
  929. break;
  930. case SND_SOC_DAIFMT_CBM_CFM:
  931. audio3 |= WM8990_AIF_MSTR1;
  932. break;
  933. default:
  934. return -EINVAL;
  935. }
  936. audio1 &= ~WM8990_AIF_FMT_MASK;
  937. /* interface format */
  938. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  939. case SND_SOC_DAIFMT_I2S:
  940. audio1 |= WM8990_AIF_TMF_I2S;
  941. audio1 &= ~WM8990_AIF_LRCLK_INV;
  942. break;
  943. case SND_SOC_DAIFMT_RIGHT_J:
  944. audio1 |= WM8990_AIF_TMF_RIGHTJ;
  945. audio1 &= ~WM8990_AIF_LRCLK_INV;
  946. break;
  947. case SND_SOC_DAIFMT_LEFT_J:
  948. audio1 |= WM8990_AIF_TMF_LEFTJ;
  949. audio1 &= ~WM8990_AIF_LRCLK_INV;
  950. break;
  951. case SND_SOC_DAIFMT_DSP_A:
  952. audio1 |= WM8990_AIF_TMF_DSP;
  953. audio1 &= ~WM8990_AIF_LRCLK_INV;
  954. break;
  955. case SND_SOC_DAIFMT_DSP_B:
  956. audio1 |= WM8990_AIF_TMF_DSP | WM8990_AIF_LRCLK_INV;
  957. break;
  958. default:
  959. return -EINVAL;
  960. }
  961. wm8990_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  962. wm8990_write(codec, WM8990_AUDIO_INTERFACE_3, audio3);
  963. return 0;
  964. }
  965. static int wm8990_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  966. int div_id, int div)
  967. {
  968. struct snd_soc_codec *codec = codec_dai->codec;
  969. u16 reg;
  970. switch (div_id) {
  971. case WM8990_MCLK_DIV:
  972. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  973. ~WM8990_MCLK_DIV_MASK;
  974. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  975. break;
  976. case WM8990_DACCLK_DIV:
  977. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  978. ~WM8990_DAC_CLKDIV_MASK;
  979. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  980. break;
  981. case WM8990_ADCCLK_DIV:
  982. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  983. ~WM8990_ADC_CLKDIV_MASK;
  984. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  985. break;
  986. case WM8990_BCLK_DIV:
  987. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_1) &
  988. ~WM8990_BCLK_DIV_MASK;
  989. wm8990_write(codec, WM8990_CLOCKING_1, reg | div);
  990. break;
  991. default:
  992. return -EINVAL;
  993. }
  994. return 0;
  995. }
  996. /*
  997. * Set PCM DAI bit size and sample rate.
  998. */
  999. static int wm8990_hw_params(struct snd_pcm_substream *substream,
  1000. struct snd_pcm_hw_params *params)
  1001. {
  1002. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1003. struct snd_soc_device *socdev = rtd->socdev;
  1004. struct snd_soc_codec *codec = socdev->codec;
  1005. u16 audio1 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_1);
  1006. audio1 &= ~WM8990_AIF_WL_MASK;
  1007. /* bit size */
  1008. switch (params_format(params)) {
  1009. case SNDRV_PCM_FORMAT_S16_LE:
  1010. break;
  1011. case SNDRV_PCM_FORMAT_S20_3LE:
  1012. audio1 |= WM8990_AIF_WL_20BITS;
  1013. break;
  1014. case SNDRV_PCM_FORMAT_S24_LE:
  1015. audio1 |= WM8990_AIF_WL_24BITS;
  1016. break;
  1017. case SNDRV_PCM_FORMAT_S32_LE:
  1018. audio1 |= WM8990_AIF_WL_32BITS;
  1019. break;
  1020. }
  1021. wm8990_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  1022. return 0;
  1023. }
  1024. static int wm8990_mute(struct snd_soc_dai *dai, int mute)
  1025. {
  1026. struct snd_soc_codec *codec = dai->codec;
  1027. u16 val;
  1028. val = wm8990_read_reg_cache(codec, WM8990_DAC_CTRL) & ~WM8990_DAC_MUTE;
  1029. if (mute)
  1030. wm8990_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  1031. else
  1032. wm8990_write(codec, WM8990_DAC_CTRL, val);
  1033. return 0;
  1034. }
  1035. static int wm8990_set_bias_level(struct snd_soc_codec *codec,
  1036. enum snd_soc_bias_level level)
  1037. {
  1038. u16 val;
  1039. switch (level) {
  1040. case SND_SOC_BIAS_ON:
  1041. break;
  1042. case SND_SOC_BIAS_PREPARE:
  1043. break;
  1044. case SND_SOC_BIAS_STANDBY:
  1045. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  1046. /* Enable all output discharge bits */
  1047. wm8990_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1048. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1049. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1050. WM8990_DIS_ROUT);
  1051. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  1052. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1053. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1054. WM8990_VMIDTOG);
  1055. /* Delay to allow output caps to discharge */
  1056. msleep(msecs_to_jiffies(300));
  1057. /* Disable VMIDTOG */
  1058. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1059. WM8990_BUFDCOPEN | WM8990_POBCTRL);
  1060. /* disable all output discharge bits */
  1061. wm8990_write(codec, WM8990_ANTIPOP1, 0);
  1062. /* Enable outputs */
  1063. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1b00);
  1064. msleep(msecs_to_jiffies(50));
  1065. /* Enable VMID at 2x50k */
  1066. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f02);
  1067. msleep(msecs_to_jiffies(100));
  1068. /* Enable VREF */
  1069. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1070. msleep(msecs_to_jiffies(600));
  1071. /* Enable BUFIOEN */
  1072. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1073. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1074. WM8990_BUFIOEN);
  1075. /* Disable outputs */
  1076. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x3);
  1077. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1078. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_BUFIOEN);
  1079. } else {
  1080. /* ON -> standby */
  1081. }
  1082. break;
  1083. case SND_SOC_BIAS_OFF:
  1084. /* Enable POBCTRL and SOFT_ST */
  1085. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1086. WM8990_POBCTRL | WM8990_BUFIOEN);
  1087. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1088. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1089. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1090. WM8990_BUFIOEN);
  1091. /* mute DAC */
  1092. val = wm8990_read_reg_cache(codec, WM8990_DAC_CTRL);
  1093. wm8990_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  1094. /* Enable any disabled outputs */
  1095. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1096. /* Disable VMID */
  1097. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f01);
  1098. msleep(msecs_to_jiffies(300));
  1099. /* Enable all output discharge bits */
  1100. wm8990_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1101. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1102. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1103. WM8990_DIS_ROUT);
  1104. /* Disable VREF */
  1105. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x0);
  1106. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1107. wm8990_write(codec, WM8990_ANTIPOP2, 0x0);
  1108. break;
  1109. }
  1110. codec->bias_level = level;
  1111. return 0;
  1112. }
  1113. #define WM8990_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
  1114. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
  1115. SNDRV_PCM_RATE_48000)
  1116. #define WM8990_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1117. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1118. /*
  1119. * The WM8990 supports 2 different and mutually exclusive DAI
  1120. * configurations.
  1121. *
  1122. * 1. ADC/DAC on Primary Interface
  1123. * 2. ADC on Primary Interface/DAC on secondary
  1124. */
  1125. struct snd_soc_dai wm8990_dai = {
  1126. /* ADC/DAC on primary */
  1127. .name = "WM8990 ADC/DAC Primary",
  1128. .id = 1,
  1129. .playback = {
  1130. .stream_name = "Playback",
  1131. .channels_min = 1,
  1132. .channels_max = 2,
  1133. .rates = WM8990_RATES,
  1134. .formats = WM8990_FORMATS,},
  1135. .capture = {
  1136. .stream_name = "Capture",
  1137. .channels_min = 1,
  1138. .channels_max = 2,
  1139. .rates = WM8990_RATES,
  1140. .formats = WM8990_FORMATS,},
  1141. .ops = {
  1142. .hw_params = wm8990_hw_params,},
  1143. .dai_ops = {
  1144. .digital_mute = wm8990_mute,
  1145. .set_fmt = wm8990_set_dai_fmt,
  1146. .set_clkdiv = wm8990_set_dai_clkdiv,
  1147. .set_pll = wm8990_set_dai_pll,
  1148. .set_sysclk = wm8990_set_dai_sysclk,
  1149. },
  1150. };
  1151. EXPORT_SYMBOL_GPL(wm8990_dai);
  1152. static int wm8990_suspend(struct platform_device *pdev, pm_message_t state)
  1153. {
  1154. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1155. struct snd_soc_codec *codec = socdev->codec;
  1156. /* we only need to suspend if we are a valid card */
  1157. if (!codec->card)
  1158. return 0;
  1159. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1160. return 0;
  1161. }
  1162. static int wm8990_resume(struct platform_device *pdev)
  1163. {
  1164. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1165. struct snd_soc_codec *codec = socdev->codec;
  1166. int i;
  1167. u8 data[2];
  1168. u16 *cache = codec->reg_cache;
  1169. /* we only need to resume if we are a valid card */
  1170. if (!codec->card)
  1171. return 0;
  1172. /* Sync reg_cache with the hardware */
  1173. for (i = 0; i < ARRAY_SIZE(wm8990_reg); i++) {
  1174. if (i + 1 == WM8990_RESET)
  1175. continue;
  1176. data[0] = ((i + 1) << 1) | ((cache[i] >> 8) & 0x0001);
  1177. data[1] = cache[i] & 0x00ff;
  1178. codec->hw_write(codec->control_data, data, 2);
  1179. }
  1180. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1181. return 0;
  1182. }
  1183. /*
  1184. * initialise the WM8990 driver
  1185. * register the mixer and dsp interfaces with the kernel
  1186. */
  1187. static int wm8990_init(struct snd_soc_device *socdev)
  1188. {
  1189. struct snd_soc_codec *codec = socdev->codec;
  1190. u16 reg;
  1191. int ret = 0;
  1192. codec->name = "WM8990";
  1193. codec->owner = THIS_MODULE;
  1194. codec->read = wm8990_read_reg_cache;
  1195. codec->write = wm8990_write;
  1196. codec->set_bias_level = wm8990_set_bias_level;
  1197. codec->dai = &wm8990_dai;
  1198. codec->num_dai = 2;
  1199. codec->reg_cache_size = ARRAY_SIZE(wm8990_reg);
  1200. codec->reg_cache = kmemdup(wm8990_reg, sizeof(wm8990_reg), GFP_KERNEL);
  1201. if (codec->reg_cache == NULL)
  1202. return -ENOMEM;
  1203. wm8990_reset(codec);
  1204. /* register pcms */
  1205. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1206. if (ret < 0) {
  1207. printk(KERN_ERR "wm8990: failed to create pcms\n");
  1208. goto pcm_err;
  1209. }
  1210. /* charge output caps */
  1211. codec->bias_level = SND_SOC_BIAS_OFF;
  1212. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1213. reg = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_4);
  1214. wm8990_write(codec, WM8990_AUDIO_INTERFACE_4, reg | WM8990_ALRCGPIO1);
  1215. reg = wm8990_read_reg_cache(codec, WM8990_GPIO1_GPIO2) &
  1216. ~WM8990_GPIO1_SEL_MASK;
  1217. wm8990_write(codec, WM8990_GPIO1_GPIO2, reg | 1);
  1218. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  1219. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg | WM8990_OPCLK_ENA);
  1220. wm8990_write(codec, WM8990_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1221. wm8990_write(codec, WM8990_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1222. wm8990_add_controls(codec);
  1223. wm8990_add_widgets(codec);
  1224. ret = snd_soc_register_card(socdev);
  1225. if (ret < 0) {
  1226. printk(KERN_ERR "wm8990: failed to register card\n");
  1227. goto card_err;
  1228. }
  1229. return ret;
  1230. card_err:
  1231. snd_soc_free_pcms(socdev);
  1232. snd_soc_dapm_free(socdev);
  1233. pcm_err:
  1234. kfree(codec->reg_cache);
  1235. return ret;
  1236. }
  1237. /* If the i2c layer weren't so broken, we could pass this kind of data
  1238. around */
  1239. static struct snd_soc_device *wm8990_socdev;
  1240. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1241. /*
  1242. * WM891 2 wire address is determined by GPIO5
  1243. * state during powerup.
  1244. * low = 0x34
  1245. * high = 0x36
  1246. */
  1247. static unsigned short normal_i2c[] = { 0, I2C_CLIENT_END };
  1248. /* Magic definition of all other variables and things */
  1249. I2C_CLIENT_INSMOD;
  1250. static struct i2c_driver wm8990_i2c_driver;
  1251. static struct i2c_client client_template;
  1252. static int wm8990_codec_probe(struct i2c_adapter *adap, int addr, int kind)
  1253. {
  1254. struct snd_soc_device *socdev = wm8990_socdev;
  1255. struct wm8990_setup_data *setup = socdev->codec_data;
  1256. struct snd_soc_codec *codec = socdev->codec;
  1257. struct i2c_client *i2c;
  1258. int ret;
  1259. if (addr != setup->i2c_address)
  1260. return -ENODEV;
  1261. client_template.adapter = adap;
  1262. client_template.addr = addr;
  1263. i2c = kmemdup(&client_template, sizeof(client_template), GFP_KERNEL);
  1264. if (i2c == NULL) {
  1265. kfree(codec);
  1266. return -ENOMEM;
  1267. }
  1268. i2c_set_clientdata(i2c, codec);
  1269. codec->control_data = i2c;
  1270. ret = i2c_attach_client(i2c);
  1271. if (ret < 0) {
  1272. pr_err("failed to attach codec at addr %x\n", addr);
  1273. goto err;
  1274. }
  1275. ret = wm8990_init(socdev);
  1276. if (ret < 0) {
  1277. pr_err("failed to initialise WM8990\n");
  1278. goto err;
  1279. }
  1280. return ret;
  1281. err:
  1282. kfree(codec);
  1283. kfree(i2c);
  1284. return ret;
  1285. }
  1286. static int wm8990_i2c_detach(struct i2c_client *client)
  1287. {
  1288. struct snd_soc_codec *codec = i2c_get_clientdata(client);
  1289. i2c_detach_client(client);
  1290. kfree(codec->reg_cache);
  1291. kfree(client);
  1292. return 0;
  1293. }
  1294. static int wm8990_i2c_attach(struct i2c_adapter *adap)
  1295. {
  1296. return i2c_probe(adap, &addr_data, wm8990_codec_probe);
  1297. }
  1298. static struct i2c_driver wm8990_i2c_driver = {
  1299. .driver = {
  1300. .name = "WM8990 I2C Codec",
  1301. .owner = THIS_MODULE,
  1302. },
  1303. .attach_adapter = wm8990_i2c_attach,
  1304. .detach_client = wm8990_i2c_detach,
  1305. .command = NULL,
  1306. };
  1307. static struct i2c_client client_template = {
  1308. .name = "WM8990",
  1309. .driver = &wm8990_i2c_driver,
  1310. };
  1311. #endif
  1312. static int wm8990_probe(struct platform_device *pdev)
  1313. {
  1314. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1315. struct wm8990_setup_data *setup;
  1316. struct snd_soc_codec *codec;
  1317. struct wm8990_priv *wm8990;
  1318. int ret = 0;
  1319. pr_info("WM8990 Audio Codec %s\n", WM8990_VERSION);
  1320. setup = socdev->codec_data;
  1321. codec = kzalloc(sizeof(struct snd_soc_codec), GFP_KERNEL);
  1322. if (codec == NULL)
  1323. return -ENOMEM;
  1324. wm8990 = kzalloc(sizeof(struct wm8990_priv), GFP_KERNEL);
  1325. if (wm8990 == NULL) {
  1326. kfree(codec);
  1327. return -ENOMEM;
  1328. }
  1329. codec->private_data = wm8990;
  1330. socdev->codec = codec;
  1331. mutex_init(&codec->mutex);
  1332. INIT_LIST_HEAD(&codec->dapm_widgets);
  1333. INIT_LIST_HEAD(&codec->dapm_paths);
  1334. wm8990_socdev = socdev;
  1335. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1336. if (setup->i2c_address) {
  1337. normal_i2c[0] = setup->i2c_address;
  1338. codec->hw_write = (hw_write_t)i2c_master_send;
  1339. ret = i2c_add_driver(&wm8990_i2c_driver);
  1340. if (ret != 0)
  1341. printk(KERN_ERR "can't add i2c driver");
  1342. }
  1343. #else
  1344. /* Add other interfaces here */
  1345. #endif
  1346. return ret;
  1347. }
  1348. /* power down chip */
  1349. static int wm8990_remove(struct platform_device *pdev)
  1350. {
  1351. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1352. struct snd_soc_codec *codec = socdev->codec;
  1353. if (codec->control_data)
  1354. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1355. snd_soc_free_pcms(socdev);
  1356. snd_soc_dapm_free(socdev);
  1357. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1358. i2c_del_driver(&wm8990_i2c_driver);
  1359. #endif
  1360. kfree(codec->private_data);
  1361. kfree(codec);
  1362. return 0;
  1363. }
  1364. struct snd_soc_codec_device soc_codec_dev_wm8990 = {
  1365. .probe = wm8990_probe,
  1366. .remove = wm8990_remove,
  1367. .suspend = wm8990_suspend,
  1368. .resume = wm8990_resume,
  1369. };
  1370. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8990);
  1371. MODULE_DESCRIPTION("ASoC WM8990 driver");
  1372. MODULE_AUTHOR("Liam Girdwood");
  1373. MODULE_LICENSE("GPL");