system.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546
  1. /*
  2. * Copyright (C) 1999 Cort Dougan <cort@cs.nmt.edu>
  3. */
  4. #ifndef _ASM_POWERPC_SYSTEM_H
  5. #define _ASM_POWERPC_SYSTEM_H
  6. #include <linux/kernel.h>
  7. #include <linux/irqflags.h>
  8. #include <asm/hw_irq.h>
  9. /*
  10. * Memory barrier.
  11. * The sync instruction guarantees that all memory accesses initiated
  12. * by this processor have been performed (with respect to all other
  13. * mechanisms that access memory). The eieio instruction is a barrier
  14. * providing an ordering (separately) for (a) cacheable stores and (b)
  15. * loads and stores to non-cacheable memory (e.g. I/O devices).
  16. *
  17. * mb() prevents loads and stores being reordered across this point.
  18. * rmb() prevents loads being reordered across this point.
  19. * wmb() prevents stores being reordered across this point.
  20. * read_barrier_depends() prevents data-dependent loads being reordered
  21. * across this point (nop on PPC).
  22. *
  23. * We have to use the sync instructions for mb(), since lwsync doesn't
  24. * order loads with respect to previous stores. Lwsync is fine for
  25. * rmb(), though. Note that rmb() actually uses a sync on 32-bit
  26. * architectures.
  27. *
  28. * For wmb(), we use sync since wmb is used in drivers to order
  29. * stores to system memory with respect to writes to the device.
  30. * However, smp_wmb() can be a lighter-weight lwsync or eieio barrier
  31. * on SMP since it is only used to order updates to system memory.
  32. */
  33. #define mb() __asm__ __volatile__ ("sync" : : : "memory")
  34. #define rmb() __asm__ __volatile__ ("sync" : : : "memory")
  35. #define wmb() __asm__ __volatile__ ("sync" : : : "memory")
  36. #define read_barrier_depends() do { } while(0)
  37. #define set_mb(var, value) do { var = value; mb(); } while (0)
  38. #ifdef __KERNEL__
  39. #define AT_VECTOR_SIZE_ARCH 6 /* entries in ARCH_DLINFO */
  40. #ifdef CONFIG_SMP
  41. #ifdef __SUBARCH_HAS_LWSYNC
  42. # define SMPWMB lwsync
  43. #else
  44. # define SMPWMB eieio
  45. #endif
  46. #define smp_mb() mb()
  47. #define smp_rmb() rmb()
  48. #define smp_wmb() __asm__ __volatile__ (__stringify(SMPWMB) : : :"memory")
  49. #define smp_read_barrier_depends() read_barrier_depends()
  50. #else
  51. #define smp_mb() barrier()
  52. #define smp_rmb() barrier()
  53. #define smp_wmb() barrier()
  54. #define smp_read_barrier_depends() do { } while(0)
  55. #endif /* CONFIG_SMP */
  56. /*
  57. * This is a barrier which prevents following instructions from being
  58. * started until the value of the argument x is known. For example, if
  59. * x is a variable loaded from memory, this prevents following
  60. * instructions from being executed until the load has been performed.
  61. */
  62. #define data_barrier(x) \
  63. asm volatile("twi 0,%0,0; isync" : : "r" (x) : "memory");
  64. struct task_struct;
  65. struct pt_regs;
  66. #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
  67. extern int (*__debugger)(struct pt_regs *regs);
  68. extern int (*__debugger_ipi)(struct pt_regs *regs);
  69. extern int (*__debugger_bpt)(struct pt_regs *regs);
  70. extern int (*__debugger_sstep)(struct pt_regs *regs);
  71. extern int (*__debugger_iabr_match)(struct pt_regs *regs);
  72. extern int (*__debugger_dabr_match)(struct pt_regs *regs);
  73. extern int (*__debugger_fault_handler)(struct pt_regs *regs);
  74. #define DEBUGGER_BOILERPLATE(__NAME) \
  75. static inline int __NAME(struct pt_regs *regs) \
  76. { \
  77. if (unlikely(__ ## __NAME)) \
  78. return __ ## __NAME(regs); \
  79. return 0; \
  80. }
  81. DEBUGGER_BOILERPLATE(debugger)
  82. DEBUGGER_BOILERPLATE(debugger_ipi)
  83. DEBUGGER_BOILERPLATE(debugger_bpt)
  84. DEBUGGER_BOILERPLATE(debugger_sstep)
  85. DEBUGGER_BOILERPLATE(debugger_iabr_match)
  86. DEBUGGER_BOILERPLATE(debugger_dabr_match)
  87. DEBUGGER_BOILERPLATE(debugger_fault_handler)
  88. #else
  89. static inline int debugger(struct pt_regs *regs) { return 0; }
  90. static inline int debugger_ipi(struct pt_regs *regs) { return 0; }
  91. static inline int debugger_bpt(struct pt_regs *regs) { return 0; }
  92. static inline int debugger_sstep(struct pt_regs *regs) { return 0; }
  93. static inline int debugger_iabr_match(struct pt_regs *regs) { return 0; }
  94. static inline int debugger_dabr_match(struct pt_regs *regs) { return 0; }
  95. static inline int debugger_fault_handler(struct pt_regs *regs) { return 0; }
  96. #endif
  97. extern int set_dabr(unsigned long dabr);
  98. extern void print_backtrace(unsigned long *);
  99. extern void show_regs(struct pt_regs * regs);
  100. extern void flush_instruction_cache(void);
  101. extern void hard_reset_now(void);
  102. extern void poweroff_now(void);
  103. #ifdef CONFIG_6xx
  104. extern long _get_L2CR(void);
  105. extern long _get_L3CR(void);
  106. extern void _set_L2CR(unsigned long);
  107. extern void _set_L3CR(unsigned long);
  108. #else
  109. #define _get_L2CR() 0L
  110. #define _get_L3CR() 0L
  111. #define _set_L2CR(val) do { } while(0)
  112. #define _set_L3CR(val) do { } while(0)
  113. #endif
  114. extern void via_cuda_init(void);
  115. extern void read_rtc_time(void);
  116. extern void pmac_find_display(void);
  117. extern void giveup_fpu(struct task_struct *);
  118. extern void disable_kernel_fp(void);
  119. extern void enable_kernel_fp(void);
  120. extern void flush_fp_to_thread(struct task_struct *);
  121. extern void enable_kernel_altivec(void);
  122. extern void giveup_altivec(struct task_struct *);
  123. extern void load_up_altivec(struct task_struct *);
  124. extern int emulate_altivec(struct pt_regs *);
  125. extern void __giveup_vsx(struct task_struct *);
  126. extern void giveup_vsx(struct task_struct *);
  127. extern void enable_kernel_spe(void);
  128. extern void giveup_spe(struct task_struct *);
  129. extern void load_up_spe(struct task_struct *);
  130. extern int fix_alignment(struct pt_regs *);
  131. extern void cvt_fd(float *from, double *to, struct thread_struct *thread);
  132. extern void cvt_df(double *from, float *to, struct thread_struct *thread);
  133. #ifndef CONFIG_SMP
  134. extern void discard_lazy_cpu_state(void);
  135. #else
  136. static inline void discard_lazy_cpu_state(void)
  137. {
  138. }
  139. #endif
  140. #ifdef CONFIG_ALTIVEC
  141. extern void flush_altivec_to_thread(struct task_struct *);
  142. #else
  143. static inline void flush_altivec_to_thread(struct task_struct *t)
  144. {
  145. }
  146. #endif
  147. #ifdef CONFIG_VSX
  148. extern void flush_vsx_to_thread(struct task_struct *);
  149. #else
  150. static inline void flush_vsx_to_thread(struct task_struct *t)
  151. {
  152. }
  153. #endif
  154. #ifdef CONFIG_SPE
  155. extern void flush_spe_to_thread(struct task_struct *);
  156. #else
  157. static inline void flush_spe_to_thread(struct task_struct *t)
  158. {
  159. }
  160. #endif
  161. extern int call_rtas(const char *, int, int, unsigned long *, ...);
  162. extern void cacheable_memzero(void *p, unsigned int nb);
  163. extern void *cacheable_memcpy(void *, const void *, unsigned int);
  164. extern int do_page_fault(struct pt_regs *, unsigned long, unsigned long);
  165. extern void bad_page_fault(struct pt_regs *, unsigned long, int);
  166. extern int die(const char *, struct pt_regs *, long);
  167. extern void _exception(int, struct pt_regs *, int, unsigned long);
  168. extern void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val);
  169. #ifdef CONFIG_BOOKE_WDT
  170. extern u32 booke_wdt_enabled;
  171. extern u32 booke_wdt_period;
  172. #endif /* CONFIG_BOOKE_WDT */
  173. struct device_node;
  174. extern void note_scsi_host(struct device_node *, void *);
  175. extern struct task_struct *__switch_to(struct task_struct *,
  176. struct task_struct *);
  177. #define switch_to(prev, next, last) ((last) = __switch_to((prev), (next)))
  178. struct thread_struct;
  179. extern struct task_struct *_switch(struct thread_struct *prev,
  180. struct thread_struct *next);
  181. extern unsigned int rtas_data;
  182. extern int mem_init_done; /* set on boot once kmalloc can be called */
  183. extern int init_bootmem_done; /* set on !NUMA once bootmem is available */
  184. extern unsigned long memory_limit;
  185. extern unsigned long klimit;
  186. extern void *alloc_maybe_bootmem(size_t size, gfp_t mask);
  187. extern void *zalloc_maybe_bootmem(size_t size, gfp_t mask);
  188. extern int powersave_nap; /* set if nap mode can be used in idle loop */
  189. /*
  190. * Atomic exchange
  191. *
  192. * Changes the memory location '*ptr' to be val and returns
  193. * the previous value stored there.
  194. */
  195. static __always_inline unsigned long
  196. __xchg_u32(volatile void *p, unsigned long val)
  197. {
  198. unsigned long prev;
  199. __asm__ __volatile__(
  200. LWSYNC_ON_SMP
  201. "1: lwarx %0,0,%2 \n"
  202. PPC405_ERR77(0,%2)
  203. " stwcx. %3,0,%2 \n\
  204. bne- 1b"
  205. ISYNC_ON_SMP
  206. : "=&r" (prev), "+m" (*(volatile unsigned int *)p)
  207. : "r" (p), "r" (val)
  208. : "cc", "memory");
  209. return prev;
  210. }
  211. /*
  212. * Atomic exchange
  213. *
  214. * Changes the memory location '*ptr' to be val and returns
  215. * the previous value stored there.
  216. */
  217. static __always_inline unsigned long
  218. __xchg_u32_local(volatile void *p, unsigned long val)
  219. {
  220. unsigned long prev;
  221. __asm__ __volatile__(
  222. "1: lwarx %0,0,%2 \n"
  223. PPC405_ERR77(0,%2)
  224. " stwcx. %3,0,%2 \n\
  225. bne- 1b"
  226. : "=&r" (prev), "+m" (*(volatile unsigned int *)p)
  227. : "r" (p), "r" (val)
  228. : "cc", "memory");
  229. return prev;
  230. }
  231. #ifdef CONFIG_PPC64
  232. static __always_inline unsigned long
  233. __xchg_u64(volatile void *p, unsigned long val)
  234. {
  235. unsigned long prev;
  236. __asm__ __volatile__(
  237. LWSYNC_ON_SMP
  238. "1: ldarx %0,0,%2 \n"
  239. PPC405_ERR77(0,%2)
  240. " stdcx. %3,0,%2 \n\
  241. bne- 1b"
  242. ISYNC_ON_SMP
  243. : "=&r" (prev), "+m" (*(volatile unsigned long *)p)
  244. : "r" (p), "r" (val)
  245. : "cc", "memory");
  246. return prev;
  247. }
  248. static __always_inline unsigned long
  249. __xchg_u64_local(volatile void *p, unsigned long val)
  250. {
  251. unsigned long prev;
  252. __asm__ __volatile__(
  253. "1: ldarx %0,0,%2 \n"
  254. PPC405_ERR77(0,%2)
  255. " stdcx. %3,0,%2 \n\
  256. bne- 1b"
  257. : "=&r" (prev), "+m" (*(volatile unsigned long *)p)
  258. : "r" (p), "r" (val)
  259. : "cc", "memory");
  260. return prev;
  261. }
  262. #endif
  263. /*
  264. * This function doesn't exist, so you'll get a linker error
  265. * if something tries to do an invalid xchg().
  266. */
  267. extern void __xchg_called_with_bad_pointer(void);
  268. static __always_inline unsigned long
  269. __xchg(volatile void *ptr, unsigned long x, unsigned int size)
  270. {
  271. switch (size) {
  272. case 4:
  273. return __xchg_u32(ptr, x);
  274. #ifdef CONFIG_PPC64
  275. case 8:
  276. return __xchg_u64(ptr, x);
  277. #endif
  278. }
  279. __xchg_called_with_bad_pointer();
  280. return x;
  281. }
  282. static __always_inline unsigned long
  283. __xchg_local(volatile void *ptr, unsigned long x, unsigned int size)
  284. {
  285. switch (size) {
  286. case 4:
  287. return __xchg_u32_local(ptr, x);
  288. #ifdef CONFIG_PPC64
  289. case 8:
  290. return __xchg_u64_local(ptr, x);
  291. #endif
  292. }
  293. __xchg_called_with_bad_pointer();
  294. return x;
  295. }
  296. #define xchg(ptr,x) \
  297. ({ \
  298. __typeof__(*(ptr)) _x_ = (x); \
  299. (__typeof__(*(ptr))) __xchg((ptr), (unsigned long)_x_, sizeof(*(ptr))); \
  300. })
  301. #define xchg_local(ptr,x) \
  302. ({ \
  303. __typeof__(*(ptr)) _x_ = (x); \
  304. (__typeof__(*(ptr))) __xchg_local((ptr), \
  305. (unsigned long)_x_, sizeof(*(ptr))); \
  306. })
  307. /*
  308. * Compare and exchange - if *p == old, set it to new,
  309. * and return the old value of *p.
  310. */
  311. #define __HAVE_ARCH_CMPXCHG 1
  312. static __always_inline unsigned long
  313. __cmpxchg_u32(volatile unsigned int *p, unsigned long old, unsigned long new)
  314. {
  315. unsigned int prev;
  316. __asm__ __volatile__ (
  317. LWSYNC_ON_SMP
  318. "1: lwarx %0,0,%2 # __cmpxchg_u32\n\
  319. cmpw 0,%0,%3\n\
  320. bne- 2f\n"
  321. PPC405_ERR77(0,%2)
  322. " stwcx. %4,0,%2\n\
  323. bne- 1b"
  324. ISYNC_ON_SMP
  325. "\n\
  326. 2:"
  327. : "=&r" (prev), "+m" (*p)
  328. : "r" (p), "r" (old), "r" (new)
  329. : "cc", "memory");
  330. return prev;
  331. }
  332. static __always_inline unsigned long
  333. __cmpxchg_u32_local(volatile unsigned int *p, unsigned long old,
  334. unsigned long new)
  335. {
  336. unsigned int prev;
  337. __asm__ __volatile__ (
  338. "1: lwarx %0,0,%2 # __cmpxchg_u32\n\
  339. cmpw 0,%0,%3\n\
  340. bne- 2f\n"
  341. PPC405_ERR77(0,%2)
  342. " stwcx. %4,0,%2\n\
  343. bne- 1b"
  344. "\n\
  345. 2:"
  346. : "=&r" (prev), "+m" (*p)
  347. : "r" (p), "r" (old), "r" (new)
  348. : "cc", "memory");
  349. return prev;
  350. }
  351. #ifdef CONFIG_PPC64
  352. static __always_inline unsigned long
  353. __cmpxchg_u64(volatile unsigned long *p, unsigned long old, unsigned long new)
  354. {
  355. unsigned long prev;
  356. __asm__ __volatile__ (
  357. LWSYNC_ON_SMP
  358. "1: ldarx %0,0,%2 # __cmpxchg_u64\n\
  359. cmpd 0,%0,%3\n\
  360. bne- 2f\n\
  361. stdcx. %4,0,%2\n\
  362. bne- 1b"
  363. ISYNC_ON_SMP
  364. "\n\
  365. 2:"
  366. : "=&r" (prev), "+m" (*p)
  367. : "r" (p), "r" (old), "r" (new)
  368. : "cc", "memory");
  369. return prev;
  370. }
  371. static __always_inline unsigned long
  372. __cmpxchg_u64_local(volatile unsigned long *p, unsigned long old,
  373. unsigned long new)
  374. {
  375. unsigned long prev;
  376. __asm__ __volatile__ (
  377. "1: ldarx %0,0,%2 # __cmpxchg_u64\n\
  378. cmpd 0,%0,%3\n\
  379. bne- 2f\n\
  380. stdcx. %4,0,%2\n\
  381. bne- 1b"
  382. "\n\
  383. 2:"
  384. : "=&r" (prev), "+m" (*p)
  385. : "r" (p), "r" (old), "r" (new)
  386. : "cc", "memory");
  387. return prev;
  388. }
  389. #endif
  390. /* This function doesn't exist, so you'll get a linker error
  391. if something tries to do an invalid cmpxchg(). */
  392. extern void __cmpxchg_called_with_bad_pointer(void);
  393. static __always_inline unsigned long
  394. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new,
  395. unsigned int size)
  396. {
  397. switch (size) {
  398. case 4:
  399. return __cmpxchg_u32(ptr, old, new);
  400. #ifdef CONFIG_PPC64
  401. case 8:
  402. return __cmpxchg_u64(ptr, old, new);
  403. #endif
  404. }
  405. __cmpxchg_called_with_bad_pointer();
  406. return old;
  407. }
  408. static __always_inline unsigned long
  409. __cmpxchg_local(volatile void *ptr, unsigned long old, unsigned long new,
  410. unsigned int size)
  411. {
  412. switch (size) {
  413. case 4:
  414. return __cmpxchg_u32_local(ptr, old, new);
  415. #ifdef CONFIG_PPC64
  416. case 8:
  417. return __cmpxchg_u64_local(ptr, old, new);
  418. #endif
  419. }
  420. __cmpxchg_called_with_bad_pointer();
  421. return old;
  422. }
  423. #define cmpxchg(ptr, o, n) \
  424. ({ \
  425. __typeof__(*(ptr)) _o_ = (o); \
  426. __typeof__(*(ptr)) _n_ = (n); \
  427. (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
  428. (unsigned long)_n_, sizeof(*(ptr))); \
  429. })
  430. #define cmpxchg_local(ptr, o, n) \
  431. ({ \
  432. __typeof__(*(ptr)) _o_ = (o); \
  433. __typeof__(*(ptr)) _n_ = (n); \
  434. (__typeof__(*(ptr))) __cmpxchg_local((ptr), (unsigned long)_o_, \
  435. (unsigned long)_n_, sizeof(*(ptr))); \
  436. })
  437. #ifdef CONFIG_PPC64
  438. /*
  439. * We handle most unaligned accesses in hardware. On the other hand
  440. * unaligned DMA can be very expensive on some ppc64 IO chips (it does
  441. * powers of 2 writes until it reaches sufficient alignment).
  442. *
  443. * Based on this we disable the IP header alignment in network drivers.
  444. * We also modify NET_SKB_PAD to be a cacheline in size, thus maintaining
  445. * cacheline alignment of buffers.
  446. */
  447. #define NET_IP_ALIGN 0
  448. #define NET_SKB_PAD L1_CACHE_BYTES
  449. #define cmpxchg64(ptr, o, n) \
  450. ({ \
  451. BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
  452. cmpxchg((ptr), (o), (n)); \
  453. })
  454. #define cmpxchg64_local(ptr, o, n) \
  455. ({ \
  456. BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
  457. cmpxchg_local((ptr), (o), (n)); \
  458. })
  459. #else
  460. #include <asm-generic/cmpxchg-local.h>
  461. #define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n))
  462. #endif
  463. #define arch_align_stack(x) (x)
  464. /* Used in very early kernel initialization. */
  465. extern unsigned long reloc_offset(void);
  466. extern unsigned long add_reloc_offset(unsigned long);
  467. extern void reloc_got2(unsigned long);
  468. #define PTRRELOC(x) ((typeof(x)) add_reloc_offset((unsigned long)(x)))
  469. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  470. extern void account_system_vtime(struct task_struct *);
  471. #endif
  472. extern struct dentry *powerpc_debugfs_root;
  473. #endif /* __KERNEL__ */
  474. #endif /* _ASM_POWERPC_SYSTEM_H */