s3fb.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210
  1. /*
  2. * linux/drivers/video/s3fb.c -- Frame buffer device driver for S3 Trio/Virge
  3. *
  4. * Copyright (c) 2006-2007 Ondrej Zajicek <santiago@crfreenet.org>
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file COPYING in the main directory of this archive for
  8. * more details.
  9. *
  10. * Code is based on David Boucher's viafb (http://davesdomain.org.uk/viafb/)
  11. * which is based on the code of neofb.
  12. */
  13. #include <linux/version.h>
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/errno.h>
  17. #include <linux/string.h>
  18. #include <linux/mm.h>
  19. #include <linux/tty.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/fb.h>
  23. #include <linux/svga.h>
  24. #include <linux/init.h>
  25. #include <linux/pci.h>
  26. #include <linux/console.h> /* Why should fb driver call console functions? because acquire_console_sem() */
  27. #include <video/vga.h>
  28. #ifdef CONFIG_MTRR
  29. #include <asm/mtrr.h>
  30. #endif
  31. struct s3fb_info {
  32. int chip, rev, mclk_freq;
  33. int mtrr_reg;
  34. struct vgastate state;
  35. struct mutex open_lock;
  36. unsigned int ref_count;
  37. u32 pseudo_palette[16];
  38. };
  39. /* ------------------------------------------------------------------------- */
  40. static const struct svga_fb_format s3fb_formats[] = {
  41. { 0, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
  42. FB_TYPE_TEXT, FB_AUX_TEXT_SVGA_STEP4, FB_VISUAL_PSEUDOCOLOR, 8, 16},
  43. { 4, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
  44. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_PSEUDOCOLOR, 8, 16},
  45. { 4, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 1,
  46. FB_TYPE_INTERLEAVED_PLANES, 1, FB_VISUAL_PSEUDOCOLOR, 8, 16},
  47. { 8, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
  48. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_PSEUDOCOLOR, 4, 8},
  49. {16, {10, 5, 0}, {5, 5, 0}, {0, 5, 0}, {0, 0, 0}, 0,
  50. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 2, 4},
  51. {16, {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0}, 0,
  52. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 2, 4},
  53. {24, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
  54. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 1, 2},
  55. {32, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
  56. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 1, 2},
  57. SVGA_FORMAT_END
  58. };
  59. static const struct svga_pll s3_pll = {3, 129, 3, 33, 0, 3,
  60. 35000, 240000, 14318};
  61. static const int s3_memsizes[] = {4096, 0, 3072, 8192, 2048, 6144, 1024, 512};
  62. static const char * const s3_names[] = {"S3 Unknown", "S3 Trio32", "S3 Trio64", "S3 Trio64V+",
  63. "S3 Trio64UV+", "S3 Trio64V2/DX", "S3 Trio64V2/GX",
  64. "S3 Plato/PX", "S3 Aurora64VP", "S3 Virge",
  65. "S3 Virge/VX", "S3 Virge/DX", "S3 Virge/GX",
  66. "S3 Virge/GX2", "S3 Virge/GX2P", "S3 Virge/GX2P"};
  67. #define CHIP_UNKNOWN 0x00
  68. #define CHIP_732_TRIO32 0x01
  69. #define CHIP_764_TRIO64 0x02
  70. #define CHIP_765_TRIO64VP 0x03
  71. #define CHIP_767_TRIO64UVP 0x04
  72. #define CHIP_775_TRIO64V2_DX 0x05
  73. #define CHIP_785_TRIO64V2_GX 0x06
  74. #define CHIP_551_PLATO_PX 0x07
  75. #define CHIP_M65_AURORA64VP 0x08
  76. #define CHIP_325_VIRGE 0x09
  77. #define CHIP_988_VIRGE_VX 0x0A
  78. #define CHIP_375_VIRGE_DX 0x0B
  79. #define CHIP_385_VIRGE_GX 0x0C
  80. #define CHIP_356_VIRGE_GX2 0x0D
  81. #define CHIP_357_VIRGE_GX2P 0x0E
  82. #define CHIP_359_VIRGE_GX2P 0x0F
  83. #define CHIP_XXX_TRIO 0x80
  84. #define CHIP_XXX_TRIO64V2_DXGX 0x81
  85. #define CHIP_XXX_VIRGE_DXGX 0x82
  86. #define CHIP_UNDECIDED_FLAG 0x80
  87. #define CHIP_MASK 0xFF
  88. /* CRT timing register sets */
  89. static const struct vga_regset s3_h_total_regs[] = {{0x00, 0, 7}, {0x5D, 0, 0}, VGA_REGSET_END};
  90. static const struct vga_regset s3_h_display_regs[] = {{0x01, 0, 7}, {0x5D, 1, 1}, VGA_REGSET_END};
  91. static const struct vga_regset s3_h_blank_start_regs[] = {{0x02, 0, 7}, {0x5D, 2, 2}, VGA_REGSET_END};
  92. static const struct vga_regset s3_h_blank_end_regs[] = {{0x03, 0, 4}, {0x05, 7, 7}, VGA_REGSET_END};
  93. static const struct vga_regset s3_h_sync_start_regs[] = {{0x04, 0, 7}, {0x5D, 4, 4}, VGA_REGSET_END};
  94. static const struct vga_regset s3_h_sync_end_regs[] = {{0x05, 0, 4}, VGA_REGSET_END};
  95. static const struct vga_regset s3_v_total_regs[] = {{0x06, 0, 7}, {0x07, 0, 0}, {0x07, 5, 5}, {0x5E, 0, 0}, VGA_REGSET_END};
  96. static const struct vga_regset s3_v_display_regs[] = {{0x12, 0, 7}, {0x07, 1, 1}, {0x07, 6, 6}, {0x5E, 1, 1}, VGA_REGSET_END};
  97. static const struct vga_regset s3_v_blank_start_regs[] = {{0x15, 0, 7}, {0x07, 3, 3}, {0x09, 5, 5}, {0x5E, 2, 2}, VGA_REGSET_END};
  98. static const struct vga_regset s3_v_blank_end_regs[] = {{0x16, 0, 7}, VGA_REGSET_END};
  99. static const struct vga_regset s3_v_sync_start_regs[] = {{0x10, 0, 7}, {0x07, 2, 2}, {0x07, 7, 7}, {0x5E, 4, 4}, VGA_REGSET_END};
  100. static const struct vga_regset s3_v_sync_end_regs[] = {{0x11, 0, 3}, VGA_REGSET_END};
  101. static const struct vga_regset s3_line_compare_regs[] = {{0x18, 0, 7}, {0x07, 4, 4}, {0x09, 6, 6}, {0x5E, 6, 6}, VGA_REGSET_END};
  102. static const struct vga_regset s3_start_address_regs[] = {{0x0d, 0, 7}, {0x0c, 0, 7}, {0x31, 4, 5}, {0x51, 0, 1}, VGA_REGSET_END};
  103. static const struct vga_regset s3_offset_regs[] = {{0x13, 0, 7}, {0x51, 4, 5}, VGA_REGSET_END}; /* set 0x43 bit 2 to 0 */
  104. static const struct svga_timing_regs s3_timing_regs = {
  105. s3_h_total_regs, s3_h_display_regs, s3_h_blank_start_regs,
  106. s3_h_blank_end_regs, s3_h_sync_start_regs, s3_h_sync_end_regs,
  107. s3_v_total_regs, s3_v_display_regs, s3_v_blank_start_regs,
  108. s3_v_blank_end_regs, s3_v_sync_start_regs, s3_v_sync_end_regs,
  109. };
  110. /* ------------------------------------------------------------------------- */
  111. /* Module parameters */
  112. static char *mode_option __devinitdata = "640x480-8@60";
  113. #ifdef CONFIG_MTRR
  114. static int mtrr __devinitdata = 1;
  115. #endif
  116. static int fasttext = 1;
  117. MODULE_AUTHOR("(c) 2006-2007 Ondrej Zajicek <santiago@crfreenet.org>");
  118. MODULE_LICENSE("GPL");
  119. MODULE_DESCRIPTION("fbdev driver for S3 Trio/Virge");
  120. module_param(mode_option, charp, 0444);
  121. MODULE_PARM_DESC(mode_option, "Default video mode ('640x480-8@60', etc)");
  122. module_param_named(mode, mode_option, charp, 0444);
  123. MODULE_PARM_DESC(mode, "Default video mode ('640x480-8@60', etc) (deprecated)");
  124. #ifdef CONFIG_MTRR
  125. module_param(mtrr, int, 0444);
  126. MODULE_PARM_DESC(mtrr, "Enable write-combining with MTRR (1=enable, 0=disable, default=1)");
  127. #endif
  128. module_param(fasttext, int, 0644);
  129. MODULE_PARM_DESC(fasttext, "Enable S3 fast text mode (1=enable, 0=disable, default=1)");
  130. /* ------------------------------------------------------------------------- */
  131. /* Set font in S3 fast text mode */
  132. static void s3fb_settile_fast(struct fb_info *info, struct fb_tilemap *map)
  133. {
  134. const u8 *font = map->data;
  135. u8 __iomem *fb = (u8 __iomem *) info->screen_base;
  136. int i, c;
  137. if ((map->width != 8) || (map->height != 16) ||
  138. (map->depth != 1) || (map->length != 256)) {
  139. printk(KERN_ERR "fb%d: unsupported font parameters: width %d, height %d, depth %d, length %d\n",
  140. info->node, map->width, map->height, map->depth, map->length);
  141. return;
  142. }
  143. fb += 2;
  144. for (i = 0; i < map->height; i++) {
  145. for (c = 0; c < map->length; c++) {
  146. fb_writeb(font[c * map->height + i], fb + c * 4);
  147. }
  148. fb += 1024;
  149. }
  150. }
  151. static struct fb_tile_ops s3fb_tile_ops = {
  152. .fb_settile = svga_settile,
  153. .fb_tilecopy = svga_tilecopy,
  154. .fb_tilefill = svga_tilefill,
  155. .fb_tileblit = svga_tileblit,
  156. .fb_tilecursor = svga_tilecursor,
  157. .fb_get_tilemax = svga_get_tilemax,
  158. };
  159. static struct fb_tile_ops s3fb_fast_tile_ops = {
  160. .fb_settile = s3fb_settile_fast,
  161. .fb_tilecopy = svga_tilecopy,
  162. .fb_tilefill = svga_tilefill,
  163. .fb_tileblit = svga_tileblit,
  164. .fb_tilecursor = svga_tilecursor,
  165. .fb_get_tilemax = svga_get_tilemax,
  166. };
  167. /* ------------------------------------------------------------------------- */
  168. /* image data is MSB-first, fb structure is MSB-first too */
  169. static inline u32 expand_color(u32 c)
  170. {
  171. return ((c & 1) | ((c & 2) << 7) | ((c & 4) << 14) | ((c & 8) << 21)) * 0xFF;
  172. }
  173. /* s3fb_iplan_imageblit silently assumes that almost everything is 8-pixel aligned */
  174. static void s3fb_iplan_imageblit(struct fb_info *info, const struct fb_image *image)
  175. {
  176. u32 fg = expand_color(image->fg_color);
  177. u32 bg = expand_color(image->bg_color);
  178. const u8 *src1, *src;
  179. u8 __iomem *dst1;
  180. u32 __iomem *dst;
  181. u32 val;
  182. int x, y;
  183. src1 = image->data;
  184. dst1 = info->screen_base + (image->dy * info->fix.line_length)
  185. + ((image->dx / 8) * 4);
  186. for (y = 0; y < image->height; y++) {
  187. src = src1;
  188. dst = (u32 __iomem *) dst1;
  189. for (x = 0; x < image->width; x += 8) {
  190. val = *(src++) * 0x01010101;
  191. val = (val & fg) | (~val & bg);
  192. fb_writel(val, dst++);
  193. }
  194. src1 += image->width / 8;
  195. dst1 += info->fix.line_length;
  196. }
  197. }
  198. /* s3fb_iplan_fillrect silently assumes that almost everything is 8-pixel aligned */
  199. static void s3fb_iplan_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
  200. {
  201. u32 fg = expand_color(rect->color);
  202. u8 __iomem *dst1;
  203. u32 __iomem *dst;
  204. int x, y;
  205. dst1 = info->screen_base + (rect->dy * info->fix.line_length)
  206. + ((rect->dx / 8) * 4);
  207. for (y = 0; y < rect->height; y++) {
  208. dst = (u32 __iomem *) dst1;
  209. for (x = 0; x < rect->width; x += 8) {
  210. fb_writel(fg, dst++);
  211. }
  212. dst1 += info->fix.line_length;
  213. }
  214. }
  215. /* image data is MSB-first, fb structure is high-nibble-in-low-byte-first */
  216. static inline u32 expand_pixel(u32 c)
  217. {
  218. return (((c & 1) << 24) | ((c & 2) << 27) | ((c & 4) << 14) | ((c & 8) << 17) |
  219. ((c & 16) << 4) | ((c & 32) << 7) | ((c & 64) >> 6) | ((c & 128) >> 3)) * 0xF;
  220. }
  221. /* s3fb_cfb4_imageblit silently assumes that almost everything is 8-pixel aligned */
  222. static void s3fb_cfb4_imageblit(struct fb_info *info, const struct fb_image *image)
  223. {
  224. u32 fg = image->fg_color * 0x11111111;
  225. u32 bg = image->bg_color * 0x11111111;
  226. const u8 *src1, *src;
  227. u8 __iomem *dst1;
  228. u32 __iomem *dst;
  229. u32 val;
  230. int x, y;
  231. src1 = image->data;
  232. dst1 = info->screen_base + (image->dy * info->fix.line_length)
  233. + ((image->dx / 8) * 4);
  234. for (y = 0; y < image->height; y++) {
  235. src = src1;
  236. dst = (u32 __iomem *) dst1;
  237. for (x = 0; x < image->width; x += 8) {
  238. val = expand_pixel(*(src++));
  239. val = (val & fg) | (~val & bg);
  240. fb_writel(val, dst++);
  241. }
  242. src1 += image->width / 8;
  243. dst1 += info->fix.line_length;
  244. }
  245. }
  246. static void s3fb_imageblit(struct fb_info *info, const struct fb_image *image)
  247. {
  248. if ((info->var.bits_per_pixel == 4) && (image->depth == 1)
  249. && ((image->width % 8) == 0) && ((image->dx % 8) == 0)) {
  250. if (info->fix.type == FB_TYPE_INTERLEAVED_PLANES)
  251. s3fb_iplan_imageblit(info, image);
  252. else
  253. s3fb_cfb4_imageblit(info, image);
  254. } else
  255. cfb_imageblit(info, image);
  256. }
  257. static void s3fb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
  258. {
  259. if ((info->var.bits_per_pixel == 4)
  260. && ((rect->width % 8) == 0) && ((rect->dx % 8) == 0)
  261. && (info->fix.type == FB_TYPE_INTERLEAVED_PLANES))
  262. s3fb_iplan_fillrect(info, rect);
  263. else
  264. cfb_fillrect(info, rect);
  265. }
  266. /* ------------------------------------------------------------------------- */
  267. static void s3_set_pixclock(struct fb_info *info, u32 pixclock)
  268. {
  269. u16 m, n, r;
  270. u8 regval;
  271. int rv;
  272. rv = svga_compute_pll(&s3_pll, 1000000000 / pixclock, &m, &n, &r, info->node);
  273. if (rv < 0) {
  274. printk(KERN_ERR "fb%d: cannot set requested pixclock, keeping old value\n", info->node);
  275. return;
  276. }
  277. /* Set VGA misc register */
  278. regval = vga_r(NULL, VGA_MIS_R);
  279. vga_w(NULL, VGA_MIS_W, regval | VGA_MIS_ENB_PLL_LOAD);
  280. /* Set S3 clock registers */
  281. vga_wseq(NULL, 0x12, ((n - 2) | (r << 5)));
  282. vga_wseq(NULL, 0x13, m - 2);
  283. udelay(1000);
  284. /* Activate clock - write 0, 1, 0 to seq/15 bit 5 */
  285. regval = vga_rseq (NULL, 0x15); /* | 0x80; */
  286. vga_wseq(NULL, 0x15, regval & ~(1<<5));
  287. vga_wseq(NULL, 0x15, regval | (1<<5));
  288. vga_wseq(NULL, 0x15, regval & ~(1<<5));
  289. }
  290. /* Open framebuffer */
  291. static int s3fb_open(struct fb_info *info, int user)
  292. {
  293. struct s3fb_info *par = info->par;
  294. mutex_lock(&(par->open_lock));
  295. if (par->ref_count == 0) {
  296. memset(&(par->state), 0, sizeof(struct vgastate));
  297. par->state.flags = VGA_SAVE_MODE | VGA_SAVE_FONTS | VGA_SAVE_CMAP;
  298. par->state.num_crtc = 0x70;
  299. par->state.num_seq = 0x20;
  300. save_vga(&(par->state));
  301. }
  302. par->ref_count++;
  303. mutex_unlock(&(par->open_lock));
  304. return 0;
  305. }
  306. /* Close framebuffer */
  307. static int s3fb_release(struct fb_info *info, int user)
  308. {
  309. struct s3fb_info *par = info->par;
  310. mutex_lock(&(par->open_lock));
  311. if (par->ref_count == 0) {
  312. mutex_unlock(&(par->open_lock));
  313. return -EINVAL;
  314. }
  315. if (par->ref_count == 1)
  316. restore_vga(&(par->state));
  317. par->ref_count--;
  318. mutex_unlock(&(par->open_lock));
  319. return 0;
  320. }
  321. /* Validate passed in var */
  322. static int s3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  323. {
  324. struct s3fb_info *par = info->par;
  325. int rv, mem, step;
  326. u16 m, n, r;
  327. /* Find appropriate format */
  328. rv = svga_match_format (s3fb_formats, var, NULL);
  329. /* 32bpp mode is not supported on VIRGE VX,
  330. 24bpp is not supported on others */
  331. if ((par->chip == CHIP_988_VIRGE_VX) ? (rv == 7) : (rv == 6))
  332. rv = -EINVAL;
  333. if (rv < 0) {
  334. printk(KERN_ERR "fb%d: unsupported mode requested\n", info->node);
  335. return rv;
  336. }
  337. /* Do not allow to have real resoulution larger than virtual */
  338. if (var->xres > var->xres_virtual)
  339. var->xres_virtual = var->xres;
  340. if (var->yres > var->yres_virtual)
  341. var->yres_virtual = var->yres;
  342. /* Round up xres_virtual to have proper alignment of lines */
  343. step = s3fb_formats[rv].xresstep - 1;
  344. var->xres_virtual = (var->xres_virtual+step) & ~step;
  345. /* Check whether have enough memory */
  346. mem = ((var->bits_per_pixel * var->xres_virtual) >> 3) * var->yres_virtual;
  347. if (mem > info->screen_size) {
  348. printk(KERN_ERR "fb%d: not enough framebuffer memory (%d kB requested , %d kB available)\n",
  349. info->node, mem >> 10, (unsigned int) (info->screen_size >> 10));
  350. return -EINVAL;
  351. }
  352. rv = svga_check_timings (&s3_timing_regs, var, info->node);
  353. if (rv < 0) {
  354. printk(KERN_ERR "fb%d: invalid timings requested\n", info->node);
  355. return rv;
  356. }
  357. rv = svga_compute_pll(&s3_pll, PICOS2KHZ(var->pixclock), &m, &n, &r,
  358. info->node);
  359. if (rv < 0) {
  360. printk(KERN_ERR "fb%d: invalid pixclock value requested\n",
  361. info->node);
  362. return rv;
  363. }
  364. return 0;
  365. }
  366. /* Set video mode from par */
  367. static int s3fb_set_par(struct fb_info *info)
  368. {
  369. struct s3fb_info *par = info->par;
  370. u32 value, mode, hmul, offset_value, screen_size, multiplex;
  371. u32 bpp = info->var.bits_per_pixel;
  372. if (bpp != 0) {
  373. info->fix.ypanstep = 1;
  374. info->fix.line_length = (info->var.xres_virtual * bpp) / 8;
  375. info->flags &= ~FBINFO_MISC_TILEBLITTING;
  376. info->tileops = NULL;
  377. /* in 4bpp supports 8p wide tiles only, any tiles otherwise */
  378. info->pixmap.blit_x = (bpp == 4) ? (1 << (8 - 1)) : (~(u32)0);
  379. info->pixmap.blit_y = ~(u32)0;
  380. offset_value = (info->var.xres_virtual * bpp) / 64;
  381. screen_size = info->var.yres_virtual * info->fix.line_length;
  382. } else {
  383. info->fix.ypanstep = 16;
  384. info->fix.line_length = 0;
  385. info->flags |= FBINFO_MISC_TILEBLITTING;
  386. info->tileops = fasttext ? &s3fb_fast_tile_ops : &s3fb_tile_ops;
  387. /* supports 8x16 tiles only */
  388. info->pixmap.blit_x = 1 << (8 - 1);
  389. info->pixmap.blit_y = 1 << (16 - 1);
  390. offset_value = info->var.xres_virtual / 16;
  391. screen_size = (info->var.xres_virtual * info->var.yres_virtual) / 64;
  392. }
  393. info->var.xoffset = 0;
  394. info->var.yoffset = 0;
  395. info->var.activate = FB_ACTIVATE_NOW;
  396. /* Unlock registers */
  397. vga_wcrt(NULL, 0x38, 0x48);
  398. vga_wcrt(NULL, 0x39, 0xA5);
  399. vga_wseq(NULL, 0x08, 0x06);
  400. svga_wcrt_mask(0x11, 0x00, 0x80);
  401. /* Blank screen and turn off sync */
  402. svga_wseq_mask(0x01, 0x20, 0x20);
  403. svga_wcrt_mask(0x17, 0x00, 0x80);
  404. /* Set default values */
  405. svga_set_default_gfx_regs();
  406. svga_set_default_atc_regs();
  407. svga_set_default_seq_regs();
  408. svga_set_default_crt_regs();
  409. svga_wcrt_multi(s3_line_compare_regs, 0xFFFFFFFF);
  410. svga_wcrt_multi(s3_start_address_regs, 0);
  411. /* S3 specific initialization */
  412. svga_wcrt_mask(0x58, 0x10, 0x10); /* enable linear framebuffer */
  413. svga_wcrt_mask(0x31, 0x08, 0x08); /* enable sequencer access to framebuffer above 256 kB */
  414. /* svga_wcrt_mask(0x33, 0x08, 0x08); */ /* DDR ? */
  415. /* svga_wcrt_mask(0x43, 0x01, 0x01); */ /* DDR ? */
  416. svga_wcrt_mask(0x33, 0x00, 0x08); /* no DDR ? */
  417. svga_wcrt_mask(0x43, 0x00, 0x01); /* no DDR ? */
  418. svga_wcrt_mask(0x5D, 0x00, 0x28); // Clear strange HSlen bits
  419. /* svga_wcrt_mask(0x58, 0x03, 0x03); */
  420. /* svga_wcrt_mask(0x53, 0x12, 0x13); */ /* enable MMIO */
  421. /* svga_wcrt_mask(0x40, 0x08, 0x08); */ /* enable write buffer */
  422. /* Set the offset register */
  423. pr_debug("fb%d: offset register : %d\n", info->node, offset_value);
  424. svga_wcrt_multi(s3_offset_regs, offset_value);
  425. vga_wcrt(NULL, 0x54, 0x18); /* M parameter */
  426. vga_wcrt(NULL, 0x60, 0xff); /* N parameter */
  427. vga_wcrt(NULL, 0x61, 0xff); /* L parameter */
  428. vga_wcrt(NULL, 0x62, 0xff); /* L parameter */
  429. vga_wcrt(NULL, 0x3A, 0x35);
  430. svga_wattr(0x33, 0x00);
  431. if (info->var.vmode & FB_VMODE_DOUBLE)
  432. svga_wcrt_mask(0x09, 0x80, 0x80);
  433. else
  434. svga_wcrt_mask(0x09, 0x00, 0x80);
  435. if (info->var.vmode & FB_VMODE_INTERLACED)
  436. svga_wcrt_mask(0x42, 0x20, 0x20);
  437. else
  438. svga_wcrt_mask(0x42, 0x00, 0x20);
  439. /* Disable hardware graphics cursor */
  440. svga_wcrt_mask(0x45, 0x00, 0x01);
  441. /* Disable Streams engine */
  442. svga_wcrt_mask(0x67, 0x00, 0x0C);
  443. mode = svga_match_format(s3fb_formats, &(info->var), &(info->fix));
  444. /* S3 virge DX hack */
  445. if (par->chip == CHIP_375_VIRGE_DX) {
  446. vga_wcrt(NULL, 0x86, 0x80);
  447. vga_wcrt(NULL, 0x90, 0x00);
  448. }
  449. /* S3 virge VX hack */
  450. if (par->chip == CHIP_988_VIRGE_VX) {
  451. vga_wcrt(NULL, 0x50, 0x00);
  452. vga_wcrt(NULL, 0x67, 0x50);
  453. vga_wcrt(NULL, 0x63, (mode <= 2) ? 0x90 : 0x09);
  454. vga_wcrt(NULL, 0x66, 0x90);
  455. }
  456. svga_wcrt_mask(0x31, 0x00, 0x40);
  457. multiplex = 0;
  458. hmul = 1;
  459. /* Set mode-specific register values */
  460. switch (mode) {
  461. case 0:
  462. pr_debug("fb%d: text mode\n", info->node);
  463. svga_set_textmode_vga_regs();
  464. /* Set additional registers like in 8-bit mode */
  465. svga_wcrt_mask(0x50, 0x00, 0x30);
  466. svga_wcrt_mask(0x67, 0x00, 0xF0);
  467. /* Disable enhanced mode */
  468. svga_wcrt_mask(0x3A, 0x00, 0x30);
  469. if (fasttext) {
  470. pr_debug("fb%d: high speed text mode set\n", info->node);
  471. svga_wcrt_mask(0x31, 0x40, 0x40);
  472. }
  473. break;
  474. case 1:
  475. pr_debug("fb%d: 4 bit pseudocolor\n", info->node);
  476. vga_wgfx(NULL, VGA_GFX_MODE, 0x40);
  477. /* Set additional registers like in 8-bit mode */
  478. svga_wcrt_mask(0x50, 0x00, 0x30);
  479. svga_wcrt_mask(0x67, 0x00, 0xF0);
  480. /* disable enhanced mode */
  481. svga_wcrt_mask(0x3A, 0x00, 0x30);
  482. break;
  483. case 2:
  484. pr_debug("fb%d: 4 bit pseudocolor, planar\n", info->node);
  485. /* Set additional registers like in 8-bit mode */
  486. svga_wcrt_mask(0x50, 0x00, 0x30);
  487. svga_wcrt_mask(0x67, 0x00, 0xF0);
  488. /* disable enhanced mode */
  489. svga_wcrt_mask(0x3A, 0x00, 0x30);
  490. break;
  491. case 3:
  492. pr_debug("fb%d: 8 bit pseudocolor\n", info->node);
  493. if (info->var.pixclock > 20000) {
  494. svga_wcrt_mask(0x50, 0x00, 0x30);
  495. svga_wcrt_mask(0x67, 0x00, 0xF0);
  496. } else {
  497. svga_wcrt_mask(0x50, 0x00, 0x30);
  498. svga_wcrt_mask(0x67, 0x10, 0xF0);
  499. multiplex = 1;
  500. }
  501. break;
  502. case 4:
  503. pr_debug("fb%d: 5/5/5 truecolor\n", info->node);
  504. if (par->chip == CHIP_988_VIRGE_VX) {
  505. if (info->var.pixclock > 20000)
  506. svga_wcrt_mask(0x67, 0x20, 0xF0);
  507. else
  508. svga_wcrt_mask(0x67, 0x30, 0xF0);
  509. } else {
  510. svga_wcrt_mask(0x50, 0x10, 0x30);
  511. svga_wcrt_mask(0x67, 0x30, 0xF0);
  512. hmul = 2;
  513. }
  514. break;
  515. case 5:
  516. pr_debug("fb%d: 5/6/5 truecolor\n", info->node);
  517. if (par->chip == CHIP_988_VIRGE_VX) {
  518. if (info->var.pixclock > 20000)
  519. svga_wcrt_mask(0x67, 0x40, 0xF0);
  520. else
  521. svga_wcrt_mask(0x67, 0x50, 0xF0);
  522. } else {
  523. svga_wcrt_mask(0x50, 0x10, 0x30);
  524. svga_wcrt_mask(0x67, 0x50, 0xF0);
  525. hmul = 2;
  526. }
  527. break;
  528. case 6:
  529. /* VIRGE VX case */
  530. pr_debug("fb%d: 8/8/8 truecolor\n", info->node);
  531. svga_wcrt_mask(0x67, 0xD0, 0xF0);
  532. break;
  533. case 7:
  534. pr_debug("fb%d: 8/8/8/8 truecolor\n", info->node);
  535. svga_wcrt_mask(0x50, 0x30, 0x30);
  536. svga_wcrt_mask(0x67, 0xD0, 0xF0);
  537. break;
  538. default:
  539. printk(KERN_ERR "fb%d: unsupported mode - bug\n", info->node);
  540. return -EINVAL;
  541. }
  542. if (par->chip != CHIP_988_VIRGE_VX) {
  543. svga_wseq_mask(0x15, multiplex ? 0x10 : 0x00, 0x10);
  544. svga_wseq_mask(0x18, multiplex ? 0x80 : 0x00, 0x80);
  545. }
  546. s3_set_pixclock(info, info->var.pixclock);
  547. svga_set_timings(&s3_timing_regs, &(info->var), hmul, 1,
  548. (info->var.vmode & FB_VMODE_DOUBLE) ? 2 : 1,
  549. (info->var.vmode & FB_VMODE_INTERLACED) ? 2 : 1,
  550. hmul, info->node);
  551. /* Set interlaced mode start/end register */
  552. value = info->var.xres + info->var.left_margin + info->var.right_margin + info->var.hsync_len;
  553. value = ((value * hmul) / 8) - 5;
  554. vga_wcrt(NULL, 0x3C, (value + 1) / 2);
  555. memset_io(info->screen_base, 0x00, screen_size);
  556. /* Device and screen back on */
  557. svga_wcrt_mask(0x17, 0x80, 0x80);
  558. svga_wseq_mask(0x01, 0x00, 0x20);
  559. return 0;
  560. }
  561. /* Set a colour register */
  562. static int s3fb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  563. u_int transp, struct fb_info *fb)
  564. {
  565. switch (fb->var.bits_per_pixel) {
  566. case 0:
  567. case 4:
  568. if (regno >= 16)
  569. return -EINVAL;
  570. if ((fb->var.bits_per_pixel == 4) &&
  571. (fb->var.nonstd == 0)) {
  572. outb(0xF0, VGA_PEL_MSK);
  573. outb(regno*16, VGA_PEL_IW);
  574. } else {
  575. outb(0x0F, VGA_PEL_MSK);
  576. outb(regno, VGA_PEL_IW);
  577. }
  578. outb(red >> 10, VGA_PEL_D);
  579. outb(green >> 10, VGA_PEL_D);
  580. outb(blue >> 10, VGA_PEL_D);
  581. break;
  582. case 8:
  583. if (regno >= 256)
  584. return -EINVAL;
  585. outb(0xFF, VGA_PEL_MSK);
  586. outb(regno, VGA_PEL_IW);
  587. outb(red >> 10, VGA_PEL_D);
  588. outb(green >> 10, VGA_PEL_D);
  589. outb(blue >> 10, VGA_PEL_D);
  590. break;
  591. case 16:
  592. if (regno >= 16)
  593. return 0;
  594. if (fb->var.green.length == 5)
  595. ((u32*)fb->pseudo_palette)[regno] = ((red & 0xF800) >> 1) |
  596. ((green & 0xF800) >> 6) | ((blue & 0xF800) >> 11);
  597. else if (fb->var.green.length == 6)
  598. ((u32*)fb->pseudo_palette)[regno] = (red & 0xF800) |
  599. ((green & 0xFC00) >> 5) | ((blue & 0xF800) >> 11);
  600. else return -EINVAL;
  601. break;
  602. case 24:
  603. case 32:
  604. if (regno >= 16)
  605. return 0;
  606. ((u32*)fb->pseudo_palette)[regno] = ((red & 0xFF00) << 8) |
  607. (green & 0xFF00) | ((blue & 0xFF00) >> 8);
  608. break;
  609. default:
  610. return -EINVAL;
  611. }
  612. return 0;
  613. }
  614. /* Set the display blanking state */
  615. static int s3fb_blank(int blank_mode, struct fb_info *info)
  616. {
  617. switch (blank_mode) {
  618. case FB_BLANK_UNBLANK:
  619. pr_debug("fb%d: unblank\n", info->node);
  620. svga_wcrt_mask(0x56, 0x00, 0x06);
  621. svga_wseq_mask(0x01, 0x00, 0x20);
  622. break;
  623. case FB_BLANK_NORMAL:
  624. pr_debug("fb%d: blank\n", info->node);
  625. svga_wcrt_mask(0x56, 0x00, 0x06);
  626. svga_wseq_mask(0x01, 0x20, 0x20);
  627. break;
  628. case FB_BLANK_HSYNC_SUSPEND:
  629. pr_debug("fb%d: hsync\n", info->node);
  630. svga_wcrt_mask(0x56, 0x02, 0x06);
  631. svga_wseq_mask(0x01, 0x20, 0x20);
  632. break;
  633. case FB_BLANK_VSYNC_SUSPEND:
  634. pr_debug("fb%d: vsync\n", info->node);
  635. svga_wcrt_mask(0x56, 0x04, 0x06);
  636. svga_wseq_mask(0x01, 0x20, 0x20);
  637. break;
  638. case FB_BLANK_POWERDOWN:
  639. pr_debug("fb%d: sync down\n", info->node);
  640. svga_wcrt_mask(0x56, 0x06, 0x06);
  641. svga_wseq_mask(0x01, 0x20, 0x20);
  642. break;
  643. }
  644. return 0;
  645. }
  646. /* Pan the display */
  647. static int s3fb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info) {
  648. unsigned int offset;
  649. /* Calculate the offset */
  650. if (var->bits_per_pixel == 0) {
  651. offset = (var->yoffset / 16) * (var->xres_virtual / 2) + (var->xoffset / 2);
  652. offset = offset >> 2;
  653. } else {
  654. offset = (var->yoffset * info->fix.line_length) +
  655. (var->xoffset * var->bits_per_pixel / 8);
  656. offset = offset >> 2;
  657. }
  658. /* Set the offset */
  659. svga_wcrt_multi(s3_start_address_regs, offset);
  660. return 0;
  661. }
  662. /* ------------------------------------------------------------------------- */
  663. /* Frame buffer operations */
  664. static struct fb_ops s3fb_ops = {
  665. .owner = THIS_MODULE,
  666. .fb_open = s3fb_open,
  667. .fb_release = s3fb_release,
  668. .fb_check_var = s3fb_check_var,
  669. .fb_set_par = s3fb_set_par,
  670. .fb_setcolreg = s3fb_setcolreg,
  671. .fb_blank = s3fb_blank,
  672. .fb_pan_display = s3fb_pan_display,
  673. .fb_fillrect = s3fb_fillrect,
  674. .fb_copyarea = cfb_copyarea,
  675. .fb_imageblit = s3fb_imageblit,
  676. .fb_get_caps = svga_get_caps,
  677. };
  678. /* ------------------------------------------------------------------------- */
  679. static int __devinit s3_identification(int chip)
  680. {
  681. if (chip == CHIP_XXX_TRIO) {
  682. u8 cr30 = vga_rcrt(NULL, 0x30);
  683. u8 cr2e = vga_rcrt(NULL, 0x2e);
  684. u8 cr2f = vga_rcrt(NULL, 0x2f);
  685. if ((cr30 == 0xE0) || (cr30 == 0xE1)) {
  686. if (cr2e == 0x10)
  687. return CHIP_732_TRIO32;
  688. if (cr2e == 0x11) {
  689. if (! (cr2f & 0x40))
  690. return CHIP_764_TRIO64;
  691. else
  692. return CHIP_765_TRIO64VP;
  693. }
  694. }
  695. }
  696. if (chip == CHIP_XXX_TRIO64V2_DXGX) {
  697. u8 cr6f = vga_rcrt(NULL, 0x6f);
  698. if (! (cr6f & 0x01))
  699. return CHIP_775_TRIO64V2_DX;
  700. else
  701. return CHIP_785_TRIO64V2_GX;
  702. }
  703. if (chip == CHIP_XXX_VIRGE_DXGX) {
  704. u8 cr6f = vga_rcrt(NULL, 0x6f);
  705. if (! (cr6f & 0x01))
  706. return CHIP_375_VIRGE_DX;
  707. else
  708. return CHIP_385_VIRGE_GX;
  709. }
  710. return CHIP_UNKNOWN;
  711. }
  712. /* PCI probe */
  713. static int __devinit s3_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
  714. {
  715. struct fb_info *info;
  716. struct s3fb_info *par;
  717. int rc;
  718. u8 regval, cr38, cr39;
  719. /* Ignore secondary VGA device because there is no VGA arbitration */
  720. if (! svga_primary_device(dev)) {
  721. dev_info(&(dev->dev), "ignoring secondary device\n");
  722. return -ENODEV;
  723. }
  724. /* Allocate and fill driver data structure */
  725. info = framebuffer_alloc(sizeof(struct s3fb_info), &(dev->dev));
  726. if (!info) {
  727. dev_err(&(dev->dev), "cannot allocate memory\n");
  728. return -ENOMEM;
  729. }
  730. par = info->par;
  731. mutex_init(&par->open_lock);
  732. info->flags = FBINFO_PARTIAL_PAN_OK | FBINFO_HWACCEL_YPAN;
  733. info->fbops = &s3fb_ops;
  734. /* Prepare PCI device */
  735. rc = pci_enable_device(dev);
  736. if (rc < 0) {
  737. dev_err(info->dev, "cannot enable PCI device\n");
  738. goto err_enable_device;
  739. }
  740. rc = pci_request_regions(dev, "s3fb");
  741. if (rc < 0) {
  742. dev_err(info->dev, "cannot reserve framebuffer region\n");
  743. goto err_request_regions;
  744. }
  745. info->fix.smem_start = pci_resource_start(dev, 0);
  746. info->fix.smem_len = pci_resource_len(dev, 0);
  747. /* Map physical IO memory address into kernel space */
  748. info->screen_base = pci_iomap(dev, 0, 0);
  749. if (! info->screen_base) {
  750. rc = -ENOMEM;
  751. dev_err(info->dev, "iomap for framebuffer failed\n");
  752. goto err_iomap;
  753. }
  754. /* Unlock regs */
  755. cr38 = vga_rcrt(NULL, 0x38);
  756. cr39 = vga_rcrt(NULL, 0x39);
  757. vga_wseq(NULL, 0x08, 0x06);
  758. vga_wcrt(NULL, 0x38, 0x48);
  759. vga_wcrt(NULL, 0x39, 0xA5);
  760. /* Find how many physical memory there is on card */
  761. /* 0x36 register is accessible even if other registers are locked */
  762. regval = vga_rcrt(NULL, 0x36);
  763. info->screen_size = s3_memsizes[regval >> 5] << 10;
  764. info->fix.smem_len = info->screen_size;
  765. par->chip = id->driver_data & CHIP_MASK;
  766. par->rev = vga_rcrt(NULL, 0x2f);
  767. if (par->chip & CHIP_UNDECIDED_FLAG)
  768. par->chip = s3_identification(par->chip);
  769. /* Find MCLK frequency */
  770. regval = vga_rseq(NULL, 0x10);
  771. par->mclk_freq = ((vga_rseq(NULL, 0x11) + 2) * 14318) / ((regval & 0x1F) + 2);
  772. par->mclk_freq = par->mclk_freq >> (regval >> 5);
  773. /* Restore locks */
  774. vga_wcrt(NULL, 0x38, cr38);
  775. vga_wcrt(NULL, 0x39, cr39);
  776. strcpy(info->fix.id, s3_names [par->chip]);
  777. info->fix.mmio_start = 0;
  778. info->fix.mmio_len = 0;
  779. info->fix.type = FB_TYPE_PACKED_PIXELS;
  780. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  781. info->fix.ypanstep = 0;
  782. info->fix.accel = FB_ACCEL_NONE;
  783. info->pseudo_palette = (void*) (par->pseudo_palette);
  784. /* Prepare startup mode */
  785. rc = fb_find_mode(&(info->var), info, mode_option, NULL, 0, NULL, 8);
  786. if (! ((rc == 1) || (rc == 2))) {
  787. rc = -EINVAL;
  788. dev_err(info->dev, "mode %s not found\n", mode_option);
  789. goto err_find_mode;
  790. }
  791. rc = fb_alloc_cmap(&info->cmap, 256, 0);
  792. if (rc < 0) {
  793. dev_err(info->dev, "cannot allocate colormap\n");
  794. goto err_alloc_cmap;
  795. }
  796. rc = register_framebuffer(info);
  797. if (rc < 0) {
  798. dev_err(info->dev, "cannot register framebuffer\n");
  799. goto err_reg_fb;
  800. }
  801. printk(KERN_INFO "fb%d: %s on %s, %d MB RAM, %d MHz MCLK\n", info->node, info->fix.id,
  802. pci_name(dev), info->fix.smem_len >> 20, (par->mclk_freq + 500) / 1000);
  803. if (par->chip == CHIP_UNKNOWN)
  804. printk(KERN_INFO "fb%d: unknown chip, CR2D=%x, CR2E=%x, CRT2F=%x, CRT30=%x\n",
  805. info->node, vga_rcrt(NULL, 0x2d), vga_rcrt(NULL, 0x2e),
  806. vga_rcrt(NULL, 0x2f), vga_rcrt(NULL, 0x30));
  807. /* Record a reference to the driver data */
  808. pci_set_drvdata(dev, info);
  809. #ifdef CONFIG_MTRR
  810. if (mtrr) {
  811. par->mtrr_reg = -1;
  812. par->mtrr_reg = mtrr_add(info->fix.smem_start, info->fix.smem_len, MTRR_TYPE_WRCOMB, 1);
  813. }
  814. #endif
  815. return 0;
  816. /* Error handling */
  817. err_reg_fb:
  818. fb_dealloc_cmap(&info->cmap);
  819. err_alloc_cmap:
  820. err_find_mode:
  821. pci_iounmap(dev, info->screen_base);
  822. err_iomap:
  823. pci_release_regions(dev);
  824. err_request_regions:
  825. /* pci_disable_device(dev); */
  826. err_enable_device:
  827. framebuffer_release(info);
  828. return rc;
  829. }
  830. /* PCI remove */
  831. static void __devexit s3_pci_remove(struct pci_dev *dev)
  832. {
  833. struct fb_info *info = pci_get_drvdata(dev);
  834. if (info) {
  835. #ifdef CONFIG_MTRR
  836. struct s3fb_info *par = info->par;
  837. if (par->mtrr_reg >= 0) {
  838. mtrr_del(par->mtrr_reg, 0, 0);
  839. par->mtrr_reg = -1;
  840. }
  841. #endif
  842. unregister_framebuffer(info);
  843. fb_dealloc_cmap(&info->cmap);
  844. pci_iounmap(dev, info->screen_base);
  845. pci_release_regions(dev);
  846. /* pci_disable_device(dev); */
  847. pci_set_drvdata(dev, NULL);
  848. framebuffer_release(info);
  849. }
  850. }
  851. /* PCI suspend */
  852. static int s3_pci_suspend(struct pci_dev* dev, pm_message_t state)
  853. {
  854. struct fb_info *info = pci_get_drvdata(dev);
  855. struct s3fb_info *par = info->par;
  856. dev_info(info->dev, "suspend\n");
  857. acquire_console_sem();
  858. mutex_lock(&(par->open_lock));
  859. if ((state.event == PM_EVENT_FREEZE) || (par->ref_count == 0)) {
  860. mutex_unlock(&(par->open_lock));
  861. release_console_sem();
  862. return 0;
  863. }
  864. fb_set_suspend(info, 1);
  865. pci_save_state(dev);
  866. pci_disable_device(dev);
  867. pci_set_power_state(dev, pci_choose_state(dev, state));
  868. mutex_unlock(&(par->open_lock));
  869. release_console_sem();
  870. return 0;
  871. }
  872. /* PCI resume */
  873. static int s3_pci_resume(struct pci_dev* dev)
  874. {
  875. struct fb_info *info = pci_get_drvdata(dev);
  876. struct s3fb_info *par = info->par;
  877. int err;
  878. dev_info(info->dev, "resume\n");
  879. acquire_console_sem();
  880. mutex_lock(&(par->open_lock));
  881. if (par->ref_count == 0) {
  882. mutex_unlock(&(par->open_lock));
  883. release_console_sem();
  884. return 0;
  885. }
  886. pci_set_power_state(dev, PCI_D0);
  887. pci_restore_state(dev);
  888. err = pci_enable_device(dev);
  889. if (err) {
  890. mutex_unlock(&(par->open_lock));
  891. release_console_sem();
  892. dev_err(info->dev, "error %d enabling device for resume\n", err);
  893. return err;
  894. }
  895. pci_set_master(dev);
  896. s3fb_set_par(info);
  897. fb_set_suspend(info, 0);
  898. mutex_unlock(&(par->open_lock));
  899. release_console_sem();
  900. return 0;
  901. }
  902. /* List of boards that we are trying to support */
  903. static struct pci_device_id s3_devices[] __devinitdata = {
  904. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8810), .driver_data = CHIP_XXX_TRIO},
  905. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8811), .driver_data = CHIP_XXX_TRIO},
  906. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8812), .driver_data = CHIP_M65_AURORA64VP},
  907. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8814), .driver_data = CHIP_767_TRIO64UVP},
  908. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8901), .driver_data = CHIP_XXX_TRIO64V2_DXGX},
  909. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8902), .driver_data = CHIP_551_PLATO_PX},
  910. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x5631), .driver_data = CHIP_325_VIRGE},
  911. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x883D), .driver_data = CHIP_988_VIRGE_VX},
  912. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A01), .driver_data = CHIP_XXX_VIRGE_DXGX},
  913. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A10), .driver_data = CHIP_356_VIRGE_GX2},
  914. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A11), .driver_data = CHIP_357_VIRGE_GX2P},
  915. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A12), .driver_data = CHIP_359_VIRGE_GX2P},
  916. {0, 0, 0, 0, 0, 0, 0}
  917. };
  918. MODULE_DEVICE_TABLE(pci, s3_devices);
  919. static struct pci_driver s3fb_pci_driver = {
  920. .name = "s3fb",
  921. .id_table = s3_devices,
  922. .probe = s3_pci_probe,
  923. .remove = __devexit_p(s3_pci_remove),
  924. .suspend = s3_pci_suspend,
  925. .resume = s3_pci_resume,
  926. };
  927. /* Parse user speficied options */
  928. #ifndef MODULE
  929. static int __init s3fb_setup(char *options)
  930. {
  931. char *opt;
  932. if (!options || !*options)
  933. return 0;
  934. while ((opt = strsep(&options, ",")) != NULL) {
  935. if (!*opt)
  936. continue;
  937. #ifdef CONFIG_MTRR
  938. else if (!strncmp(opt, "mtrr:", 5))
  939. mtrr = simple_strtoul(opt + 5, NULL, 0);
  940. #endif
  941. else if (!strncmp(opt, "fasttext:", 9))
  942. fasttext = simple_strtoul(opt + 9, NULL, 0);
  943. else
  944. mode_option = opt;
  945. }
  946. return 0;
  947. }
  948. #endif
  949. /* Cleanup */
  950. static void __exit s3fb_cleanup(void)
  951. {
  952. pr_debug("s3fb: cleaning up\n");
  953. pci_unregister_driver(&s3fb_pci_driver);
  954. }
  955. /* Driver Initialisation */
  956. static int __init s3fb_init(void)
  957. {
  958. #ifndef MODULE
  959. char *option = NULL;
  960. if (fb_get_options("s3fb", &option))
  961. return -ENODEV;
  962. s3fb_setup(option);
  963. #endif
  964. pr_debug("s3fb: initializing\n");
  965. return pci_register_driver(&s3fb_pci_driver);
  966. }
  967. /* ------------------------------------------------------------------------- */
  968. /* Modularization */
  969. module_init(s3fb_init);
  970. module_exit(s3fb_cleanup);