jedec_probe.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094
  1. /*
  2. Common Flash Interface probe code.
  3. (C) 2000 Red Hat. GPL'd.
  4. $Id: jedec_probe.c,v 1.66 2005/11/07 11:14:23 gleixner Exp $
  5. See JEDEC (http://www.jedec.org/) standard JESD21C (section 3.5)
  6. for the standard this probe goes back to.
  7. Occasionally maintained by Thayne Harbaugh tharbaugh at lnxi dot com
  8. */
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/kernel.h>
  13. #include <asm/io.h>
  14. #include <asm/byteorder.h>
  15. #include <linux/errno.h>
  16. #include <linux/slab.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/mtd/mtd.h>
  19. #include <linux/mtd/map.h>
  20. #include <linux/mtd/cfi.h>
  21. #include <linux/mtd/gen_probe.h>
  22. /* Manufacturers */
  23. #define MANUFACTURER_AMD 0x0001
  24. #define MANUFACTURER_ATMEL 0x001f
  25. #define MANUFACTURER_FUJITSU 0x0004
  26. #define MANUFACTURER_HYUNDAI 0x00AD
  27. #define MANUFACTURER_INTEL 0x0089
  28. #define MANUFACTURER_MACRONIX 0x00C2
  29. #define MANUFACTURER_NEC 0x0010
  30. #define MANUFACTURER_PMC 0x009D
  31. #define MANUFACTURER_SHARP 0x00b0
  32. #define MANUFACTURER_SST 0x00BF
  33. #define MANUFACTURER_ST 0x0020
  34. #define MANUFACTURER_TOSHIBA 0x0098
  35. #define MANUFACTURER_WINBOND 0x00da
  36. /* AMD */
  37. #define AM29DL800BB 0x22C8
  38. #define AM29DL800BT 0x224A
  39. #define AM29F800BB 0x2258
  40. #define AM29F800BT 0x22D6
  41. #define AM29LV400BB 0x22BA
  42. #define AM29LV400BT 0x22B9
  43. #define AM29LV800BB 0x225B
  44. #define AM29LV800BT 0x22DA
  45. #define AM29LV160DT 0x22C4
  46. #define AM29LV160DB 0x2249
  47. #define AM29F017D 0x003D
  48. #define AM29F016D 0x00AD
  49. #define AM29F080 0x00D5
  50. #define AM29F040 0x00A4
  51. #define AM29LV040B 0x004F
  52. #define AM29F032B 0x0041
  53. #define AM29F002T 0x00B0
  54. /* Atmel */
  55. #define AT49BV512 0x0003
  56. #define AT29LV512 0x003d
  57. #define AT49BV16X 0x00C0
  58. #define AT49BV16XT 0x00C2
  59. #define AT49BV32X 0x00C8
  60. #define AT49BV32XT 0x00C9
  61. /* Fujitsu */
  62. #define MBM29F040C 0x00A4
  63. #define MBM29F800BA 0x2258
  64. #define MBM29LV650UE 0x22D7
  65. #define MBM29LV320TE 0x22F6
  66. #define MBM29LV320BE 0x22F9
  67. #define MBM29LV160TE 0x22C4
  68. #define MBM29LV160BE 0x2249
  69. #define MBM29LV800BA 0x225B
  70. #define MBM29LV800TA 0x22DA
  71. #define MBM29LV400TC 0x22B9
  72. #define MBM29LV400BC 0x22BA
  73. /* Hyundai */
  74. #define HY29F002T 0x00B0
  75. /* Intel */
  76. #define I28F004B3T 0x00d4
  77. #define I28F004B3B 0x00d5
  78. #define I28F400B3T 0x8894
  79. #define I28F400B3B 0x8895
  80. #define I28F008S5 0x00a6
  81. #define I28F016S5 0x00a0
  82. #define I28F008SA 0x00a2
  83. #define I28F008B3T 0x00d2
  84. #define I28F008B3B 0x00d3
  85. #define I28F800B3T 0x8892
  86. #define I28F800B3B 0x8893
  87. #define I28F016S3 0x00aa
  88. #define I28F016B3T 0x00d0
  89. #define I28F016B3B 0x00d1
  90. #define I28F160B3T 0x8890
  91. #define I28F160B3B 0x8891
  92. #define I28F320B3T 0x8896
  93. #define I28F320B3B 0x8897
  94. #define I28F640B3T 0x8898
  95. #define I28F640B3B 0x8899
  96. #define I82802AB 0x00ad
  97. #define I82802AC 0x00ac
  98. /* Macronix */
  99. #define MX29LV040C 0x004F
  100. #define MX29LV160T 0x22C4
  101. #define MX29LV160B 0x2249
  102. #define MX29F040 0x00A4
  103. #define MX29F016 0x00AD
  104. #define MX29F002T 0x00B0
  105. #define MX29F004T 0x0045
  106. #define MX29F004B 0x0046
  107. /* NEC */
  108. #define UPD29F064115 0x221C
  109. /* PMC */
  110. #define PM49FL002 0x006D
  111. #define PM49FL004 0x006E
  112. #define PM49FL008 0x006A
  113. /* Sharp */
  114. #define LH28F640BF 0x00b0
  115. /* ST - www.st.com */
  116. #define M29F800AB 0x0058
  117. #define M29W800DT 0x00D7
  118. #define M29W800DB 0x005B
  119. #define M29W400DT 0x00EE
  120. #define M29W400DB 0x00EF
  121. #define M29W160DT 0x22C4
  122. #define M29W160DB 0x2249
  123. #define M29W040B 0x00E3
  124. #define M50FW040 0x002C
  125. #define M50FW080 0x002D
  126. #define M50FW016 0x002E
  127. #define M50LPW080 0x002F
  128. /* SST */
  129. #define SST29EE020 0x0010
  130. #define SST29LE020 0x0012
  131. #define SST29EE512 0x005d
  132. #define SST29LE512 0x003d
  133. #define SST39LF800 0x2781
  134. #define SST39LF160 0x2782
  135. #define SST39VF1601 0x234b
  136. #define SST39LF512 0x00D4
  137. #define SST39LF010 0x00D5
  138. #define SST39LF020 0x00D6
  139. #define SST39LF040 0x00D7
  140. #define SST39SF010A 0x00B5
  141. #define SST39SF020A 0x00B6
  142. #define SST49LF004B 0x0060
  143. #define SST49LF040B 0x0050
  144. #define SST49LF008A 0x005a
  145. #define SST49LF030A 0x001C
  146. #define SST49LF040A 0x0051
  147. #define SST49LF080A 0x005B
  148. #define SST36VF3203 0x7354
  149. /* Toshiba */
  150. #define TC58FVT160 0x00C2
  151. #define TC58FVB160 0x0043
  152. #define TC58FVT321 0x009A
  153. #define TC58FVB321 0x009C
  154. #define TC58FVT641 0x0093
  155. #define TC58FVB641 0x0095
  156. /* Winbond */
  157. #define W49V002A 0x00b0
  158. /*
  159. * Unlock address sets for AMD command sets.
  160. * Intel command sets use the MTD_UADDR_UNNECESSARY.
  161. * Each identifier, except MTD_UADDR_UNNECESSARY, and
  162. * MTD_UADDR_NO_SUPPORT must be defined below in unlock_addrs[].
  163. * MTD_UADDR_NOT_SUPPORTED must be 0 so that structure
  164. * initialization need not require initializing all of the
  165. * unlock addresses for all bit widths.
  166. */
  167. enum uaddr {
  168. MTD_UADDR_NOT_SUPPORTED = 0, /* data width not supported */
  169. MTD_UADDR_0x0555_0x02AA,
  170. MTD_UADDR_0x0555_0x0AAA,
  171. MTD_UADDR_0x5555_0x2AAA,
  172. MTD_UADDR_0x0AAA_0x0555,
  173. MTD_UADDR_DONT_CARE, /* Requires an arbitrary address */
  174. MTD_UADDR_UNNECESSARY, /* Does not require any address */
  175. };
  176. struct unlock_addr {
  177. uint32_t addr1;
  178. uint32_t addr2;
  179. };
  180. /*
  181. * I don't like the fact that the first entry in unlock_addrs[]
  182. * exists, but is for MTD_UADDR_NOT_SUPPORTED - and, therefore,
  183. * should not be used. The problem is that structures with
  184. * initializers have extra fields initialized to 0. It is _very_
  185. * desireable to have the unlock address entries for unsupported
  186. * data widths automatically initialized - that means that
  187. * MTD_UADDR_NOT_SUPPORTED must be 0 and the first entry here
  188. * must go unused.
  189. */
  190. static const struct unlock_addr unlock_addrs[] = {
  191. [MTD_UADDR_NOT_SUPPORTED] = {
  192. .addr1 = 0xffff,
  193. .addr2 = 0xffff
  194. },
  195. [MTD_UADDR_0x0555_0x02AA] = {
  196. .addr1 = 0x0555,
  197. .addr2 = 0x02aa
  198. },
  199. [MTD_UADDR_0x0555_0x0AAA] = {
  200. .addr1 = 0x0555,
  201. .addr2 = 0x0aaa
  202. },
  203. [MTD_UADDR_0x5555_0x2AAA] = {
  204. .addr1 = 0x5555,
  205. .addr2 = 0x2aaa
  206. },
  207. [MTD_UADDR_0x0AAA_0x0555] = {
  208. .addr1 = 0x0AAA,
  209. .addr2 = 0x0555
  210. },
  211. [MTD_UADDR_DONT_CARE] = {
  212. .addr1 = 0x0000, /* Doesn't matter which address */
  213. .addr2 = 0x0000 /* is used - must be last entry */
  214. },
  215. [MTD_UADDR_UNNECESSARY] = {
  216. .addr1 = 0x0000,
  217. .addr2 = 0x0000
  218. }
  219. };
  220. struct amd_flash_info {
  221. const char *name;
  222. const uint16_t mfr_id;
  223. const uint16_t dev_id;
  224. const uint8_t dev_size;
  225. const uint8_t nr_regions;
  226. const uint16_t cmd_set;
  227. const uint32_t regions[6];
  228. const uint8_t devtypes; /* Bitmask for x8, x16 etc. */
  229. const uint8_t uaddr; /* unlock addrs for 8, 16, 32, 64 */
  230. };
  231. #define ERASEINFO(size,blocks) (size<<8)|(blocks-1)
  232. #define SIZE_64KiB 16
  233. #define SIZE_128KiB 17
  234. #define SIZE_256KiB 18
  235. #define SIZE_512KiB 19
  236. #define SIZE_1MiB 20
  237. #define SIZE_2MiB 21
  238. #define SIZE_4MiB 22
  239. #define SIZE_8MiB 23
  240. /*
  241. * Please keep this list ordered by manufacturer!
  242. * Fortunately, the list isn't searched often and so a
  243. * slow, linear search isn't so bad.
  244. */
  245. static const struct amd_flash_info jedec_table[] = {
  246. {
  247. .mfr_id = MANUFACTURER_AMD,
  248. .dev_id = AM29F032B,
  249. .name = "AMD AM29F032B",
  250. .uaddr = MTD_UADDR_0x0555_0x02AA,
  251. .devtypes = CFI_DEVICETYPE_X8,
  252. .dev_size = SIZE_4MiB,
  253. .cmd_set = P_ID_AMD_STD,
  254. .nr_regions = 1,
  255. .regions = {
  256. ERASEINFO(0x10000,64)
  257. }
  258. }, {
  259. .mfr_id = MANUFACTURER_AMD,
  260. .dev_id = AM29LV160DT,
  261. .name = "AMD AM29LV160DT",
  262. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  263. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  264. .dev_size = SIZE_2MiB,
  265. .cmd_set = P_ID_AMD_STD,
  266. .nr_regions = 4,
  267. .regions = {
  268. ERASEINFO(0x10000,31),
  269. ERASEINFO(0x08000,1),
  270. ERASEINFO(0x02000,2),
  271. ERASEINFO(0x04000,1)
  272. }
  273. }, {
  274. .mfr_id = MANUFACTURER_AMD,
  275. .dev_id = AM29LV160DB,
  276. .name = "AMD AM29LV160DB",
  277. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  278. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  279. .dev_size = SIZE_2MiB,
  280. .cmd_set = P_ID_AMD_STD,
  281. .nr_regions = 4,
  282. .regions = {
  283. ERASEINFO(0x04000,1),
  284. ERASEINFO(0x02000,2),
  285. ERASEINFO(0x08000,1),
  286. ERASEINFO(0x10000,31)
  287. }
  288. }, {
  289. .mfr_id = MANUFACTURER_AMD,
  290. .dev_id = AM29LV400BB,
  291. .name = "AMD AM29LV400BB",
  292. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  293. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  294. .dev_size = SIZE_512KiB,
  295. .cmd_set = P_ID_AMD_STD,
  296. .nr_regions = 4,
  297. .regions = {
  298. ERASEINFO(0x04000,1),
  299. ERASEINFO(0x02000,2),
  300. ERASEINFO(0x08000,1),
  301. ERASEINFO(0x10000,7)
  302. }
  303. }, {
  304. .mfr_id = MANUFACTURER_AMD,
  305. .dev_id = AM29LV400BT,
  306. .name = "AMD AM29LV400BT",
  307. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  308. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  309. .dev_size = SIZE_512KiB,
  310. .cmd_set = P_ID_AMD_STD,
  311. .nr_regions = 4,
  312. .regions = {
  313. ERASEINFO(0x10000,7),
  314. ERASEINFO(0x08000,1),
  315. ERASEINFO(0x02000,2),
  316. ERASEINFO(0x04000,1)
  317. }
  318. }, {
  319. .mfr_id = MANUFACTURER_AMD,
  320. .dev_id = AM29LV800BB,
  321. .name = "AMD AM29LV800BB",
  322. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  323. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  324. .dev_size = SIZE_1MiB,
  325. .cmd_set = P_ID_AMD_STD,
  326. .nr_regions = 4,
  327. .regions = {
  328. ERASEINFO(0x04000,1),
  329. ERASEINFO(0x02000,2),
  330. ERASEINFO(0x08000,1),
  331. ERASEINFO(0x10000,15),
  332. }
  333. }, {
  334. /* add DL */
  335. .mfr_id = MANUFACTURER_AMD,
  336. .dev_id = AM29DL800BB,
  337. .name = "AMD AM29DL800BB",
  338. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  339. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  340. .dev_size = SIZE_1MiB,
  341. .cmd_set = P_ID_AMD_STD,
  342. .nr_regions = 6,
  343. .regions = {
  344. ERASEINFO(0x04000,1),
  345. ERASEINFO(0x08000,1),
  346. ERASEINFO(0x02000,4),
  347. ERASEINFO(0x08000,1),
  348. ERASEINFO(0x04000,1),
  349. ERASEINFO(0x10000,14)
  350. }
  351. }, {
  352. .mfr_id = MANUFACTURER_AMD,
  353. .dev_id = AM29DL800BT,
  354. .name = "AMD AM29DL800BT",
  355. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  356. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  357. .dev_size = SIZE_1MiB,
  358. .cmd_set = P_ID_AMD_STD,
  359. .nr_regions = 6,
  360. .regions = {
  361. ERASEINFO(0x10000,14),
  362. ERASEINFO(0x04000,1),
  363. ERASEINFO(0x08000,1),
  364. ERASEINFO(0x02000,4),
  365. ERASEINFO(0x08000,1),
  366. ERASEINFO(0x04000,1)
  367. }
  368. }, {
  369. .mfr_id = MANUFACTURER_AMD,
  370. .dev_id = AM29F800BB,
  371. .name = "AMD AM29F800BB",
  372. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  373. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  374. .dev_size = SIZE_1MiB,
  375. .cmd_set = P_ID_AMD_STD,
  376. .nr_regions = 4,
  377. .regions = {
  378. ERASEINFO(0x04000,1),
  379. ERASEINFO(0x02000,2),
  380. ERASEINFO(0x08000,1),
  381. ERASEINFO(0x10000,15),
  382. }
  383. }, {
  384. .mfr_id = MANUFACTURER_AMD,
  385. .dev_id = AM29LV800BT,
  386. .name = "AMD AM29LV800BT",
  387. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  388. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  389. .dev_size = SIZE_1MiB,
  390. .cmd_set = P_ID_AMD_STD,
  391. .nr_regions = 4,
  392. .regions = {
  393. ERASEINFO(0x10000,15),
  394. ERASEINFO(0x08000,1),
  395. ERASEINFO(0x02000,2),
  396. ERASEINFO(0x04000,1)
  397. }
  398. }, {
  399. .mfr_id = MANUFACTURER_AMD,
  400. .dev_id = AM29F800BT,
  401. .name = "AMD AM29F800BT",
  402. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  403. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  404. .dev_size = SIZE_1MiB,
  405. .cmd_set = P_ID_AMD_STD,
  406. .nr_regions = 4,
  407. .regions = {
  408. ERASEINFO(0x10000,15),
  409. ERASEINFO(0x08000,1),
  410. ERASEINFO(0x02000,2),
  411. ERASEINFO(0x04000,1)
  412. }
  413. }, {
  414. .mfr_id = MANUFACTURER_AMD,
  415. .dev_id = AM29F017D,
  416. .name = "AMD AM29F017D",
  417. .devtypes = CFI_DEVICETYPE_X8,
  418. .uaddr = MTD_UADDR_DONT_CARE,
  419. .dev_size = SIZE_2MiB,
  420. .cmd_set = P_ID_AMD_STD,
  421. .nr_regions = 1,
  422. .regions = {
  423. ERASEINFO(0x10000,32),
  424. }
  425. }, {
  426. .mfr_id = MANUFACTURER_AMD,
  427. .dev_id = AM29F016D,
  428. .name = "AMD AM29F016D",
  429. .devtypes = CFI_DEVICETYPE_X8,
  430. .uaddr = MTD_UADDR_0x0555_0x02AA,
  431. .dev_size = SIZE_2MiB,
  432. .cmd_set = P_ID_AMD_STD,
  433. .nr_regions = 1,
  434. .regions = {
  435. ERASEINFO(0x10000,32),
  436. }
  437. }, {
  438. .mfr_id = MANUFACTURER_AMD,
  439. .dev_id = AM29F080,
  440. .name = "AMD AM29F080",
  441. .devtypes = CFI_DEVICETYPE_X8,
  442. .uaddr = MTD_UADDR_0x0555_0x02AA,
  443. .dev_size = SIZE_1MiB,
  444. .cmd_set = P_ID_AMD_STD,
  445. .nr_regions = 1,
  446. .regions = {
  447. ERASEINFO(0x10000,16),
  448. }
  449. }, {
  450. .mfr_id = MANUFACTURER_AMD,
  451. .dev_id = AM29F040,
  452. .name = "AMD AM29F040",
  453. .devtypes = CFI_DEVICETYPE_X8,
  454. .uaddr = MTD_UADDR_0x0555_0x02AA,
  455. .dev_size = SIZE_512KiB,
  456. .cmd_set = P_ID_AMD_STD,
  457. .nr_regions = 1,
  458. .regions = {
  459. ERASEINFO(0x10000,8),
  460. }
  461. }, {
  462. .mfr_id = MANUFACTURER_AMD,
  463. .dev_id = AM29LV040B,
  464. .name = "AMD AM29LV040B",
  465. .devtypes = CFI_DEVICETYPE_X8,
  466. .uaddr = MTD_UADDR_0x0555_0x02AA,
  467. .dev_size = SIZE_512KiB,
  468. .cmd_set = P_ID_AMD_STD,
  469. .nr_regions = 1,
  470. .regions = {
  471. ERASEINFO(0x10000,8),
  472. }
  473. }, {
  474. .mfr_id = MANUFACTURER_AMD,
  475. .dev_id = AM29F002T,
  476. .name = "AMD AM29F002T",
  477. .devtypes = CFI_DEVICETYPE_X8,
  478. .uaddr = MTD_UADDR_0x0555_0x02AA,
  479. .dev_size = SIZE_256KiB,
  480. .cmd_set = P_ID_AMD_STD,
  481. .nr_regions = 4,
  482. .regions = {
  483. ERASEINFO(0x10000,3),
  484. ERASEINFO(0x08000,1),
  485. ERASEINFO(0x02000,2),
  486. ERASEINFO(0x04000,1),
  487. }
  488. }, {
  489. .mfr_id = MANUFACTURER_ATMEL,
  490. .dev_id = AT49BV512,
  491. .name = "Atmel AT49BV512",
  492. .devtypes = CFI_DEVICETYPE_X8,
  493. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  494. .dev_size = SIZE_64KiB,
  495. .cmd_set = P_ID_AMD_STD,
  496. .nr_regions = 1,
  497. .regions = {
  498. ERASEINFO(0x10000,1)
  499. }
  500. }, {
  501. .mfr_id = MANUFACTURER_ATMEL,
  502. .dev_id = AT29LV512,
  503. .name = "Atmel AT29LV512",
  504. .devtypes = CFI_DEVICETYPE_X8,
  505. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  506. .dev_size = SIZE_64KiB,
  507. .cmd_set = P_ID_AMD_STD,
  508. .nr_regions = 1,
  509. .regions = {
  510. ERASEINFO(0x80,256),
  511. ERASEINFO(0x80,256)
  512. }
  513. }, {
  514. .mfr_id = MANUFACTURER_ATMEL,
  515. .dev_id = AT49BV16X,
  516. .name = "Atmel AT49BV16X",
  517. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  518. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  519. .dev_size = SIZE_2MiB,
  520. .cmd_set = P_ID_AMD_STD,
  521. .nr_regions = 2,
  522. .regions = {
  523. ERASEINFO(0x02000,8),
  524. ERASEINFO(0x10000,31)
  525. }
  526. }, {
  527. .mfr_id = MANUFACTURER_ATMEL,
  528. .dev_id = AT49BV16XT,
  529. .name = "Atmel AT49BV16XT",
  530. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  531. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  532. .dev_size = SIZE_2MiB,
  533. .cmd_set = P_ID_AMD_STD,
  534. .nr_regions = 2,
  535. .regions = {
  536. ERASEINFO(0x10000,31),
  537. ERASEINFO(0x02000,8)
  538. }
  539. }, {
  540. .mfr_id = MANUFACTURER_ATMEL,
  541. .dev_id = AT49BV32X,
  542. .name = "Atmel AT49BV32X",
  543. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  544. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  545. .dev_size = SIZE_4MiB,
  546. .cmd_set = P_ID_AMD_STD,
  547. .nr_regions = 2,
  548. .regions = {
  549. ERASEINFO(0x02000,8),
  550. ERASEINFO(0x10000,63)
  551. }
  552. }, {
  553. .mfr_id = MANUFACTURER_ATMEL,
  554. .dev_id = AT49BV32XT,
  555. .name = "Atmel AT49BV32XT",
  556. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  557. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  558. .dev_size = SIZE_4MiB,
  559. .cmd_set = P_ID_AMD_STD,
  560. .nr_regions = 2,
  561. .regions = {
  562. ERASEINFO(0x10000,63),
  563. ERASEINFO(0x02000,8)
  564. }
  565. }, {
  566. .mfr_id = MANUFACTURER_FUJITSU,
  567. .dev_id = MBM29F040C,
  568. .name = "Fujitsu MBM29F040C",
  569. .devtypes = CFI_DEVICETYPE_X8,
  570. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  571. .dev_size = SIZE_512KiB,
  572. .cmd_set = P_ID_AMD_STD,
  573. .nr_regions = 1,
  574. .regions = {
  575. ERASEINFO(0x10000,8)
  576. }
  577. }, {
  578. .mfr_id = MANUFACTURER_FUJITSU,
  579. .dev_id = MBM29F800BA,
  580. .name = "Fujitsu MBM29F800BA",
  581. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  582. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  583. .dev_size = SIZE_1MiB,
  584. .cmd_set = P_ID_AMD_STD,
  585. .nr_regions = 4,
  586. .regions = {
  587. ERASEINFO(0x04000,1),
  588. ERASEINFO(0x02000,2),
  589. ERASEINFO(0x08000,1),
  590. ERASEINFO(0x10000,15),
  591. }
  592. }, {
  593. .mfr_id = MANUFACTURER_FUJITSU,
  594. .dev_id = MBM29LV650UE,
  595. .name = "Fujitsu MBM29LV650UE",
  596. .devtypes = CFI_DEVICETYPE_X8,
  597. .uaddr = MTD_UADDR_DONT_CARE,
  598. .dev_size = SIZE_8MiB,
  599. .cmd_set = P_ID_AMD_STD,
  600. .nr_regions = 1,
  601. .regions = {
  602. ERASEINFO(0x10000,128)
  603. }
  604. }, {
  605. .mfr_id = MANUFACTURER_FUJITSU,
  606. .dev_id = MBM29LV320TE,
  607. .name = "Fujitsu MBM29LV320TE",
  608. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  609. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  610. .dev_size = SIZE_4MiB,
  611. .cmd_set = P_ID_AMD_STD,
  612. .nr_regions = 2,
  613. .regions = {
  614. ERASEINFO(0x10000,63),
  615. ERASEINFO(0x02000,8)
  616. }
  617. }, {
  618. .mfr_id = MANUFACTURER_FUJITSU,
  619. .dev_id = MBM29LV320BE,
  620. .name = "Fujitsu MBM29LV320BE",
  621. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  622. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  623. .dev_size = SIZE_4MiB,
  624. .cmd_set = P_ID_AMD_STD,
  625. .nr_regions = 2,
  626. .regions = {
  627. ERASEINFO(0x02000,8),
  628. ERASEINFO(0x10000,63)
  629. }
  630. }, {
  631. .mfr_id = MANUFACTURER_FUJITSU,
  632. .dev_id = MBM29LV160TE,
  633. .name = "Fujitsu MBM29LV160TE",
  634. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  635. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  636. .dev_size = SIZE_2MiB,
  637. .cmd_set = P_ID_AMD_STD,
  638. .nr_regions = 4,
  639. .regions = {
  640. ERASEINFO(0x10000,31),
  641. ERASEINFO(0x08000,1),
  642. ERASEINFO(0x02000,2),
  643. ERASEINFO(0x04000,1)
  644. }
  645. }, {
  646. .mfr_id = MANUFACTURER_FUJITSU,
  647. .dev_id = MBM29LV160BE,
  648. .name = "Fujitsu MBM29LV160BE",
  649. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  650. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  651. .dev_size = SIZE_2MiB,
  652. .cmd_set = P_ID_AMD_STD,
  653. .nr_regions = 4,
  654. .regions = {
  655. ERASEINFO(0x04000,1),
  656. ERASEINFO(0x02000,2),
  657. ERASEINFO(0x08000,1),
  658. ERASEINFO(0x10000,31)
  659. }
  660. }, {
  661. .mfr_id = MANUFACTURER_FUJITSU,
  662. .dev_id = MBM29LV800BA,
  663. .name = "Fujitsu MBM29LV800BA",
  664. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  665. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  666. .dev_size = SIZE_1MiB,
  667. .cmd_set = P_ID_AMD_STD,
  668. .nr_regions = 4,
  669. .regions = {
  670. ERASEINFO(0x04000,1),
  671. ERASEINFO(0x02000,2),
  672. ERASEINFO(0x08000,1),
  673. ERASEINFO(0x10000,15)
  674. }
  675. }, {
  676. .mfr_id = MANUFACTURER_FUJITSU,
  677. .dev_id = MBM29LV800TA,
  678. .name = "Fujitsu MBM29LV800TA",
  679. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  680. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  681. .dev_size = SIZE_1MiB,
  682. .cmd_set = P_ID_AMD_STD,
  683. .nr_regions = 4,
  684. .regions = {
  685. ERASEINFO(0x10000,15),
  686. ERASEINFO(0x08000,1),
  687. ERASEINFO(0x02000,2),
  688. ERASEINFO(0x04000,1)
  689. }
  690. }, {
  691. .mfr_id = MANUFACTURER_FUJITSU,
  692. .dev_id = MBM29LV400BC,
  693. .name = "Fujitsu MBM29LV400BC",
  694. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  695. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  696. .dev_size = SIZE_512KiB,
  697. .cmd_set = P_ID_AMD_STD,
  698. .nr_regions = 4,
  699. .regions = {
  700. ERASEINFO(0x04000,1),
  701. ERASEINFO(0x02000,2),
  702. ERASEINFO(0x08000,1),
  703. ERASEINFO(0x10000,7)
  704. }
  705. }, {
  706. .mfr_id = MANUFACTURER_FUJITSU,
  707. .dev_id = MBM29LV400TC,
  708. .name = "Fujitsu MBM29LV400TC",
  709. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  710. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  711. .dev_size = SIZE_512KiB,
  712. .cmd_set = P_ID_AMD_STD,
  713. .nr_regions = 4,
  714. .regions = {
  715. ERASEINFO(0x10000,7),
  716. ERASEINFO(0x08000,1),
  717. ERASEINFO(0x02000,2),
  718. ERASEINFO(0x04000,1)
  719. }
  720. }, {
  721. .mfr_id = MANUFACTURER_HYUNDAI,
  722. .dev_id = HY29F002T,
  723. .name = "Hyundai HY29F002T",
  724. .devtypes = CFI_DEVICETYPE_X8,
  725. .uaddr = MTD_UADDR_0x0555_0x02AA,
  726. .dev_size = SIZE_256KiB,
  727. .cmd_set = P_ID_AMD_STD,
  728. .nr_regions = 4,
  729. .regions = {
  730. ERASEINFO(0x10000,3),
  731. ERASEINFO(0x08000,1),
  732. ERASEINFO(0x02000,2),
  733. ERASEINFO(0x04000,1),
  734. }
  735. }, {
  736. .mfr_id = MANUFACTURER_INTEL,
  737. .dev_id = I28F004B3B,
  738. .name = "Intel 28F004B3B",
  739. .devtypes = CFI_DEVICETYPE_X8,
  740. .uaddr = MTD_UADDR_UNNECESSARY,
  741. .dev_size = SIZE_512KiB,
  742. .cmd_set = P_ID_INTEL_STD,
  743. .nr_regions = 2,
  744. .regions = {
  745. ERASEINFO(0x02000, 8),
  746. ERASEINFO(0x10000, 7),
  747. }
  748. }, {
  749. .mfr_id = MANUFACTURER_INTEL,
  750. .dev_id = I28F004B3T,
  751. .name = "Intel 28F004B3T",
  752. .devtypes = CFI_DEVICETYPE_X8,
  753. .uaddr = MTD_UADDR_UNNECESSARY,
  754. .dev_size = SIZE_512KiB,
  755. .cmd_set = P_ID_INTEL_STD,
  756. .nr_regions = 2,
  757. .regions = {
  758. ERASEINFO(0x10000, 7),
  759. ERASEINFO(0x02000, 8),
  760. }
  761. }, {
  762. .mfr_id = MANUFACTURER_INTEL,
  763. .dev_id = I28F400B3B,
  764. .name = "Intel 28F400B3B",
  765. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  766. .uaddr = MTD_UADDR_UNNECESSARY,
  767. .dev_size = SIZE_512KiB,
  768. .cmd_set = P_ID_INTEL_STD,
  769. .nr_regions = 2,
  770. .regions = {
  771. ERASEINFO(0x02000, 8),
  772. ERASEINFO(0x10000, 7),
  773. }
  774. }, {
  775. .mfr_id = MANUFACTURER_INTEL,
  776. .dev_id = I28F400B3T,
  777. .name = "Intel 28F400B3T",
  778. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  779. .uaddr = MTD_UADDR_UNNECESSARY,
  780. .dev_size = SIZE_512KiB,
  781. .cmd_set = P_ID_INTEL_STD,
  782. .nr_regions = 2,
  783. .regions = {
  784. ERASEINFO(0x10000, 7),
  785. ERASEINFO(0x02000, 8),
  786. }
  787. }, {
  788. .mfr_id = MANUFACTURER_INTEL,
  789. .dev_id = I28F008B3B,
  790. .name = "Intel 28F008B3B",
  791. .devtypes = CFI_DEVICETYPE_X8,
  792. .uaddr = MTD_UADDR_UNNECESSARY,
  793. .dev_size = SIZE_1MiB,
  794. .cmd_set = P_ID_INTEL_STD,
  795. .nr_regions = 2,
  796. .regions = {
  797. ERASEINFO(0x02000, 8),
  798. ERASEINFO(0x10000, 15),
  799. }
  800. }, {
  801. .mfr_id = MANUFACTURER_INTEL,
  802. .dev_id = I28F008B3T,
  803. .name = "Intel 28F008B3T",
  804. .devtypes = CFI_DEVICETYPE_X8,
  805. .uaddr = MTD_UADDR_UNNECESSARY,
  806. .dev_size = SIZE_1MiB,
  807. .cmd_set = P_ID_INTEL_STD,
  808. .nr_regions = 2,
  809. .regions = {
  810. ERASEINFO(0x10000, 15),
  811. ERASEINFO(0x02000, 8),
  812. }
  813. }, {
  814. .mfr_id = MANUFACTURER_INTEL,
  815. .dev_id = I28F008S5,
  816. .name = "Intel 28F008S5",
  817. .devtypes = CFI_DEVICETYPE_X8,
  818. .uaddr = MTD_UADDR_UNNECESSARY,
  819. .dev_size = SIZE_1MiB,
  820. .cmd_set = P_ID_INTEL_EXT,
  821. .nr_regions = 1,
  822. .regions = {
  823. ERASEINFO(0x10000,16),
  824. }
  825. }, {
  826. .mfr_id = MANUFACTURER_INTEL,
  827. .dev_id = I28F016S5,
  828. .name = "Intel 28F016S5",
  829. .devtypes = CFI_DEVICETYPE_X8,
  830. .uaddr = MTD_UADDR_UNNECESSARY,
  831. .dev_size = SIZE_2MiB,
  832. .cmd_set = P_ID_INTEL_EXT,
  833. .nr_regions = 1,
  834. .regions = {
  835. ERASEINFO(0x10000,32),
  836. }
  837. }, {
  838. .mfr_id = MANUFACTURER_INTEL,
  839. .dev_id = I28F008SA,
  840. .name = "Intel 28F008SA",
  841. .devtypes = CFI_DEVICETYPE_X8,
  842. .uaddr = MTD_UADDR_UNNECESSARY,
  843. .dev_size = SIZE_1MiB,
  844. .cmd_set = P_ID_INTEL_STD,
  845. .nr_regions = 1,
  846. .regions = {
  847. ERASEINFO(0x10000, 16),
  848. }
  849. }, {
  850. .mfr_id = MANUFACTURER_INTEL,
  851. .dev_id = I28F800B3B,
  852. .name = "Intel 28F800B3B",
  853. .devtypes = CFI_DEVICETYPE_X16,
  854. .uaddr = MTD_UADDR_UNNECESSARY,
  855. .dev_size = SIZE_1MiB,
  856. .cmd_set = P_ID_INTEL_STD,
  857. .nr_regions = 2,
  858. .regions = {
  859. ERASEINFO(0x02000, 8),
  860. ERASEINFO(0x10000, 15),
  861. }
  862. }, {
  863. .mfr_id = MANUFACTURER_INTEL,
  864. .dev_id = I28F800B3T,
  865. .name = "Intel 28F800B3T",
  866. .devtypes = CFI_DEVICETYPE_X16,
  867. .uaddr = MTD_UADDR_UNNECESSARY,
  868. .dev_size = SIZE_1MiB,
  869. .cmd_set = P_ID_INTEL_STD,
  870. .nr_regions = 2,
  871. .regions = {
  872. ERASEINFO(0x10000, 15),
  873. ERASEINFO(0x02000, 8),
  874. }
  875. }, {
  876. .mfr_id = MANUFACTURER_INTEL,
  877. .dev_id = I28F016B3B,
  878. .name = "Intel 28F016B3B",
  879. .devtypes = CFI_DEVICETYPE_X8,
  880. .uaddr = MTD_UADDR_UNNECESSARY,
  881. .dev_size = SIZE_2MiB,
  882. .cmd_set = P_ID_INTEL_STD,
  883. .nr_regions = 2,
  884. .regions = {
  885. ERASEINFO(0x02000, 8),
  886. ERASEINFO(0x10000, 31),
  887. }
  888. }, {
  889. .mfr_id = MANUFACTURER_INTEL,
  890. .dev_id = I28F016S3,
  891. .name = "Intel I28F016S3",
  892. .devtypes = CFI_DEVICETYPE_X8,
  893. .uaddr = MTD_UADDR_UNNECESSARY,
  894. .dev_size = SIZE_2MiB,
  895. .cmd_set = P_ID_INTEL_STD,
  896. .nr_regions = 1,
  897. .regions = {
  898. ERASEINFO(0x10000, 32),
  899. }
  900. }, {
  901. .mfr_id = MANUFACTURER_INTEL,
  902. .dev_id = I28F016B3T,
  903. .name = "Intel 28F016B3T",
  904. .devtypes = CFI_DEVICETYPE_X8,
  905. .uaddr = MTD_UADDR_UNNECESSARY,
  906. .dev_size = SIZE_2MiB,
  907. .cmd_set = P_ID_INTEL_STD,
  908. .nr_regions = 2,
  909. .regions = {
  910. ERASEINFO(0x10000, 31),
  911. ERASEINFO(0x02000, 8),
  912. }
  913. }, {
  914. .mfr_id = MANUFACTURER_INTEL,
  915. .dev_id = I28F160B3B,
  916. .name = "Intel 28F160B3B",
  917. .devtypes = CFI_DEVICETYPE_X16,
  918. .uaddr = MTD_UADDR_UNNECESSARY,
  919. .dev_size = SIZE_2MiB,
  920. .cmd_set = P_ID_INTEL_STD,
  921. .nr_regions = 2,
  922. .regions = {
  923. ERASEINFO(0x02000, 8),
  924. ERASEINFO(0x10000, 31),
  925. }
  926. }, {
  927. .mfr_id = MANUFACTURER_INTEL,
  928. .dev_id = I28F160B3T,
  929. .name = "Intel 28F160B3T",
  930. .devtypes = CFI_DEVICETYPE_X16,
  931. .uaddr = MTD_UADDR_UNNECESSARY,
  932. .dev_size = SIZE_2MiB,
  933. .cmd_set = P_ID_INTEL_STD,
  934. .nr_regions = 2,
  935. .regions = {
  936. ERASEINFO(0x10000, 31),
  937. ERASEINFO(0x02000, 8),
  938. }
  939. }, {
  940. .mfr_id = MANUFACTURER_INTEL,
  941. .dev_id = I28F320B3B,
  942. .name = "Intel 28F320B3B",
  943. .devtypes = CFI_DEVICETYPE_X16,
  944. .uaddr = MTD_UADDR_UNNECESSARY,
  945. .dev_size = SIZE_4MiB,
  946. .cmd_set = P_ID_INTEL_STD,
  947. .nr_regions = 2,
  948. .regions = {
  949. ERASEINFO(0x02000, 8),
  950. ERASEINFO(0x10000, 63),
  951. }
  952. }, {
  953. .mfr_id = MANUFACTURER_INTEL,
  954. .dev_id = I28F320B3T,
  955. .name = "Intel 28F320B3T",
  956. .devtypes = CFI_DEVICETYPE_X16,
  957. .uaddr = MTD_UADDR_UNNECESSARY,
  958. .dev_size = SIZE_4MiB,
  959. .cmd_set = P_ID_INTEL_STD,
  960. .nr_regions = 2,
  961. .regions = {
  962. ERASEINFO(0x10000, 63),
  963. ERASEINFO(0x02000, 8),
  964. }
  965. }, {
  966. .mfr_id = MANUFACTURER_INTEL,
  967. .dev_id = I28F640B3B,
  968. .name = "Intel 28F640B3B",
  969. .devtypes = CFI_DEVICETYPE_X16,
  970. .uaddr = MTD_UADDR_UNNECESSARY,
  971. .dev_size = SIZE_8MiB,
  972. .cmd_set = P_ID_INTEL_STD,
  973. .nr_regions = 2,
  974. .regions = {
  975. ERASEINFO(0x02000, 8),
  976. ERASEINFO(0x10000, 127),
  977. }
  978. }, {
  979. .mfr_id = MANUFACTURER_INTEL,
  980. .dev_id = I28F640B3T,
  981. .name = "Intel 28F640B3T",
  982. .devtypes = CFI_DEVICETYPE_X16,
  983. .uaddr = MTD_UADDR_UNNECESSARY,
  984. .dev_size = SIZE_8MiB,
  985. .cmd_set = P_ID_INTEL_STD,
  986. .nr_regions = 2,
  987. .regions = {
  988. ERASEINFO(0x10000, 127),
  989. ERASEINFO(0x02000, 8),
  990. }
  991. }, {
  992. .mfr_id = MANUFACTURER_INTEL,
  993. .dev_id = I82802AB,
  994. .name = "Intel 82802AB",
  995. .devtypes = CFI_DEVICETYPE_X8,
  996. .uaddr = MTD_UADDR_UNNECESSARY,
  997. .dev_size = SIZE_512KiB,
  998. .cmd_set = P_ID_INTEL_EXT,
  999. .nr_regions = 1,
  1000. .regions = {
  1001. ERASEINFO(0x10000,8),
  1002. }
  1003. }, {
  1004. .mfr_id = MANUFACTURER_INTEL,
  1005. .dev_id = I82802AC,
  1006. .name = "Intel 82802AC",
  1007. .devtypes = CFI_DEVICETYPE_X8,
  1008. .uaddr = MTD_UADDR_UNNECESSARY,
  1009. .dev_size = SIZE_1MiB,
  1010. .cmd_set = P_ID_INTEL_EXT,
  1011. .nr_regions = 1,
  1012. .regions = {
  1013. ERASEINFO(0x10000,16),
  1014. }
  1015. }, {
  1016. .mfr_id = MANUFACTURER_MACRONIX,
  1017. .dev_id = MX29LV040C,
  1018. .name = "Macronix MX29LV040C",
  1019. .devtypes = CFI_DEVICETYPE_X8,
  1020. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1021. .dev_size = SIZE_512KiB,
  1022. .cmd_set = P_ID_AMD_STD,
  1023. .nr_regions = 1,
  1024. .regions = {
  1025. ERASEINFO(0x10000,8),
  1026. }
  1027. }, {
  1028. .mfr_id = MANUFACTURER_MACRONIX,
  1029. .dev_id = MX29LV160T,
  1030. .name = "MXIC MX29LV160T",
  1031. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1032. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1033. .dev_size = SIZE_2MiB,
  1034. .cmd_set = P_ID_AMD_STD,
  1035. .nr_regions = 4,
  1036. .regions = {
  1037. ERASEINFO(0x10000,31),
  1038. ERASEINFO(0x08000,1),
  1039. ERASEINFO(0x02000,2),
  1040. ERASEINFO(0x04000,1)
  1041. }
  1042. }, {
  1043. .mfr_id = MANUFACTURER_NEC,
  1044. .dev_id = UPD29F064115,
  1045. .name = "NEC uPD29F064115",
  1046. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1047. .uaddr = MTD_UADDR_0x0555_0x02AA, /* ???? */
  1048. .dev_size = SIZE_8MiB,
  1049. .cmd_set = P_ID_AMD_STD,
  1050. .nr_regions = 3,
  1051. .regions = {
  1052. ERASEINFO(0x2000,8),
  1053. ERASEINFO(0x10000,126),
  1054. ERASEINFO(0x2000,8),
  1055. }
  1056. }, {
  1057. .mfr_id = MANUFACTURER_MACRONIX,
  1058. .dev_id = MX29LV160B,
  1059. .name = "MXIC MX29LV160B",
  1060. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1061. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1062. .dev_size = SIZE_2MiB,
  1063. .cmd_set = P_ID_AMD_STD,
  1064. .nr_regions = 4,
  1065. .regions = {
  1066. ERASEINFO(0x04000,1),
  1067. ERASEINFO(0x02000,2),
  1068. ERASEINFO(0x08000,1),
  1069. ERASEINFO(0x10000,31)
  1070. }
  1071. }, {
  1072. .mfr_id = MANUFACTURER_MACRONIX,
  1073. .dev_id = MX29F040,
  1074. .name = "Macronix MX29F040",
  1075. .devtypes = CFI_DEVICETYPE_X8,
  1076. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1077. .dev_size = SIZE_512KiB,
  1078. .cmd_set = P_ID_AMD_STD,
  1079. .nr_regions = 1,
  1080. .regions = {
  1081. ERASEINFO(0x10000,8),
  1082. }
  1083. }, {
  1084. .mfr_id = MANUFACTURER_MACRONIX,
  1085. .dev_id = MX29F016,
  1086. .name = "Macronix MX29F016",
  1087. .devtypes = CFI_DEVICETYPE_X8,
  1088. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1089. .dev_size = SIZE_2MiB,
  1090. .cmd_set = P_ID_AMD_STD,
  1091. .nr_regions = 1,
  1092. .regions = {
  1093. ERASEINFO(0x10000,32),
  1094. }
  1095. }, {
  1096. .mfr_id = MANUFACTURER_MACRONIX,
  1097. .dev_id = MX29F004T,
  1098. .name = "Macronix MX29F004T",
  1099. .devtypes = CFI_DEVICETYPE_X8,
  1100. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1101. .dev_size = SIZE_512KiB,
  1102. .cmd_set = P_ID_AMD_STD,
  1103. .nr_regions = 4,
  1104. .regions = {
  1105. ERASEINFO(0x10000,7),
  1106. ERASEINFO(0x08000,1),
  1107. ERASEINFO(0x02000,2),
  1108. ERASEINFO(0x04000,1),
  1109. }
  1110. }, {
  1111. .mfr_id = MANUFACTURER_MACRONIX,
  1112. .dev_id = MX29F004B,
  1113. .name = "Macronix MX29F004B",
  1114. .devtypes = CFI_DEVICETYPE_X8,
  1115. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1116. .dev_size = SIZE_512KiB,
  1117. .cmd_set = P_ID_AMD_STD,
  1118. .nr_regions = 4,
  1119. .regions = {
  1120. ERASEINFO(0x04000,1),
  1121. ERASEINFO(0x02000,2),
  1122. ERASEINFO(0x08000,1),
  1123. ERASEINFO(0x10000,7),
  1124. }
  1125. }, {
  1126. .mfr_id = MANUFACTURER_MACRONIX,
  1127. .dev_id = MX29F002T,
  1128. .name = "Macronix MX29F002T",
  1129. .devtypes = CFI_DEVICETYPE_X8,
  1130. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1131. .dev_size = SIZE_256KiB,
  1132. .cmd_set = P_ID_AMD_STD,
  1133. .nr_regions = 4,
  1134. .regions = {
  1135. ERASEINFO(0x10000,3),
  1136. ERASEINFO(0x08000,1),
  1137. ERASEINFO(0x02000,2),
  1138. ERASEINFO(0x04000,1),
  1139. }
  1140. }, {
  1141. .mfr_id = MANUFACTURER_PMC,
  1142. .dev_id = PM49FL002,
  1143. .name = "PMC Pm49FL002",
  1144. .devtypes = CFI_DEVICETYPE_X8,
  1145. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1146. .dev_size = SIZE_256KiB,
  1147. .cmd_set = P_ID_AMD_STD,
  1148. .nr_regions = 1,
  1149. .regions = {
  1150. ERASEINFO( 0x01000, 64 )
  1151. }
  1152. }, {
  1153. .mfr_id = MANUFACTURER_PMC,
  1154. .dev_id = PM49FL004,
  1155. .name = "PMC Pm49FL004",
  1156. .devtypes = CFI_DEVICETYPE_X8,
  1157. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1158. .dev_size = SIZE_512KiB,
  1159. .cmd_set = P_ID_AMD_STD,
  1160. .nr_regions = 1,
  1161. .regions = {
  1162. ERASEINFO( 0x01000, 128 )
  1163. }
  1164. }, {
  1165. .mfr_id = MANUFACTURER_PMC,
  1166. .dev_id = PM49FL008,
  1167. .name = "PMC Pm49FL008",
  1168. .devtypes = CFI_DEVICETYPE_X8,
  1169. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1170. .dev_size = SIZE_1MiB,
  1171. .cmd_set = P_ID_AMD_STD,
  1172. .nr_regions = 1,
  1173. .regions = {
  1174. ERASEINFO( 0x01000, 256 )
  1175. }
  1176. }, {
  1177. .mfr_id = MANUFACTURER_SHARP,
  1178. .dev_id = LH28F640BF,
  1179. .name = "LH28F640BF",
  1180. .devtypes = CFI_DEVICETYPE_X8,
  1181. .uaddr = MTD_UADDR_UNNECESSARY,
  1182. .dev_size = SIZE_4MiB,
  1183. .cmd_set = P_ID_INTEL_STD,
  1184. .nr_regions = 1,
  1185. .regions = {
  1186. ERASEINFO(0x40000,16),
  1187. }
  1188. }, {
  1189. .mfr_id = MANUFACTURER_SST,
  1190. .dev_id = SST39LF512,
  1191. .name = "SST 39LF512",
  1192. .devtypes = CFI_DEVICETYPE_X8,
  1193. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1194. .dev_size = SIZE_64KiB,
  1195. .cmd_set = P_ID_AMD_STD,
  1196. .nr_regions = 1,
  1197. .regions = {
  1198. ERASEINFO(0x01000,16),
  1199. }
  1200. }, {
  1201. .mfr_id = MANUFACTURER_SST,
  1202. .dev_id = SST39LF010,
  1203. .name = "SST 39LF010",
  1204. .devtypes = CFI_DEVICETYPE_X8,
  1205. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1206. .dev_size = SIZE_128KiB,
  1207. .cmd_set = P_ID_AMD_STD,
  1208. .nr_regions = 1,
  1209. .regions = {
  1210. ERASEINFO(0x01000,32),
  1211. }
  1212. }, {
  1213. .mfr_id = MANUFACTURER_SST,
  1214. .dev_id = SST29EE020,
  1215. .name = "SST 29EE020",
  1216. .devtypes = CFI_DEVICETYPE_X8,
  1217. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1218. .dev_size = SIZE_256KiB,
  1219. .cmd_set = P_ID_SST_PAGE,
  1220. .nr_regions = 1,
  1221. .regions = {ERASEINFO(0x01000,64),
  1222. }
  1223. }, {
  1224. .mfr_id = MANUFACTURER_SST,
  1225. .dev_id = SST29LE020,
  1226. .name = "SST 29LE020",
  1227. .devtypes = CFI_DEVICETYPE_X8,
  1228. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1229. .dev_size = SIZE_256KiB,
  1230. .cmd_set = P_ID_SST_PAGE,
  1231. .nr_regions = 1,
  1232. .regions = {ERASEINFO(0x01000,64),
  1233. }
  1234. }, {
  1235. .mfr_id = MANUFACTURER_SST,
  1236. .dev_id = SST39LF020,
  1237. .name = "SST 39LF020",
  1238. .devtypes = CFI_DEVICETYPE_X8,
  1239. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1240. .dev_size = SIZE_256KiB,
  1241. .cmd_set = P_ID_AMD_STD,
  1242. .nr_regions = 1,
  1243. .regions = {
  1244. ERASEINFO(0x01000,64),
  1245. }
  1246. }, {
  1247. .mfr_id = MANUFACTURER_SST,
  1248. .dev_id = SST39LF040,
  1249. .name = "SST 39LF040",
  1250. .devtypes = CFI_DEVICETYPE_X8,
  1251. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1252. .dev_size = SIZE_512KiB,
  1253. .cmd_set = P_ID_AMD_STD,
  1254. .nr_regions = 1,
  1255. .regions = {
  1256. ERASEINFO(0x01000,128),
  1257. }
  1258. }, {
  1259. .mfr_id = MANUFACTURER_SST,
  1260. .dev_id = SST39SF010A,
  1261. .name = "SST 39SF010A",
  1262. .devtypes = CFI_DEVICETYPE_X8,
  1263. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1264. .dev_size = SIZE_128KiB,
  1265. .cmd_set = P_ID_AMD_STD,
  1266. .nr_regions = 1,
  1267. .regions = {
  1268. ERASEINFO(0x01000,32),
  1269. }
  1270. }, {
  1271. .mfr_id = MANUFACTURER_SST,
  1272. .dev_id = SST39SF020A,
  1273. .name = "SST 39SF020A",
  1274. .devtypes = CFI_DEVICETYPE_X8,
  1275. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1276. .dev_size = SIZE_256KiB,
  1277. .cmd_set = P_ID_AMD_STD,
  1278. .nr_regions = 1,
  1279. .regions = {
  1280. ERASEINFO(0x01000,64),
  1281. }
  1282. }, {
  1283. .mfr_id = MANUFACTURER_SST,
  1284. .dev_id = SST49LF040B,
  1285. .name = "SST 49LF040B",
  1286. .devtypes = CFI_DEVICETYPE_X8,
  1287. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1288. .dev_size = SIZE_512KiB,
  1289. .cmd_set = P_ID_AMD_STD,
  1290. .nr_regions = 1,
  1291. .regions = {
  1292. ERASEINFO(0x01000,128),
  1293. }
  1294. }, {
  1295. .mfr_id = MANUFACTURER_SST,
  1296. .dev_id = SST49LF004B,
  1297. .name = "SST 49LF004B",
  1298. .devtypes = CFI_DEVICETYPE_X8,
  1299. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1300. .dev_size = SIZE_512KiB,
  1301. .cmd_set = P_ID_AMD_STD,
  1302. .nr_regions = 1,
  1303. .regions = {
  1304. ERASEINFO(0x01000,128),
  1305. }
  1306. }, {
  1307. .mfr_id = MANUFACTURER_SST,
  1308. .dev_id = SST49LF008A,
  1309. .name = "SST 49LF008A",
  1310. .devtypes = CFI_DEVICETYPE_X8,
  1311. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1312. .dev_size = SIZE_1MiB,
  1313. .cmd_set = P_ID_AMD_STD,
  1314. .nr_regions = 1,
  1315. .regions = {
  1316. ERASEINFO(0x01000,256),
  1317. }
  1318. }, {
  1319. .mfr_id = MANUFACTURER_SST,
  1320. .dev_id = SST49LF030A,
  1321. .name = "SST 49LF030A",
  1322. .devtypes = CFI_DEVICETYPE_X8,
  1323. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1324. .dev_size = SIZE_512KiB,
  1325. .cmd_set = P_ID_AMD_STD,
  1326. .nr_regions = 1,
  1327. .regions = {
  1328. ERASEINFO(0x01000,96),
  1329. }
  1330. }, {
  1331. .mfr_id = MANUFACTURER_SST,
  1332. .dev_id = SST49LF040A,
  1333. .name = "SST 49LF040A",
  1334. .devtypes = CFI_DEVICETYPE_X8,
  1335. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1336. .dev_size = SIZE_512KiB,
  1337. .cmd_set = P_ID_AMD_STD,
  1338. .nr_regions = 1,
  1339. .regions = {
  1340. ERASEINFO(0x01000,128),
  1341. }
  1342. }, {
  1343. .mfr_id = MANUFACTURER_SST,
  1344. .dev_id = SST49LF080A,
  1345. .name = "SST 49LF080A",
  1346. .devtypes = CFI_DEVICETYPE_X8,
  1347. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1348. .dev_size = SIZE_1MiB,
  1349. .cmd_set = P_ID_AMD_STD,
  1350. .nr_regions = 1,
  1351. .regions = {
  1352. ERASEINFO(0x01000,256),
  1353. }
  1354. }, {
  1355. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1356. .dev_id = SST39LF160,
  1357. .name = "SST 39LF160",
  1358. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1359. .uaddr = MTD_UADDR_0x5555_0x2AAA, /* ???? */
  1360. .dev_size = SIZE_2MiB,
  1361. .cmd_set = P_ID_AMD_STD,
  1362. .nr_regions = 2,
  1363. .regions = {
  1364. ERASEINFO(0x1000,256),
  1365. ERASEINFO(0x1000,256)
  1366. }
  1367. }, {
  1368. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1369. .dev_id = SST39VF1601,
  1370. .name = "SST 39VF1601",
  1371. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1372. .uaddr = MTD_UADDR_0x5555_0x2AAA, /* ???? */
  1373. .dev_size = SIZE_2MiB,
  1374. .cmd_set = P_ID_AMD_STD,
  1375. .nr_regions = 2,
  1376. .regions = {
  1377. ERASEINFO(0x1000,256),
  1378. ERASEINFO(0x1000,256)
  1379. }
  1380. }, {
  1381. .mfr_id = MANUFACTURER_SST,
  1382. .dev_id = SST36VF3203,
  1383. .name = "SST 36VF3203",
  1384. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1385. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1386. .dev_size = SIZE_4MiB,
  1387. .cmd_set = P_ID_AMD_STD,
  1388. .nr_regions = 1,
  1389. .regions = {
  1390. ERASEINFO(0x10000,64),
  1391. }
  1392. }, {
  1393. .mfr_id = MANUFACTURER_ST,
  1394. .dev_id = M29F800AB,
  1395. .name = "ST M29F800AB",
  1396. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1397. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1398. .dev_size = SIZE_1MiB,
  1399. .cmd_set = P_ID_AMD_STD,
  1400. .nr_regions = 4,
  1401. .regions = {
  1402. ERASEINFO(0x04000,1),
  1403. ERASEINFO(0x02000,2),
  1404. ERASEINFO(0x08000,1),
  1405. ERASEINFO(0x10000,15),
  1406. }
  1407. }, {
  1408. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1409. .dev_id = M29W800DT,
  1410. .name = "ST M29W800DT",
  1411. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1412. .uaddr = MTD_UADDR_0x5555_0x2AAA, /* ???? */
  1413. .dev_size = SIZE_1MiB,
  1414. .cmd_set = P_ID_AMD_STD,
  1415. .nr_regions = 4,
  1416. .regions = {
  1417. ERASEINFO(0x10000,15),
  1418. ERASEINFO(0x08000,1),
  1419. ERASEINFO(0x02000,2),
  1420. ERASEINFO(0x04000,1)
  1421. }
  1422. }, {
  1423. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1424. .dev_id = M29W800DB,
  1425. .name = "ST M29W800DB",
  1426. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1427. .uaddr = MTD_UADDR_0x5555_0x2AAA, /* ???? */
  1428. .dev_size = SIZE_1MiB,
  1429. .cmd_set = P_ID_AMD_STD,
  1430. .nr_regions = 4,
  1431. .regions = {
  1432. ERASEINFO(0x04000,1),
  1433. ERASEINFO(0x02000,2),
  1434. ERASEINFO(0x08000,1),
  1435. ERASEINFO(0x10000,15)
  1436. }
  1437. }, {
  1438. .mfr_id = MANUFACTURER_ST,
  1439. .dev_id = M29W400DT,
  1440. .name = "ST M29W400DT",
  1441. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1442. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1443. .dev_size = SIZE_512KiB,
  1444. .cmd_set = P_ID_AMD_STD,
  1445. .nr_regions = 4,
  1446. .regions = {
  1447. ERASEINFO(0x04000,7),
  1448. ERASEINFO(0x02000,1),
  1449. ERASEINFO(0x08000,2),
  1450. ERASEINFO(0x10000,1)
  1451. }
  1452. }, {
  1453. .mfr_id = MANUFACTURER_ST,
  1454. .dev_id = M29W400DB,
  1455. .name = "ST M29W400DB",
  1456. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1457. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1458. .dev_size = SIZE_512KiB,
  1459. .cmd_set = P_ID_AMD_STD,
  1460. .nr_regions = 4,
  1461. .regions = {
  1462. ERASEINFO(0x04000,1),
  1463. ERASEINFO(0x02000,2),
  1464. ERASEINFO(0x08000,1),
  1465. ERASEINFO(0x10000,7)
  1466. }
  1467. }, {
  1468. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1469. .dev_id = M29W160DT,
  1470. .name = "ST M29W160DT",
  1471. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1472. .uaddr = MTD_UADDR_0x0555_0x02AA, /* ???? */
  1473. .dev_size = SIZE_2MiB,
  1474. .cmd_set = P_ID_AMD_STD,
  1475. .nr_regions = 4,
  1476. .regions = {
  1477. ERASEINFO(0x10000,31),
  1478. ERASEINFO(0x08000,1),
  1479. ERASEINFO(0x02000,2),
  1480. ERASEINFO(0x04000,1)
  1481. }
  1482. }, {
  1483. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1484. .dev_id = M29W160DB,
  1485. .name = "ST M29W160DB",
  1486. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1487. .uaddr = MTD_UADDR_0x0555_0x02AA, /* ???? */
  1488. .dev_size = SIZE_2MiB,
  1489. .cmd_set = P_ID_AMD_STD,
  1490. .nr_regions = 4,
  1491. .regions = {
  1492. ERASEINFO(0x04000,1),
  1493. ERASEINFO(0x02000,2),
  1494. ERASEINFO(0x08000,1),
  1495. ERASEINFO(0x10000,31)
  1496. }
  1497. }, {
  1498. .mfr_id = MANUFACTURER_ST,
  1499. .dev_id = M29W040B,
  1500. .name = "ST M29W040B",
  1501. .devtypes = CFI_DEVICETYPE_X8,
  1502. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1503. .dev_size = SIZE_512KiB,
  1504. .cmd_set = P_ID_AMD_STD,
  1505. .nr_regions = 1,
  1506. .regions = {
  1507. ERASEINFO(0x10000,8),
  1508. }
  1509. }, {
  1510. .mfr_id = MANUFACTURER_ST,
  1511. .dev_id = M50FW040,
  1512. .name = "ST M50FW040",
  1513. .devtypes = CFI_DEVICETYPE_X8,
  1514. .uaddr = MTD_UADDR_UNNECESSARY,
  1515. .dev_size = SIZE_512KiB,
  1516. .cmd_set = P_ID_INTEL_EXT,
  1517. .nr_regions = 1,
  1518. .regions = {
  1519. ERASEINFO(0x10000,8),
  1520. }
  1521. }, {
  1522. .mfr_id = MANUFACTURER_ST,
  1523. .dev_id = M50FW080,
  1524. .name = "ST M50FW080",
  1525. .devtypes = CFI_DEVICETYPE_X8,
  1526. .uaddr = MTD_UADDR_UNNECESSARY,
  1527. .dev_size = SIZE_1MiB,
  1528. .cmd_set = P_ID_INTEL_EXT,
  1529. .nr_regions = 1,
  1530. .regions = {
  1531. ERASEINFO(0x10000,16),
  1532. }
  1533. }, {
  1534. .mfr_id = MANUFACTURER_ST,
  1535. .dev_id = M50FW016,
  1536. .name = "ST M50FW016",
  1537. .devtypes = CFI_DEVICETYPE_X8,
  1538. .uaddr = MTD_UADDR_UNNECESSARY,
  1539. .dev_size = SIZE_2MiB,
  1540. .cmd_set = P_ID_INTEL_EXT,
  1541. .nr_regions = 1,
  1542. .regions = {
  1543. ERASEINFO(0x10000,32),
  1544. }
  1545. }, {
  1546. .mfr_id = MANUFACTURER_ST,
  1547. .dev_id = M50LPW080,
  1548. .name = "ST M50LPW080",
  1549. .devtypes = CFI_DEVICETYPE_X8,
  1550. .uaddr = MTD_UADDR_UNNECESSARY,
  1551. .dev_size = SIZE_1MiB,
  1552. .cmd_set = P_ID_INTEL_EXT,
  1553. .nr_regions = 1,
  1554. .regions = {
  1555. ERASEINFO(0x10000,16),
  1556. }
  1557. }, {
  1558. .mfr_id = MANUFACTURER_TOSHIBA,
  1559. .dev_id = TC58FVT160,
  1560. .name = "Toshiba TC58FVT160",
  1561. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1562. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1563. .dev_size = SIZE_2MiB,
  1564. .cmd_set = P_ID_AMD_STD,
  1565. .nr_regions = 4,
  1566. .regions = {
  1567. ERASEINFO(0x10000,31),
  1568. ERASEINFO(0x08000,1),
  1569. ERASEINFO(0x02000,2),
  1570. ERASEINFO(0x04000,1)
  1571. }
  1572. }, {
  1573. .mfr_id = MANUFACTURER_TOSHIBA,
  1574. .dev_id = TC58FVB160,
  1575. .name = "Toshiba TC58FVB160",
  1576. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1577. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1578. .dev_size = SIZE_2MiB,
  1579. .cmd_set = P_ID_AMD_STD,
  1580. .nr_regions = 4,
  1581. .regions = {
  1582. ERASEINFO(0x04000,1),
  1583. ERASEINFO(0x02000,2),
  1584. ERASEINFO(0x08000,1),
  1585. ERASEINFO(0x10000,31)
  1586. }
  1587. }, {
  1588. .mfr_id = MANUFACTURER_TOSHIBA,
  1589. .dev_id = TC58FVB321,
  1590. .name = "Toshiba TC58FVB321",
  1591. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1592. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1593. .dev_size = SIZE_4MiB,
  1594. .cmd_set = P_ID_AMD_STD,
  1595. .nr_regions = 2,
  1596. .regions = {
  1597. ERASEINFO(0x02000,8),
  1598. ERASEINFO(0x10000,63)
  1599. }
  1600. }, {
  1601. .mfr_id = MANUFACTURER_TOSHIBA,
  1602. .dev_id = TC58FVT321,
  1603. .name = "Toshiba TC58FVT321",
  1604. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1605. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1606. .dev_size = SIZE_4MiB,
  1607. .cmd_set = P_ID_AMD_STD,
  1608. .nr_regions = 2,
  1609. .regions = {
  1610. ERASEINFO(0x10000,63),
  1611. ERASEINFO(0x02000,8)
  1612. }
  1613. }, {
  1614. .mfr_id = MANUFACTURER_TOSHIBA,
  1615. .dev_id = TC58FVB641,
  1616. .name = "Toshiba TC58FVB641",
  1617. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1618. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1619. .dev_size = SIZE_8MiB,
  1620. .cmd_set = P_ID_AMD_STD,
  1621. .nr_regions = 2,
  1622. .regions = {
  1623. ERASEINFO(0x02000,8),
  1624. ERASEINFO(0x10000,127)
  1625. }
  1626. }, {
  1627. .mfr_id = MANUFACTURER_TOSHIBA,
  1628. .dev_id = TC58FVT641,
  1629. .name = "Toshiba TC58FVT641",
  1630. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1631. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1632. .dev_size = SIZE_8MiB,
  1633. .cmd_set = P_ID_AMD_STD,
  1634. .nr_regions = 2,
  1635. .regions = {
  1636. ERASEINFO(0x10000,127),
  1637. ERASEINFO(0x02000,8)
  1638. }
  1639. }, {
  1640. .mfr_id = MANUFACTURER_WINBOND,
  1641. .dev_id = W49V002A,
  1642. .name = "Winbond W49V002A",
  1643. .devtypes = CFI_DEVICETYPE_X8,
  1644. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1645. .dev_size = SIZE_256KiB,
  1646. .cmd_set = P_ID_AMD_STD,
  1647. .nr_regions = 4,
  1648. .regions = {
  1649. ERASEINFO(0x10000, 3),
  1650. ERASEINFO(0x08000, 1),
  1651. ERASEINFO(0x02000, 2),
  1652. ERASEINFO(0x04000, 1),
  1653. }
  1654. }
  1655. };
  1656. static inline u32 jedec_read_mfr(struct map_info *map, uint32_t base,
  1657. struct cfi_private *cfi)
  1658. {
  1659. map_word result;
  1660. unsigned long mask;
  1661. u32 ofs = cfi_build_cmd_addr(0, cfi_interleave(cfi), cfi->device_type);
  1662. mask = (1 << (cfi->device_type * 8)) -1;
  1663. result = map_read(map, base + ofs);
  1664. return result.x[0] & mask;
  1665. }
  1666. static inline u32 jedec_read_id(struct map_info *map, uint32_t base,
  1667. struct cfi_private *cfi)
  1668. {
  1669. map_word result;
  1670. unsigned long mask;
  1671. u32 ofs = cfi_build_cmd_addr(1, cfi_interleave(cfi), cfi->device_type);
  1672. mask = (1 << (cfi->device_type * 8)) -1;
  1673. result = map_read(map, base + ofs);
  1674. return result.x[0] & mask;
  1675. }
  1676. static void jedec_reset(u32 base, struct map_info *map, struct cfi_private *cfi)
  1677. {
  1678. /* Reset */
  1679. /* after checking the datasheets for SST, MACRONIX and ATMEL
  1680. * (oh and incidentaly the jedec spec - 3.5.3.3) the reset
  1681. * sequence is *supposed* to be 0xaa at 0x5555, 0x55 at
  1682. * 0x2aaa, 0xF0 at 0x5555 this will not affect the AMD chips
  1683. * as they will ignore the writes and dont care what address
  1684. * the F0 is written to */
  1685. if (cfi->addr_unlock1) {
  1686. DEBUG( MTD_DEBUG_LEVEL3,
  1687. "reset unlock called %x %x \n",
  1688. cfi->addr_unlock1,cfi->addr_unlock2);
  1689. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1690. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1691. }
  1692. cfi_send_gen_cmd(0xF0, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1693. /* Some misdesigned Intel chips do not respond for 0xF0 for a reset,
  1694. * so ensure we're in read mode. Send both the Intel and the AMD command
  1695. * for this. Intel uses 0xff for this, AMD uses 0xff for NOP, so
  1696. * this should be safe.
  1697. */
  1698. cfi_send_gen_cmd(0xFF, 0, base, map, cfi, cfi->device_type, NULL);
  1699. /* FIXME - should have reset delay before continuing */
  1700. }
  1701. static int cfi_jedec_setup(struct cfi_private *p_cfi, int index)
  1702. {
  1703. int i,num_erase_regions;
  1704. uint8_t uaddr;
  1705. if (! (jedec_table[index].devtypes & p_cfi->device_type)) {
  1706. DEBUG(MTD_DEBUG_LEVEL1, "Rejecting potential %s with incompatible %d-bit device type\n",
  1707. jedec_table[index].name, 4 * (1<<p_cfi->device_type));
  1708. return 0;
  1709. }
  1710. printk(KERN_INFO "Found: %s\n",jedec_table[index].name);
  1711. num_erase_regions = jedec_table[index].nr_regions;
  1712. p_cfi->cfiq = kmalloc(sizeof(struct cfi_ident) + num_erase_regions * 4, GFP_KERNEL);
  1713. if (!p_cfi->cfiq) {
  1714. //xx printk(KERN_WARNING "%s: kmalloc failed for CFI ident structure\n", map->name);
  1715. return 0;
  1716. }
  1717. memset(p_cfi->cfiq,0,sizeof(struct cfi_ident));
  1718. p_cfi->cfiq->P_ID = jedec_table[index].cmd_set;
  1719. p_cfi->cfiq->NumEraseRegions = jedec_table[index].nr_regions;
  1720. p_cfi->cfiq->DevSize = jedec_table[index].dev_size;
  1721. p_cfi->cfi_mode = CFI_MODE_JEDEC;
  1722. for (i=0; i<num_erase_regions; i++){
  1723. p_cfi->cfiq->EraseRegionInfo[i] = jedec_table[index].regions[i];
  1724. }
  1725. p_cfi->cmdset_priv = NULL;
  1726. /* This may be redundant for some cases, but it doesn't hurt */
  1727. p_cfi->mfr = jedec_table[index].mfr_id;
  1728. p_cfi->id = jedec_table[index].dev_id;
  1729. uaddr = jedec_table[index].uaddr;
  1730. /* The table has unlock addresses in _bytes_, and we try not to let
  1731. our brains explode when we see the datasheets talking about address
  1732. lines numbered from A-1 to A18. The CFI table has unlock addresses
  1733. in device-words according to the mode the device is connected in */
  1734. p_cfi->addr_unlock1 = unlock_addrs[uaddr].addr1 / p_cfi->device_type;
  1735. p_cfi->addr_unlock2 = unlock_addrs[uaddr].addr2 / p_cfi->device_type;
  1736. return 1; /* ok */
  1737. }
  1738. /*
  1739. * There is a BIG problem properly ID'ing the JEDEC device and guaranteeing
  1740. * the mapped address, unlock addresses, and proper chip ID. This function
  1741. * attempts to minimize errors. It is doubtfull that this probe will ever
  1742. * be perfect - consequently there should be some module parameters that
  1743. * could be manually specified to force the chip info.
  1744. */
  1745. static inline int jedec_match( uint32_t base,
  1746. struct map_info *map,
  1747. struct cfi_private *cfi,
  1748. const struct amd_flash_info *finfo )
  1749. {
  1750. int rc = 0; /* failure until all tests pass */
  1751. u32 mfr, id;
  1752. uint8_t uaddr;
  1753. /*
  1754. * The IDs must match. For X16 and X32 devices operating in
  1755. * a lower width ( X8 or X16 ), the device ID's are usually just
  1756. * the lower byte(s) of the larger device ID for wider mode. If
  1757. * a part is found that doesn't fit this assumption (device id for
  1758. * smaller width mode is completely unrealated to full-width mode)
  1759. * then the jedec_table[] will have to be augmented with the IDs
  1760. * for different widths.
  1761. */
  1762. switch (cfi->device_type) {
  1763. case CFI_DEVICETYPE_X8:
  1764. mfr = (uint8_t)finfo->mfr_id;
  1765. id = (uint8_t)finfo->dev_id;
  1766. /* bjd: it seems that if we do this, we can end up
  1767. * detecting 16bit flashes as an 8bit device, even though
  1768. * there aren't.
  1769. */
  1770. if (finfo->dev_id > 0xff) {
  1771. DEBUG( MTD_DEBUG_LEVEL3, "%s(): ID is not 8bit\n",
  1772. __func__);
  1773. goto match_done;
  1774. }
  1775. break;
  1776. case CFI_DEVICETYPE_X16:
  1777. mfr = (uint16_t)finfo->mfr_id;
  1778. id = (uint16_t)finfo->dev_id;
  1779. break;
  1780. case CFI_DEVICETYPE_X32:
  1781. mfr = (uint16_t)finfo->mfr_id;
  1782. id = (uint32_t)finfo->dev_id;
  1783. break;
  1784. default:
  1785. printk(KERN_WARNING
  1786. "MTD %s(): Unsupported device type %d\n",
  1787. __func__, cfi->device_type);
  1788. goto match_done;
  1789. }
  1790. if ( cfi->mfr != mfr || cfi->id != id ) {
  1791. goto match_done;
  1792. }
  1793. /* the part size must fit in the memory window */
  1794. DEBUG( MTD_DEBUG_LEVEL3,
  1795. "MTD %s(): Check fit 0x%.8x + 0x%.8x = 0x%.8x\n",
  1796. __func__, base, 1 << finfo->dev_size, base + (1 << finfo->dev_size) );
  1797. if ( base + cfi_interleave(cfi) * ( 1 << finfo->dev_size ) > map->size ) {
  1798. DEBUG( MTD_DEBUG_LEVEL3,
  1799. "MTD %s(): 0x%.4x 0x%.4x %dKiB doesn't fit\n",
  1800. __func__, finfo->mfr_id, finfo->dev_id,
  1801. 1 << finfo->dev_size );
  1802. goto match_done;
  1803. }
  1804. if (! (finfo->devtypes & cfi->device_type))
  1805. goto match_done;
  1806. uaddr = finfo->uaddr;
  1807. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): check unlock addrs 0x%.4x 0x%.4x\n",
  1808. __func__, cfi->addr_unlock1, cfi->addr_unlock2 );
  1809. if ( MTD_UADDR_UNNECESSARY != uaddr && MTD_UADDR_DONT_CARE != uaddr
  1810. && ( unlock_addrs[uaddr].addr1 / cfi->device_type != cfi->addr_unlock1 ||
  1811. unlock_addrs[uaddr].addr2 / cfi->device_type != cfi->addr_unlock2 ) ) {
  1812. DEBUG( MTD_DEBUG_LEVEL3,
  1813. "MTD %s(): 0x%.4x 0x%.4x did not match\n",
  1814. __func__,
  1815. unlock_addrs[uaddr].addr1,
  1816. unlock_addrs[uaddr].addr2);
  1817. goto match_done;
  1818. }
  1819. /*
  1820. * Make sure the ID's dissappear when the device is taken out of
  1821. * ID mode. The only time this should fail when it should succeed
  1822. * is when the ID's are written as data to the same
  1823. * addresses. For this rare and unfortunate case the chip
  1824. * cannot be probed correctly.
  1825. * FIXME - write a driver that takes all of the chip info as
  1826. * module parameters, doesn't probe but forces a load.
  1827. */
  1828. DEBUG( MTD_DEBUG_LEVEL3,
  1829. "MTD %s(): check ID's disappear when not in ID mode\n",
  1830. __func__ );
  1831. jedec_reset( base, map, cfi );
  1832. mfr = jedec_read_mfr( map, base, cfi );
  1833. id = jedec_read_id( map, base, cfi );
  1834. if ( mfr == cfi->mfr && id == cfi->id ) {
  1835. DEBUG( MTD_DEBUG_LEVEL3,
  1836. "MTD %s(): ID 0x%.2x:0x%.2x did not change after reset:\n"
  1837. "You might need to manually specify JEDEC parameters.\n",
  1838. __func__, cfi->mfr, cfi->id );
  1839. goto match_done;
  1840. }
  1841. /* all tests passed - mark as success */
  1842. rc = 1;
  1843. /*
  1844. * Put the device back in ID mode - only need to do this if we
  1845. * were truly frobbing a real device.
  1846. */
  1847. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): return to ID mode\n", __func__ );
  1848. if (cfi->addr_unlock1) {
  1849. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1850. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1851. }
  1852. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1853. /* FIXME - should have a delay before continuing */
  1854. match_done:
  1855. return rc;
  1856. }
  1857. static int jedec_probe_chip(struct map_info *map, __u32 base,
  1858. unsigned long *chip_map, struct cfi_private *cfi)
  1859. {
  1860. int i;
  1861. enum uaddr uaddr_idx = MTD_UADDR_NOT_SUPPORTED;
  1862. u32 probe_offset1, probe_offset2;
  1863. retry:
  1864. if (!cfi->numchips) {
  1865. uaddr_idx++;
  1866. if (MTD_UADDR_UNNECESSARY == uaddr_idx)
  1867. return 0;
  1868. cfi->addr_unlock1 = unlock_addrs[uaddr_idx].addr1 / cfi->device_type;
  1869. cfi->addr_unlock2 = unlock_addrs[uaddr_idx].addr2 / cfi->device_type;
  1870. }
  1871. /* Make certain we aren't probing past the end of map */
  1872. if (base >= map->size) {
  1873. printk(KERN_NOTICE
  1874. "Probe at base(0x%08x) past the end of the map(0x%08lx)\n",
  1875. base, map->size -1);
  1876. return 0;
  1877. }
  1878. /* Ensure the unlock addresses we try stay inside the map */
  1879. probe_offset1 = cfi_build_cmd_addr(cfi->addr_unlock1, cfi_interleave(cfi), cfi->device_type);
  1880. probe_offset2 = cfi_build_cmd_addr(cfi->addr_unlock2, cfi_interleave(cfi), cfi->device_type);
  1881. if ( ((base + probe_offset1 + map_bankwidth(map)) >= map->size) ||
  1882. ((base + probe_offset2 + map_bankwidth(map)) >= map->size))
  1883. goto retry;
  1884. /* Reset */
  1885. jedec_reset(base, map, cfi);
  1886. /* Autoselect Mode */
  1887. if(cfi->addr_unlock1) {
  1888. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1889. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1890. }
  1891. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1892. /* FIXME - should have a delay before continuing */
  1893. if (!cfi->numchips) {
  1894. /* This is the first time we're called. Set up the CFI
  1895. stuff accordingly and return */
  1896. cfi->mfr = jedec_read_mfr(map, base, cfi);
  1897. cfi->id = jedec_read_id(map, base, cfi);
  1898. DEBUG(MTD_DEBUG_LEVEL3,
  1899. "Search for id:(%02x %02x) interleave(%d) type(%d)\n",
  1900. cfi->mfr, cfi->id, cfi_interleave(cfi), cfi->device_type);
  1901. for (i = 0; i < ARRAY_SIZE(jedec_table); i++) {
  1902. if ( jedec_match( base, map, cfi, &jedec_table[i] ) ) {
  1903. DEBUG( MTD_DEBUG_LEVEL3,
  1904. "MTD %s(): matched device 0x%x,0x%x unlock_addrs: 0x%.4x 0x%.4x\n",
  1905. __func__, cfi->mfr, cfi->id,
  1906. cfi->addr_unlock1, cfi->addr_unlock2 );
  1907. if (!cfi_jedec_setup(cfi, i))
  1908. return 0;
  1909. goto ok_out;
  1910. }
  1911. }
  1912. goto retry;
  1913. } else {
  1914. uint16_t mfr;
  1915. uint16_t id;
  1916. /* Make sure it is a chip of the same manufacturer and id */
  1917. mfr = jedec_read_mfr(map, base, cfi);
  1918. id = jedec_read_id(map, base, cfi);
  1919. if ((mfr != cfi->mfr) || (id != cfi->id)) {
  1920. printk(KERN_DEBUG "%s: Found different chip or no chip at all (mfr 0x%x, id 0x%x) at 0x%x\n",
  1921. map->name, mfr, id, base);
  1922. jedec_reset(base, map, cfi);
  1923. return 0;
  1924. }
  1925. }
  1926. /* Check each previous chip locations to see if it's an alias */
  1927. for (i=0; i < (base >> cfi->chipshift); i++) {
  1928. unsigned long start;
  1929. if(!test_bit(i, chip_map)) {
  1930. continue; /* Skip location; no valid chip at this address */
  1931. }
  1932. start = i << cfi->chipshift;
  1933. if (jedec_read_mfr(map, start, cfi) == cfi->mfr &&
  1934. jedec_read_id(map, start, cfi) == cfi->id) {
  1935. /* Eep. This chip also looks like it's in autoselect mode.
  1936. Is it an alias for the new one? */
  1937. jedec_reset(start, map, cfi);
  1938. /* If the device IDs go away, it's an alias */
  1939. if (jedec_read_mfr(map, base, cfi) != cfi->mfr ||
  1940. jedec_read_id(map, base, cfi) != cfi->id) {
  1941. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  1942. map->name, base, start);
  1943. return 0;
  1944. }
  1945. /* Yes, it's actually got the device IDs as data. Most
  1946. * unfortunate. Stick the new chip in read mode
  1947. * too and if it's the same, assume it's an alias. */
  1948. /* FIXME: Use other modes to do a proper check */
  1949. jedec_reset(base, map, cfi);
  1950. if (jedec_read_mfr(map, base, cfi) == cfi->mfr &&
  1951. jedec_read_id(map, base, cfi) == cfi->id) {
  1952. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  1953. map->name, base, start);
  1954. return 0;
  1955. }
  1956. }
  1957. }
  1958. /* OK, if we got to here, then none of the previous chips appear to
  1959. be aliases for the current one. */
  1960. set_bit((base >> cfi->chipshift), chip_map); /* Update chip map */
  1961. cfi->numchips++;
  1962. ok_out:
  1963. /* Put it back into Read Mode */
  1964. jedec_reset(base, map, cfi);
  1965. printk(KERN_INFO "%s: Found %d x%d devices at 0x%x in %d-bit bank\n",
  1966. map->name, cfi_interleave(cfi), cfi->device_type*8, base,
  1967. map->bankwidth*8);
  1968. return 1;
  1969. }
  1970. static struct chip_probe jedec_chip_probe = {
  1971. .name = "JEDEC",
  1972. .probe_chip = jedec_probe_chip
  1973. };
  1974. static struct mtd_info *jedec_probe(struct map_info *map)
  1975. {
  1976. /*
  1977. * Just use the generic probe stuff to call our CFI-specific
  1978. * chip_probe routine in all the possible permutations, etc.
  1979. */
  1980. return mtd_do_chip_probe(map, &jedec_chip_probe);
  1981. }
  1982. static struct mtd_chip_driver jedec_chipdrv = {
  1983. .probe = jedec_probe,
  1984. .name = "jedec_probe",
  1985. .module = THIS_MODULE
  1986. };
  1987. static int __init jedec_probe_init(void)
  1988. {
  1989. register_mtd_chip_driver(&jedec_chipdrv);
  1990. return 0;
  1991. }
  1992. static void __exit jedec_probe_exit(void)
  1993. {
  1994. unregister_mtd_chip_driver(&jedec_chipdrv);
  1995. }
  1996. module_init(jedec_probe_init);
  1997. module_exit(jedec_probe_exit);
  1998. MODULE_LICENSE("GPL");
  1999. MODULE_AUTHOR("Erwin Authried <eauth@softsys.co.at> et al.");
  2000. MODULE_DESCRIPTION("Probe code for JEDEC-compliant flash chips");