ata_piix.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #include <linux/dmi.h>
  94. #define DRV_NAME "ata_piix"
  95. #define DRV_VERSION "2.12"
  96. enum {
  97. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  98. ICH5_PMR = 0x90, /* port mapping register */
  99. ICH5_PCS = 0x92, /* port control and status */
  100. PIIX_SIDPR_BAR = 5,
  101. PIIX_SIDPR_LEN = 16,
  102. PIIX_SIDPR_IDX = 0,
  103. PIIX_SIDPR_DATA = 4,
  104. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  105. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  106. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  107. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  108. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  109. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  110. /* constants for mapping table */
  111. P0 = 0, /* port 0 */
  112. P1 = 1, /* port 1 */
  113. P2 = 2, /* port 2 */
  114. P3 = 3, /* port 3 */
  115. IDE = -1, /* IDE */
  116. NA = -2, /* not avaliable */
  117. RV = -3, /* reserved */
  118. PIIX_AHCI_DEVICE = 6,
  119. /* host->flags bits */
  120. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  121. };
  122. enum piix_controller_ids {
  123. /* controller IDs */
  124. piix_pata_mwdma, /* PIIX3 MWDMA only */
  125. piix_pata_33, /* PIIX4 at 33Mhz */
  126. ich_pata_33, /* ICH up to UDMA 33 only */
  127. ich_pata_66, /* ICH up to 66 Mhz */
  128. ich_pata_100, /* ICH up to UDMA 100 */
  129. ich5_sata,
  130. ich6_sata,
  131. ich6m_sata,
  132. ich8_sata,
  133. ich8_2port_sata,
  134. ich8m_apple_sata, /* locks up on second port enable */
  135. tolapai_sata,
  136. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  137. };
  138. struct piix_map_db {
  139. const u32 mask;
  140. const u16 port_enable;
  141. const int map[][4];
  142. };
  143. struct piix_host_priv {
  144. const int *map;
  145. void __iomem *sidpr;
  146. };
  147. static int piix_init_one(struct pci_dev *pdev,
  148. const struct pci_device_id *ent);
  149. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
  150. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  151. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  152. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  153. static int ich_pata_cable_detect(struct ata_port *ap);
  154. static u8 piix_vmw_bmdma_status(struct ata_port *ap);
  155. static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val);
  156. static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val);
  157. #ifdef CONFIG_PM
  158. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  159. static int piix_pci_device_resume(struct pci_dev *pdev);
  160. #endif
  161. static unsigned int in_module_init = 1;
  162. static const struct pci_device_id piix_pci_tbl[] = {
  163. /* Intel PIIX3 for the 430HX etc */
  164. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  165. /* VMware ICH4 */
  166. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  167. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  168. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  169. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  170. /* Intel PIIX4 */
  171. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  172. /* Intel PIIX4 */
  173. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  174. /* Intel PIIX */
  175. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  176. /* Intel ICH (i810, i815, i840) UDMA 66*/
  177. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  178. /* Intel ICH0 : UDMA 33*/
  179. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  180. /* Intel ICH2M */
  181. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  182. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  183. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  184. /* Intel ICH3M */
  185. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  186. /* Intel ICH3 (E7500/1) UDMA 100 */
  187. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  188. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  189. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  191. /* Intel ICH5 */
  192. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  193. /* C-ICH (i810E2) */
  194. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  195. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  196. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  197. /* ICH6 (and 6) (i915) UDMA 100 */
  198. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  199. /* ICH7/7-R (i945, i975) UDMA 100*/
  200. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  201. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  202. /* ICH8 Mobile PATA Controller */
  203. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  204. /* NOTE: The following PCI ids must be kept in sync with the
  205. * list in drivers/pci/quirks.c.
  206. */
  207. /* 82801EB (ICH5) */
  208. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  209. /* 82801EB (ICH5) */
  210. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  211. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  212. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  213. /* 6300ESB pretending RAID */
  214. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  215. /* 82801FB/FW (ICH6/ICH6W) */
  216. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  217. /* 82801FR/FRW (ICH6R/ICH6RW) */
  218. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  219. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  220. * Attach iff the controller is in IDE mode. */
  221. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  222. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  223. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  224. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  225. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  226. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  227. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  228. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  229. /* SATA Controller 1 IDE (ICH8) */
  230. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  231. /* SATA Controller 2 IDE (ICH8) */
  232. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  233. /* Mobile SATA Controller IDE (ICH8M), Apple */
  234. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  235. { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
  236. /* Mobile SATA Controller IDE (ICH8M) */
  237. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  238. /* SATA Controller IDE (ICH9) */
  239. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  240. /* SATA Controller IDE (ICH9) */
  241. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  242. /* SATA Controller IDE (ICH9) */
  243. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  244. /* SATA Controller IDE (ICH9M) */
  245. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  246. /* SATA Controller IDE (ICH9M) */
  247. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  248. /* SATA Controller IDE (ICH9M) */
  249. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  250. /* SATA Controller IDE (Tolapai) */
  251. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  252. /* SATA Controller IDE (ICH10) */
  253. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  254. /* SATA Controller IDE (ICH10) */
  255. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  256. /* SATA Controller IDE (ICH10) */
  257. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  258. /* SATA Controller IDE (ICH10) */
  259. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  260. { } /* terminate list */
  261. };
  262. static struct pci_driver piix_pci_driver = {
  263. .name = DRV_NAME,
  264. .id_table = piix_pci_tbl,
  265. .probe = piix_init_one,
  266. .remove = ata_pci_remove_one,
  267. #ifdef CONFIG_PM
  268. .suspend = piix_pci_device_suspend,
  269. .resume = piix_pci_device_resume,
  270. #endif
  271. };
  272. static struct scsi_host_template piix_sht = {
  273. ATA_BMDMA_SHT(DRV_NAME),
  274. };
  275. static struct ata_port_operations piix_pata_ops = {
  276. .inherits = &ata_bmdma_port_ops,
  277. .cable_detect = ata_cable_40wire,
  278. .set_piomode = piix_set_piomode,
  279. .set_dmamode = piix_set_dmamode,
  280. .prereset = piix_pata_prereset,
  281. };
  282. static struct ata_port_operations piix_vmw_ops = {
  283. .inherits = &piix_pata_ops,
  284. .bmdma_status = piix_vmw_bmdma_status,
  285. };
  286. static struct ata_port_operations ich_pata_ops = {
  287. .inherits = &piix_pata_ops,
  288. .cable_detect = ich_pata_cable_detect,
  289. .set_dmamode = ich_set_dmamode,
  290. };
  291. static struct ata_port_operations piix_sata_ops = {
  292. .inherits = &ata_bmdma_port_ops,
  293. };
  294. static struct ata_port_operations piix_sidpr_sata_ops = {
  295. .inherits = &piix_sata_ops,
  296. .hardreset = sata_std_hardreset,
  297. .scr_read = piix_sidpr_scr_read,
  298. .scr_write = piix_sidpr_scr_write,
  299. };
  300. static const struct piix_map_db ich5_map_db = {
  301. .mask = 0x7,
  302. .port_enable = 0x3,
  303. .map = {
  304. /* PM PS SM SS MAP */
  305. { P0, NA, P1, NA }, /* 000b */
  306. { P1, NA, P0, NA }, /* 001b */
  307. { RV, RV, RV, RV },
  308. { RV, RV, RV, RV },
  309. { P0, P1, IDE, IDE }, /* 100b */
  310. { P1, P0, IDE, IDE }, /* 101b */
  311. { IDE, IDE, P0, P1 }, /* 110b */
  312. { IDE, IDE, P1, P0 }, /* 111b */
  313. },
  314. };
  315. static const struct piix_map_db ich6_map_db = {
  316. .mask = 0x3,
  317. .port_enable = 0xf,
  318. .map = {
  319. /* PM PS SM SS MAP */
  320. { P0, P2, P1, P3 }, /* 00b */
  321. { IDE, IDE, P1, P3 }, /* 01b */
  322. { P0, P2, IDE, IDE }, /* 10b */
  323. { RV, RV, RV, RV },
  324. },
  325. };
  326. static const struct piix_map_db ich6m_map_db = {
  327. .mask = 0x3,
  328. .port_enable = 0x5,
  329. /* Map 01b isn't specified in the doc but some notebooks use
  330. * it anyway. MAP 01b have been spotted on both ICH6M and
  331. * ICH7M.
  332. */
  333. .map = {
  334. /* PM PS SM SS MAP */
  335. { P0, P2, NA, NA }, /* 00b */
  336. { IDE, IDE, P1, P3 }, /* 01b */
  337. { P0, P2, IDE, IDE }, /* 10b */
  338. { RV, RV, RV, RV },
  339. },
  340. };
  341. static const struct piix_map_db ich8_map_db = {
  342. .mask = 0x3,
  343. .port_enable = 0xf,
  344. .map = {
  345. /* PM PS SM SS MAP */
  346. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  347. { RV, RV, RV, RV },
  348. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  349. { RV, RV, RV, RV },
  350. },
  351. };
  352. static const struct piix_map_db ich8_2port_map_db = {
  353. .mask = 0x3,
  354. .port_enable = 0x3,
  355. .map = {
  356. /* PM PS SM SS MAP */
  357. { P0, NA, P1, NA }, /* 00b */
  358. { RV, RV, RV, RV }, /* 01b */
  359. { RV, RV, RV, RV }, /* 10b */
  360. { RV, RV, RV, RV },
  361. },
  362. };
  363. static const struct piix_map_db ich8m_apple_map_db = {
  364. .mask = 0x3,
  365. .port_enable = 0x1,
  366. .map = {
  367. /* PM PS SM SS MAP */
  368. { P0, NA, NA, NA }, /* 00b */
  369. { RV, RV, RV, RV },
  370. { P0, P2, IDE, IDE }, /* 10b */
  371. { RV, RV, RV, RV },
  372. },
  373. };
  374. static const struct piix_map_db tolapai_map_db = {
  375. .mask = 0x3,
  376. .port_enable = 0x3,
  377. .map = {
  378. /* PM PS SM SS MAP */
  379. { P0, NA, P1, NA }, /* 00b */
  380. { RV, RV, RV, RV }, /* 01b */
  381. { RV, RV, RV, RV }, /* 10b */
  382. { RV, RV, RV, RV },
  383. },
  384. };
  385. static const struct piix_map_db *piix_map_db_table[] = {
  386. [ich5_sata] = &ich5_map_db,
  387. [ich6_sata] = &ich6_map_db,
  388. [ich6m_sata] = &ich6m_map_db,
  389. [ich8_sata] = &ich8_map_db,
  390. [ich8_2port_sata] = &ich8_2port_map_db,
  391. [ich8m_apple_sata] = &ich8m_apple_map_db,
  392. [tolapai_sata] = &tolapai_map_db,
  393. };
  394. static struct ata_port_info piix_port_info[] = {
  395. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  396. {
  397. .flags = PIIX_PATA_FLAGS,
  398. .pio_mask = 0x1f, /* pio0-4 */
  399. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  400. .port_ops = &piix_pata_ops,
  401. },
  402. [piix_pata_33] = /* PIIX4 at 33MHz */
  403. {
  404. .flags = PIIX_PATA_FLAGS,
  405. .pio_mask = 0x1f, /* pio0-4 */
  406. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  407. .udma_mask = ATA_UDMA_MASK_40C,
  408. .port_ops = &piix_pata_ops,
  409. },
  410. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  411. {
  412. .flags = PIIX_PATA_FLAGS,
  413. .pio_mask = 0x1f, /* pio 0-4 */
  414. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  415. .udma_mask = ATA_UDMA2, /* UDMA33 */
  416. .port_ops = &ich_pata_ops,
  417. },
  418. [ich_pata_66] = /* ICH controllers up to 66MHz */
  419. {
  420. .flags = PIIX_PATA_FLAGS,
  421. .pio_mask = 0x1f, /* pio 0-4 */
  422. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  423. .udma_mask = ATA_UDMA4,
  424. .port_ops = &ich_pata_ops,
  425. },
  426. [ich_pata_100] =
  427. {
  428. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  429. .pio_mask = 0x1f, /* pio0-4 */
  430. .mwdma_mask = 0x06, /* mwdma1-2 */
  431. .udma_mask = ATA_UDMA5, /* udma0-5 */
  432. .port_ops = &ich_pata_ops,
  433. },
  434. [ich5_sata] =
  435. {
  436. .flags = PIIX_SATA_FLAGS,
  437. .pio_mask = 0x1f, /* pio0-4 */
  438. .mwdma_mask = 0x07, /* mwdma0-2 */
  439. .udma_mask = ATA_UDMA6,
  440. .port_ops = &piix_sata_ops,
  441. },
  442. [ich6_sata] =
  443. {
  444. .flags = PIIX_SATA_FLAGS,
  445. .pio_mask = 0x1f, /* pio0-4 */
  446. .mwdma_mask = 0x07, /* mwdma0-2 */
  447. .udma_mask = ATA_UDMA6,
  448. .port_ops = &piix_sata_ops,
  449. },
  450. [ich6m_sata] =
  451. {
  452. .flags = PIIX_SATA_FLAGS,
  453. .pio_mask = 0x1f, /* pio0-4 */
  454. .mwdma_mask = 0x07, /* mwdma0-2 */
  455. .udma_mask = ATA_UDMA6,
  456. .port_ops = &piix_sata_ops,
  457. },
  458. [ich8_sata] =
  459. {
  460. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  461. .pio_mask = 0x1f, /* pio0-4 */
  462. .mwdma_mask = 0x07, /* mwdma0-2 */
  463. .udma_mask = ATA_UDMA6,
  464. .port_ops = &piix_sata_ops,
  465. },
  466. [ich8_2port_sata] =
  467. {
  468. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  469. .pio_mask = 0x1f, /* pio0-4 */
  470. .mwdma_mask = 0x07, /* mwdma0-2 */
  471. .udma_mask = ATA_UDMA6,
  472. .port_ops = &piix_sata_ops,
  473. },
  474. [tolapai_sata] =
  475. {
  476. .flags = PIIX_SATA_FLAGS,
  477. .pio_mask = 0x1f, /* pio0-4 */
  478. .mwdma_mask = 0x07, /* mwdma0-2 */
  479. .udma_mask = ATA_UDMA6,
  480. .port_ops = &piix_sata_ops,
  481. },
  482. [ich8m_apple_sata] =
  483. {
  484. .flags = PIIX_SATA_FLAGS,
  485. .pio_mask = 0x1f, /* pio0-4 */
  486. .mwdma_mask = 0x07, /* mwdma0-2 */
  487. .udma_mask = ATA_UDMA6,
  488. .port_ops = &piix_sata_ops,
  489. },
  490. [piix_pata_vmw] =
  491. {
  492. .flags = PIIX_PATA_FLAGS,
  493. .pio_mask = 0x1f, /* pio0-4 */
  494. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  495. .udma_mask = ATA_UDMA_MASK_40C,
  496. .port_ops = &piix_vmw_ops,
  497. },
  498. };
  499. static struct pci_bits piix_enable_bits[] = {
  500. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  501. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  502. };
  503. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  504. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  505. MODULE_LICENSE("GPL");
  506. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  507. MODULE_VERSION(DRV_VERSION);
  508. struct ich_laptop {
  509. u16 device;
  510. u16 subvendor;
  511. u16 subdevice;
  512. };
  513. /*
  514. * List of laptops that use short cables rather than 80 wire
  515. */
  516. static const struct ich_laptop ich_laptop[] = {
  517. /* devid, subvendor, subdev */
  518. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  519. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  520. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  521. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  522. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  523. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  524. { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
  525. { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
  526. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  527. /* end marker */
  528. { 0, }
  529. };
  530. /**
  531. * ich_pata_cable_detect - Probe host controller cable detect info
  532. * @ap: Port for which cable detect info is desired
  533. *
  534. * Read 80c cable indicator from ATA PCI device's PCI config
  535. * register. This register is normally set by firmware (BIOS).
  536. *
  537. * LOCKING:
  538. * None (inherited from caller).
  539. */
  540. static int ich_pata_cable_detect(struct ata_port *ap)
  541. {
  542. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  543. const struct ich_laptop *lap = &ich_laptop[0];
  544. u8 tmp, mask;
  545. /* Check for specials - Acer Aspire 5602WLMi */
  546. while (lap->device) {
  547. if (lap->device == pdev->device &&
  548. lap->subvendor == pdev->subsystem_vendor &&
  549. lap->subdevice == pdev->subsystem_device)
  550. return ATA_CBL_PATA40_SHORT;
  551. lap++;
  552. }
  553. /* check BIOS cable detect results */
  554. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  555. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  556. if ((tmp & mask) == 0)
  557. return ATA_CBL_PATA40;
  558. return ATA_CBL_PATA80;
  559. }
  560. /**
  561. * piix_pata_prereset - prereset for PATA host controller
  562. * @link: Target link
  563. * @deadline: deadline jiffies for the operation
  564. *
  565. * LOCKING:
  566. * None (inherited from caller).
  567. */
  568. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  569. {
  570. struct ata_port *ap = link->ap;
  571. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  572. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  573. return -ENOENT;
  574. return ata_sff_prereset(link, deadline);
  575. }
  576. /**
  577. * piix_set_piomode - Initialize host controller PATA PIO timings
  578. * @ap: Port whose timings we are configuring
  579. * @adev: um
  580. *
  581. * Set PIO mode for device, in host controller PCI config space.
  582. *
  583. * LOCKING:
  584. * None (inherited from caller).
  585. */
  586. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  587. {
  588. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  589. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  590. unsigned int is_slave = (adev->devno != 0);
  591. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  592. unsigned int slave_port = 0x44;
  593. u16 master_data;
  594. u8 slave_data;
  595. u8 udma_enable;
  596. int control = 0;
  597. /*
  598. * See Intel Document 298600-004 for the timing programing rules
  599. * for ICH controllers.
  600. */
  601. static const /* ISP RTC */
  602. u8 timings[][2] = { { 0, 0 },
  603. { 0, 0 },
  604. { 1, 0 },
  605. { 2, 1 },
  606. { 2, 3 }, };
  607. if (pio >= 2)
  608. control |= 1; /* TIME1 enable */
  609. if (ata_pio_need_iordy(adev))
  610. control |= 2; /* IE enable */
  611. /* Intel specifies that the PPE functionality is for disk only */
  612. if (adev->class == ATA_DEV_ATA)
  613. control |= 4; /* PPE enable */
  614. /* PIO configuration clears DTE unconditionally. It will be
  615. * programmed in set_dmamode which is guaranteed to be called
  616. * after set_piomode if any DMA mode is available.
  617. */
  618. pci_read_config_word(dev, master_port, &master_data);
  619. if (is_slave) {
  620. /* clear TIME1|IE1|PPE1|DTE1 */
  621. master_data &= 0xff0f;
  622. /* Enable SITRE (separate slave timing register) */
  623. master_data |= 0x4000;
  624. /* enable PPE1, IE1 and TIME1 as needed */
  625. master_data |= (control << 4);
  626. pci_read_config_byte(dev, slave_port, &slave_data);
  627. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  628. /* Load the timing nibble for this slave */
  629. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  630. << (ap->port_no ? 4 : 0);
  631. } else {
  632. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  633. master_data &= 0xccf0;
  634. /* Enable PPE, IE and TIME as appropriate */
  635. master_data |= control;
  636. /* load ISP and RCT */
  637. master_data |=
  638. (timings[pio][0] << 12) |
  639. (timings[pio][1] << 8);
  640. }
  641. pci_write_config_word(dev, master_port, master_data);
  642. if (is_slave)
  643. pci_write_config_byte(dev, slave_port, slave_data);
  644. /* Ensure the UDMA bit is off - it will be turned back on if
  645. UDMA is selected */
  646. if (ap->udma_mask) {
  647. pci_read_config_byte(dev, 0x48, &udma_enable);
  648. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  649. pci_write_config_byte(dev, 0x48, udma_enable);
  650. }
  651. }
  652. /**
  653. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  654. * @ap: Port whose timings we are configuring
  655. * @adev: Drive in question
  656. * @udma: udma mode, 0 - 6
  657. * @isich: set if the chip is an ICH device
  658. *
  659. * Set UDMA mode for device, in host controller PCI config space.
  660. *
  661. * LOCKING:
  662. * None (inherited from caller).
  663. */
  664. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  665. {
  666. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  667. u8 master_port = ap->port_no ? 0x42 : 0x40;
  668. u16 master_data;
  669. u8 speed = adev->dma_mode;
  670. int devid = adev->devno + 2 * ap->port_no;
  671. u8 udma_enable = 0;
  672. static const /* ISP RTC */
  673. u8 timings[][2] = { { 0, 0 },
  674. { 0, 0 },
  675. { 1, 0 },
  676. { 2, 1 },
  677. { 2, 3 }, };
  678. pci_read_config_word(dev, master_port, &master_data);
  679. if (ap->udma_mask)
  680. pci_read_config_byte(dev, 0x48, &udma_enable);
  681. if (speed >= XFER_UDMA_0) {
  682. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  683. u16 udma_timing;
  684. u16 ideconf;
  685. int u_clock, u_speed;
  686. /*
  687. * UDMA is handled by a combination of clock switching and
  688. * selection of dividers
  689. *
  690. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  691. * except UDMA0 which is 00
  692. */
  693. u_speed = min(2 - (udma & 1), udma);
  694. if (udma == 5)
  695. u_clock = 0x1000; /* 100Mhz */
  696. else if (udma > 2)
  697. u_clock = 1; /* 66Mhz */
  698. else
  699. u_clock = 0; /* 33Mhz */
  700. udma_enable |= (1 << devid);
  701. /* Load the CT/RP selection */
  702. pci_read_config_word(dev, 0x4A, &udma_timing);
  703. udma_timing &= ~(3 << (4 * devid));
  704. udma_timing |= u_speed << (4 * devid);
  705. pci_write_config_word(dev, 0x4A, udma_timing);
  706. if (isich) {
  707. /* Select a 33/66/100Mhz clock */
  708. pci_read_config_word(dev, 0x54, &ideconf);
  709. ideconf &= ~(0x1001 << devid);
  710. ideconf |= u_clock << devid;
  711. /* For ICH or later we should set bit 10 for better
  712. performance (WR_PingPong_En) */
  713. pci_write_config_word(dev, 0x54, ideconf);
  714. }
  715. } else {
  716. /*
  717. * MWDMA is driven by the PIO timings. We must also enable
  718. * IORDY unconditionally along with TIME1. PPE has already
  719. * been set when the PIO timing was set.
  720. */
  721. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  722. unsigned int control;
  723. u8 slave_data;
  724. const unsigned int needed_pio[3] = {
  725. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  726. };
  727. int pio = needed_pio[mwdma] - XFER_PIO_0;
  728. control = 3; /* IORDY|TIME1 */
  729. /* If the drive MWDMA is faster than it can do PIO then
  730. we must force PIO into PIO0 */
  731. if (adev->pio_mode < needed_pio[mwdma])
  732. /* Enable DMA timing only */
  733. control |= 8; /* PIO cycles in PIO0 */
  734. if (adev->devno) { /* Slave */
  735. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  736. master_data |= control << 4;
  737. pci_read_config_byte(dev, 0x44, &slave_data);
  738. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  739. /* Load the matching timing */
  740. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  741. pci_write_config_byte(dev, 0x44, slave_data);
  742. } else { /* Master */
  743. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  744. and master timing bits */
  745. master_data |= control;
  746. master_data |=
  747. (timings[pio][0] << 12) |
  748. (timings[pio][1] << 8);
  749. }
  750. if (ap->udma_mask) {
  751. udma_enable &= ~(1 << devid);
  752. pci_write_config_word(dev, master_port, master_data);
  753. }
  754. }
  755. /* Don't scribble on 0x48 if the controller does not support UDMA */
  756. if (ap->udma_mask)
  757. pci_write_config_byte(dev, 0x48, udma_enable);
  758. }
  759. /**
  760. * piix_set_dmamode - Initialize host controller PATA DMA timings
  761. * @ap: Port whose timings we are configuring
  762. * @adev: um
  763. *
  764. * Set MW/UDMA mode for device, in host controller PCI config space.
  765. *
  766. * LOCKING:
  767. * None (inherited from caller).
  768. */
  769. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  770. {
  771. do_pata_set_dmamode(ap, adev, 0);
  772. }
  773. /**
  774. * ich_set_dmamode - Initialize host controller PATA DMA timings
  775. * @ap: Port whose timings we are configuring
  776. * @adev: um
  777. *
  778. * Set MW/UDMA mode for device, in host controller PCI config space.
  779. *
  780. * LOCKING:
  781. * None (inherited from caller).
  782. */
  783. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  784. {
  785. do_pata_set_dmamode(ap, adev, 1);
  786. }
  787. /*
  788. * Serial ATA Index/Data Pair Superset Registers access
  789. *
  790. * Beginning from ICH8, there's a sane way to access SCRs using index
  791. * and data register pair located at BAR5. This creates an
  792. * interesting problem of mapping two SCRs to one port.
  793. *
  794. * Although they have separate SCRs, the master and slave aren't
  795. * independent enough to be treated as separate links - e.g. softreset
  796. * resets both. Also, there's no protocol defined for hard resetting
  797. * singled device sharing the virtual port (no defined way to acquire
  798. * device signature). This is worked around by merging the SCR values
  799. * into one sensible value and requesting follow-up SRST after
  800. * hardreset.
  801. *
  802. * SCR merging is perfomed in nibbles which is the unit contents in
  803. * SCRs are organized. If two values are equal, the value is used.
  804. * When they differ, merge table which lists precedence of possible
  805. * values is consulted and the first match or the last entry when
  806. * nothing matches is used. When there's no merge table for the
  807. * specific nibble, value from the first port is used.
  808. */
  809. static const int piix_sidx_map[] = {
  810. [SCR_STATUS] = 0,
  811. [SCR_ERROR] = 2,
  812. [SCR_CONTROL] = 1,
  813. };
  814. static void piix_sidpr_sel(struct ata_device *dev, unsigned int reg)
  815. {
  816. struct ata_port *ap = dev->link->ap;
  817. struct piix_host_priv *hpriv = ap->host->private_data;
  818. iowrite32(((ap->port_no * 2 + dev->devno) << 8) | piix_sidx_map[reg],
  819. hpriv->sidpr + PIIX_SIDPR_IDX);
  820. }
  821. static int piix_sidpr_read(struct ata_device *dev, unsigned int reg)
  822. {
  823. struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
  824. piix_sidpr_sel(dev, reg);
  825. return ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  826. }
  827. static void piix_sidpr_write(struct ata_device *dev, unsigned int reg, u32 val)
  828. {
  829. struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
  830. piix_sidpr_sel(dev, reg);
  831. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  832. }
  833. static u32 piix_merge_scr(u32 val0, u32 val1, const int * const *merge_tbl)
  834. {
  835. u32 val = 0;
  836. int i, mi;
  837. for (i = 0, mi = 0; i < 32 / 4; i++) {
  838. u8 c0 = (val0 >> (i * 4)) & 0xf;
  839. u8 c1 = (val1 >> (i * 4)) & 0xf;
  840. u8 merged = c0;
  841. const int *cur;
  842. /* if no merge preference, assume the first value */
  843. cur = merge_tbl[mi];
  844. if (!cur)
  845. goto done;
  846. mi++;
  847. /* if two values equal, use it */
  848. if (c0 == c1)
  849. goto done;
  850. /* choose the first match or the last from the merge table */
  851. while (*cur != -1) {
  852. if (c0 == *cur || c1 == *cur)
  853. break;
  854. cur++;
  855. }
  856. if (*cur == -1)
  857. cur--;
  858. merged = *cur;
  859. done:
  860. val |= merged << (i * 4);
  861. }
  862. return val;
  863. }
  864. static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val)
  865. {
  866. const int * const sstatus_merge_tbl[] = {
  867. /* DET */ (const int []){ 1, 3, 0, 4, 3, -1 },
  868. /* SPD */ (const int []){ 2, 1, 0, -1 },
  869. /* IPM */ (const int []){ 6, 2, 1, 0, -1 },
  870. NULL,
  871. };
  872. const int * const scontrol_merge_tbl[] = {
  873. /* DET */ (const int []){ 1, 0, 4, 0, -1 },
  874. /* SPD */ (const int []){ 0, 2, 1, 0, -1 },
  875. /* IPM */ (const int []){ 0, 1, 2, 3, 0, -1 },
  876. NULL,
  877. };
  878. u32 v0, v1;
  879. if (reg >= ARRAY_SIZE(piix_sidx_map))
  880. return -EINVAL;
  881. if (!(ap->flags & ATA_FLAG_SLAVE_POSS)) {
  882. *val = piix_sidpr_read(&ap->link.device[0], reg);
  883. return 0;
  884. }
  885. v0 = piix_sidpr_read(&ap->link.device[0], reg);
  886. v1 = piix_sidpr_read(&ap->link.device[1], reg);
  887. switch (reg) {
  888. case SCR_STATUS:
  889. *val = piix_merge_scr(v0, v1, sstatus_merge_tbl);
  890. break;
  891. case SCR_ERROR:
  892. *val = v0 | v1;
  893. break;
  894. case SCR_CONTROL:
  895. *val = piix_merge_scr(v0, v1, scontrol_merge_tbl);
  896. break;
  897. }
  898. return 0;
  899. }
  900. static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val)
  901. {
  902. if (reg >= ARRAY_SIZE(piix_sidx_map))
  903. return -EINVAL;
  904. piix_sidpr_write(&ap->link.device[0], reg, val);
  905. if (ap->flags & ATA_FLAG_SLAVE_POSS)
  906. piix_sidpr_write(&ap->link.device[1], reg, val);
  907. return 0;
  908. }
  909. #ifdef CONFIG_PM
  910. static int piix_broken_suspend(void)
  911. {
  912. static const struct dmi_system_id sysids[] = {
  913. {
  914. .ident = "TECRA M3",
  915. .matches = {
  916. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  917. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  918. },
  919. },
  920. {
  921. .ident = "TECRA M3",
  922. .matches = {
  923. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  924. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  925. },
  926. },
  927. {
  928. .ident = "TECRA M4",
  929. .matches = {
  930. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  931. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  932. },
  933. },
  934. {
  935. .ident = "TECRA M4",
  936. .matches = {
  937. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  938. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
  939. },
  940. },
  941. {
  942. .ident = "TECRA M5",
  943. .matches = {
  944. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  945. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  946. },
  947. },
  948. {
  949. .ident = "TECRA M6",
  950. .matches = {
  951. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  952. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  953. },
  954. },
  955. {
  956. .ident = "TECRA M7",
  957. .matches = {
  958. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  959. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  960. },
  961. },
  962. {
  963. .ident = "TECRA A8",
  964. .matches = {
  965. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  966. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  967. },
  968. },
  969. {
  970. .ident = "Satellite R20",
  971. .matches = {
  972. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  973. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  974. },
  975. },
  976. {
  977. .ident = "Satellite R25",
  978. .matches = {
  979. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  980. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  981. },
  982. },
  983. {
  984. .ident = "Satellite U200",
  985. .matches = {
  986. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  987. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  988. },
  989. },
  990. {
  991. .ident = "Satellite U200",
  992. .matches = {
  993. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  994. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  995. },
  996. },
  997. {
  998. .ident = "Satellite Pro U200",
  999. .matches = {
  1000. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1001. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  1002. },
  1003. },
  1004. {
  1005. .ident = "Satellite U205",
  1006. .matches = {
  1007. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1008. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  1009. },
  1010. },
  1011. {
  1012. .ident = "SATELLITE U205",
  1013. .matches = {
  1014. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1015. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  1016. },
  1017. },
  1018. {
  1019. .ident = "Portege M500",
  1020. .matches = {
  1021. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1022. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  1023. },
  1024. },
  1025. { } /* terminate list */
  1026. };
  1027. static const char *oemstrs[] = {
  1028. "Tecra M3,",
  1029. };
  1030. int i;
  1031. if (dmi_check_system(sysids))
  1032. return 1;
  1033. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  1034. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  1035. return 1;
  1036. return 0;
  1037. }
  1038. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1039. {
  1040. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1041. unsigned long flags;
  1042. int rc = 0;
  1043. rc = ata_host_suspend(host, mesg);
  1044. if (rc)
  1045. return rc;
  1046. /* Some braindamaged ACPI suspend implementations expect the
  1047. * controller to be awake on entry; otherwise, it burns cpu
  1048. * cycles and power trying to do something to the sleeping
  1049. * beauty.
  1050. */
  1051. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  1052. pci_save_state(pdev);
  1053. /* mark its power state as "unknown", since we don't
  1054. * know if e.g. the BIOS will change its device state
  1055. * when we suspend.
  1056. */
  1057. if (pdev->current_state == PCI_D0)
  1058. pdev->current_state = PCI_UNKNOWN;
  1059. /* tell resume that it's waking up from broken suspend */
  1060. spin_lock_irqsave(&host->lock, flags);
  1061. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  1062. spin_unlock_irqrestore(&host->lock, flags);
  1063. } else
  1064. ata_pci_device_do_suspend(pdev, mesg);
  1065. return 0;
  1066. }
  1067. static int piix_pci_device_resume(struct pci_dev *pdev)
  1068. {
  1069. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1070. unsigned long flags;
  1071. int rc;
  1072. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  1073. spin_lock_irqsave(&host->lock, flags);
  1074. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  1075. spin_unlock_irqrestore(&host->lock, flags);
  1076. pci_set_power_state(pdev, PCI_D0);
  1077. pci_restore_state(pdev);
  1078. /* PCI device wasn't disabled during suspend. Use
  1079. * pci_reenable_device() to avoid affecting the enable
  1080. * count.
  1081. */
  1082. rc = pci_reenable_device(pdev);
  1083. if (rc)
  1084. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  1085. "device after resume (%d)\n", rc);
  1086. } else
  1087. rc = ata_pci_device_do_resume(pdev);
  1088. if (rc == 0)
  1089. ata_host_resume(host);
  1090. return rc;
  1091. }
  1092. #endif
  1093. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  1094. {
  1095. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  1096. }
  1097. #define AHCI_PCI_BAR 5
  1098. #define AHCI_GLOBAL_CTL 0x04
  1099. #define AHCI_ENABLE (1 << 31)
  1100. static int piix_disable_ahci(struct pci_dev *pdev)
  1101. {
  1102. void __iomem *mmio;
  1103. u32 tmp;
  1104. int rc = 0;
  1105. /* BUG: pci_enable_device has not yet been called. This
  1106. * works because this device is usually set up by BIOS.
  1107. */
  1108. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1109. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1110. return 0;
  1111. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1112. if (!mmio)
  1113. return -ENOMEM;
  1114. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1115. if (tmp & AHCI_ENABLE) {
  1116. tmp &= ~AHCI_ENABLE;
  1117. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1118. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1119. if (tmp & AHCI_ENABLE)
  1120. rc = -EIO;
  1121. }
  1122. pci_iounmap(pdev, mmio);
  1123. return rc;
  1124. }
  1125. /**
  1126. * piix_check_450nx_errata - Check for problem 450NX setup
  1127. * @ata_dev: the PCI device to check
  1128. *
  1129. * Check for the present of 450NX errata #19 and errata #25. If
  1130. * they are found return an error code so we can turn off DMA
  1131. */
  1132. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1133. {
  1134. struct pci_dev *pdev = NULL;
  1135. u16 cfg;
  1136. int no_piix_dma = 0;
  1137. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1138. /* Look for 450NX PXB. Check for problem configurations
  1139. A PCI quirk checks bit 6 already */
  1140. pci_read_config_word(pdev, 0x41, &cfg);
  1141. /* Only on the original revision: IDE DMA can hang */
  1142. if (pdev->revision == 0x00)
  1143. no_piix_dma = 1;
  1144. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1145. else if (cfg & (1<<14) && pdev->revision < 5)
  1146. no_piix_dma = 2;
  1147. }
  1148. if (no_piix_dma)
  1149. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  1150. if (no_piix_dma == 2)
  1151. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  1152. return no_piix_dma;
  1153. }
  1154. static void __devinit piix_init_pcs(struct ata_host *host,
  1155. const struct piix_map_db *map_db)
  1156. {
  1157. struct pci_dev *pdev = to_pci_dev(host->dev);
  1158. u16 pcs, new_pcs;
  1159. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1160. new_pcs = pcs | map_db->port_enable;
  1161. if (new_pcs != pcs) {
  1162. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1163. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1164. msleep(150);
  1165. }
  1166. }
  1167. static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
  1168. struct ata_port_info *pinfo,
  1169. const struct piix_map_db *map_db)
  1170. {
  1171. const int *map;
  1172. int i, invalid_map = 0;
  1173. u8 map_value;
  1174. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1175. map = map_db->map[map_value & map_db->mask];
  1176. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1177. for (i = 0; i < 4; i++) {
  1178. switch (map[i]) {
  1179. case RV:
  1180. invalid_map = 1;
  1181. printk(" XX");
  1182. break;
  1183. case NA:
  1184. printk(" --");
  1185. break;
  1186. case IDE:
  1187. WARN_ON((i & 1) || map[i + 1] != IDE);
  1188. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1189. i++;
  1190. printk(" IDE IDE");
  1191. break;
  1192. default:
  1193. printk(" P%d", map[i]);
  1194. if (i & 1)
  1195. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1196. break;
  1197. }
  1198. }
  1199. printk(" ]\n");
  1200. if (invalid_map)
  1201. dev_printk(KERN_ERR, &pdev->dev,
  1202. "invalid MAP value %u\n", map_value);
  1203. return map;
  1204. }
  1205. static void __devinit piix_init_sidpr(struct ata_host *host)
  1206. {
  1207. struct pci_dev *pdev = to_pci_dev(host->dev);
  1208. struct piix_host_priv *hpriv = host->private_data;
  1209. struct ata_device *dev0 = &host->ports[0]->link.device[0];
  1210. u32 scontrol;
  1211. int i;
  1212. /* check for availability */
  1213. for (i = 0; i < 4; i++)
  1214. if (hpriv->map[i] == IDE)
  1215. return;
  1216. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1217. return;
  1218. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1219. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1220. return;
  1221. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1222. return;
  1223. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1224. /* SCR access via SIDPR doesn't work on some configurations.
  1225. * Give it a test drive by inhibiting power save modes which
  1226. * we'll do anyway.
  1227. */
  1228. scontrol = piix_sidpr_read(dev0, SCR_CONTROL);
  1229. /* if IPM is already 3, SCR access is probably working. Don't
  1230. * un-inhibit power save modes as BIOS might have inhibited
  1231. * them for a reason.
  1232. */
  1233. if ((scontrol & 0xf00) != 0x300) {
  1234. scontrol |= 0x300;
  1235. piix_sidpr_write(dev0, SCR_CONTROL, scontrol);
  1236. scontrol = piix_sidpr_read(dev0, SCR_CONTROL);
  1237. if ((scontrol & 0xf00) != 0x300) {
  1238. dev_printk(KERN_INFO, host->dev, "SCR access via "
  1239. "SIDPR is available but doesn't work\n");
  1240. return;
  1241. }
  1242. }
  1243. host->ports[0]->ops = &piix_sidpr_sata_ops;
  1244. host->ports[1]->ops = &piix_sidpr_sata_ops;
  1245. }
  1246. static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
  1247. {
  1248. static const struct dmi_system_id sysids[] = {
  1249. {
  1250. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1251. * isn't used to boot the system which
  1252. * disables the channel.
  1253. */
  1254. .ident = "M570U",
  1255. .matches = {
  1256. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1257. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1258. },
  1259. },
  1260. { } /* terminate list */
  1261. };
  1262. u32 iocfg;
  1263. if (!dmi_check_system(sysids))
  1264. return;
  1265. /* The datasheet says that bit 18 is NOOP but certain systems
  1266. * seem to use it to disable a channel. Clear the bit on the
  1267. * affected systems.
  1268. */
  1269. pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
  1270. if (iocfg & (1 << 18)) {
  1271. dev_printk(KERN_INFO, &pdev->dev,
  1272. "applying IOCFG bit18 quirk\n");
  1273. iocfg &= ~(1 << 18);
  1274. pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
  1275. }
  1276. }
  1277. /**
  1278. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1279. * @pdev: PCI device to register
  1280. * @ent: Entry in piix_pci_tbl matching with @pdev
  1281. *
  1282. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1283. * and then hand over control to libata, for it to do the rest.
  1284. *
  1285. * LOCKING:
  1286. * Inherited from PCI layer (may sleep).
  1287. *
  1288. * RETURNS:
  1289. * Zero on success, or -ERRNO value.
  1290. */
  1291. static int __devinit piix_init_one(struct pci_dev *pdev,
  1292. const struct pci_device_id *ent)
  1293. {
  1294. static int printed_version;
  1295. struct device *dev = &pdev->dev;
  1296. struct ata_port_info port_info[2];
  1297. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1298. unsigned long port_flags;
  1299. struct ata_host *host;
  1300. struct piix_host_priv *hpriv;
  1301. int rc;
  1302. if (!printed_version++)
  1303. dev_printk(KERN_DEBUG, &pdev->dev,
  1304. "version " DRV_VERSION "\n");
  1305. /* no hotplugging support (FIXME) */
  1306. if (!in_module_init)
  1307. return -ENODEV;
  1308. port_info[0] = piix_port_info[ent->driver_data];
  1309. port_info[1] = piix_port_info[ent->driver_data];
  1310. port_flags = port_info[0].flags;
  1311. /* enable device and prepare host */
  1312. rc = pcim_enable_device(pdev);
  1313. if (rc)
  1314. return rc;
  1315. /* ICH6R may be driven by either ata_piix or ahci driver
  1316. * regardless of BIOS configuration. Make sure AHCI mode is
  1317. * off.
  1318. */
  1319. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1320. int rc = piix_disable_ahci(pdev);
  1321. if (rc)
  1322. return rc;
  1323. }
  1324. /* SATA map init can change port_info, do it before prepping host */
  1325. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1326. if (!hpriv)
  1327. return -ENOMEM;
  1328. if (port_flags & ATA_FLAG_SATA)
  1329. hpriv->map = piix_init_sata_map(pdev, port_info,
  1330. piix_map_db_table[ent->driver_data]);
  1331. rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
  1332. if (rc)
  1333. return rc;
  1334. host->private_data = hpriv;
  1335. /* initialize controller */
  1336. if (port_flags & ATA_FLAG_SATA) {
  1337. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1338. piix_init_sidpr(host);
  1339. }
  1340. /* apply IOCFG bit18 quirk */
  1341. piix_iocfg_bit18_quirk(pdev);
  1342. /* On ICH5, some BIOSen disable the interrupt using the
  1343. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1344. * On ICH6, this bit has the same effect, but only when
  1345. * MSI is disabled (and it is disabled, as we don't use
  1346. * message-signalled interrupts currently).
  1347. */
  1348. if (port_flags & PIIX_FLAG_CHECKINTR)
  1349. pci_intx(pdev, 1);
  1350. if (piix_check_450nx_errata(pdev)) {
  1351. /* This writes into the master table but it does not
  1352. really matter for this errata as we will apply it to
  1353. all the PIIX devices on the board */
  1354. host->ports[0]->mwdma_mask = 0;
  1355. host->ports[0]->udma_mask = 0;
  1356. host->ports[1]->mwdma_mask = 0;
  1357. host->ports[1]->udma_mask = 0;
  1358. }
  1359. pci_set_master(pdev);
  1360. return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
  1361. }
  1362. static int __init piix_init(void)
  1363. {
  1364. int rc;
  1365. DPRINTK("pci_register_driver\n");
  1366. rc = pci_register_driver(&piix_pci_driver);
  1367. if (rc)
  1368. return rc;
  1369. in_module_init = 0;
  1370. DPRINTK("done\n");
  1371. return 0;
  1372. }
  1373. static void __exit piix_exit(void)
  1374. {
  1375. pci_unregister_driver(&piix_pci_driver);
  1376. }
  1377. module_init(piix_init);
  1378. module_exit(piix_exit);