voyager_smp.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792
  1. /* -*- mode: c; c-basic-offset: 8 -*- */
  2. /* Copyright (C) 1999,2001
  3. *
  4. * Author: J.E.J.Bottomley@HansenPartnership.com
  5. *
  6. * This file provides all the same external entries as smp.c but uses
  7. * the voyager hal to provide the functionality
  8. */
  9. #include <linux/module.h>
  10. #include <linux/mm.h>
  11. #include <linux/kernel_stat.h>
  12. #include <linux/delay.h>
  13. #include <linux/mc146818rtc.h>
  14. #include <linux/cache.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/init.h>
  17. #include <linux/kernel.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/completion.h>
  20. #include <asm/desc.h>
  21. #include <asm/voyager.h>
  22. #include <asm/vic.h>
  23. #include <asm/mtrr.h>
  24. #include <asm/pgalloc.h>
  25. #include <asm/tlbflush.h>
  26. #include <asm/arch_hooks.h>
  27. #include <asm/trampoline.h>
  28. /* TLB state -- visible externally, indexed physically */
  29. DEFINE_PER_CPU_SHARED_ALIGNED(struct tlb_state, cpu_tlbstate) = { &init_mm, 0 };
  30. /* CPU IRQ affinity -- set to all ones initially */
  31. static unsigned long cpu_irq_affinity[NR_CPUS] __cacheline_aligned =
  32. {[0 ... NR_CPUS-1] = ~0UL };
  33. /* per CPU data structure (for /proc/cpuinfo et al), visible externally
  34. * indexed physically */
  35. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  36. EXPORT_PER_CPU_SYMBOL(cpu_info);
  37. /* physical ID of the CPU used to boot the system */
  38. unsigned char boot_cpu_id;
  39. /* The memory line addresses for the Quad CPIs */
  40. struct voyager_qic_cpi *voyager_quad_cpi_addr[NR_CPUS] __cacheline_aligned;
  41. /* The masks for the Extended VIC processors, filled in by cat_init */
  42. __u32 voyager_extended_vic_processors = 0;
  43. /* Masks for the extended Quad processors which cannot be VIC booted */
  44. __u32 voyager_allowed_boot_processors = 0;
  45. /* The mask for the Quad Processors (both extended and non-extended) */
  46. __u32 voyager_quad_processors = 0;
  47. /* Total count of live CPUs, used in process.c to display
  48. * the CPU information and in irq.c for the per CPU irq
  49. * activity count. Finally exported by i386_ksyms.c */
  50. static int voyager_extended_cpus = 1;
  51. /* Used for the invalidate map that's also checked in the spinlock */
  52. static volatile unsigned long smp_invalidate_needed;
  53. /* Bitmask of currently online CPUs - used by setup.c for
  54. /proc/cpuinfo, visible externally but still physical */
  55. cpumask_t cpu_online_map = CPU_MASK_NONE;
  56. EXPORT_SYMBOL(cpu_online_map);
  57. /* Bitmask of CPUs present in the system - exported by i386_syms.c, used
  58. * by scheduler but indexed physically */
  59. cpumask_t phys_cpu_present_map = CPU_MASK_NONE;
  60. /* The internal functions */
  61. static void send_CPI(__u32 cpuset, __u8 cpi);
  62. static void ack_CPI(__u8 cpi);
  63. static int ack_QIC_CPI(__u8 cpi);
  64. static void ack_special_QIC_CPI(__u8 cpi);
  65. static void ack_VIC_CPI(__u8 cpi);
  66. static void send_CPI_allbutself(__u8 cpi);
  67. static void mask_vic_irq(unsigned int irq);
  68. static void unmask_vic_irq(unsigned int irq);
  69. static unsigned int startup_vic_irq(unsigned int irq);
  70. static void enable_local_vic_irq(unsigned int irq);
  71. static void disable_local_vic_irq(unsigned int irq);
  72. static void before_handle_vic_irq(unsigned int irq);
  73. static void after_handle_vic_irq(unsigned int irq);
  74. static void set_vic_irq_affinity(unsigned int irq, cpumask_t mask);
  75. static void ack_vic_irq(unsigned int irq);
  76. static void vic_enable_cpi(void);
  77. static void do_boot_cpu(__u8 cpuid);
  78. static void do_quad_bootstrap(void);
  79. int hard_smp_processor_id(void);
  80. int safe_smp_processor_id(void);
  81. /* Inline functions */
  82. static inline void send_one_QIC_CPI(__u8 cpu, __u8 cpi)
  83. {
  84. voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi =
  85. (smp_processor_id() << 16) + cpi;
  86. }
  87. static inline void send_QIC_CPI(__u32 cpuset, __u8 cpi)
  88. {
  89. int cpu;
  90. for_each_online_cpu(cpu) {
  91. if (cpuset & (1 << cpu)) {
  92. #ifdef VOYAGER_DEBUG
  93. if (!cpu_online(cpu))
  94. VDEBUG(("CPU%d sending cpi %d to CPU%d not in "
  95. "cpu_online_map\n",
  96. hard_smp_processor_id(), cpi, cpu));
  97. #endif
  98. send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
  99. }
  100. }
  101. }
  102. static inline void wrapper_smp_local_timer_interrupt(void)
  103. {
  104. irq_enter();
  105. smp_local_timer_interrupt();
  106. irq_exit();
  107. }
  108. static inline void send_one_CPI(__u8 cpu, __u8 cpi)
  109. {
  110. if (voyager_quad_processors & (1 << cpu))
  111. send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
  112. else
  113. send_CPI(1 << cpu, cpi);
  114. }
  115. static inline void send_CPI_allbutself(__u8 cpi)
  116. {
  117. __u8 cpu = smp_processor_id();
  118. __u32 mask = cpus_addr(cpu_online_map)[0] & ~(1 << cpu);
  119. send_CPI(mask, cpi);
  120. }
  121. static inline int is_cpu_quad(void)
  122. {
  123. __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
  124. return ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER);
  125. }
  126. static inline int is_cpu_extended(void)
  127. {
  128. __u8 cpu = hard_smp_processor_id();
  129. return (voyager_extended_vic_processors & (1 << cpu));
  130. }
  131. static inline int is_cpu_vic_boot(void)
  132. {
  133. __u8 cpu = hard_smp_processor_id();
  134. return (voyager_extended_vic_processors
  135. & voyager_allowed_boot_processors & (1 << cpu));
  136. }
  137. static inline void ack_CPI(__u8 cpi)
  138. {
  139. switch (cpi) {
  140. case VIC_CPU_BOOT_CPI:
  141. if (is_cpu_quad() && !is_cpu_vic_boot())
  142. ack_QIC_CPI(cpi);
  143. else
  144. ack_VIC_CPI(cpi);
  145. break;
  146. case VIC_SYS_INT:
  147. case VIC_CMN_INT:
  148. /* These are slightly strange. Even on the Quad card,
  149. * They are vectored as VIC CPIs */
  150. if (is_cpu_quad())
  151. ack_special_QIC_CPI(cpi);
  152. else
  153. ack_VIC_CPI(cpi);
  154. break;
  155. default:
  156. printk("VOYAGER ERROR: CPI%d is in common CPI code\n", cpi);
  157. break;
  158. }
  159. }
  160. /* local variables */
  161. /* The VIC IRQ descriptors -- these look almost identical to the
  162. * 8259 IRQs except that masks and things must be kept per processor
  163. */
  164. static struct irq_chip vic_chip = {
  165. .name = "VIC",
  166. .startup = startup_vic_irq,
  167. .mask = mask_vic_irq,
  168. .unmask = unmask_vic_irq,
  169. .set_affinity = set_vic_irq_affinity,
  170. };
  171. /* used to count up as CPUs are brought on line (starts at 0) */
  172. static int cpucount = 0;
  173. /* The per cpu profile stuff - used in smp_local_timer_interrupt */
  174. static DEFINE_PER_CPU(int, prof_multiplier) = 1;
  175. static DEFINE_PER_CPU(int, prof_old_multiplier) = 1;
  176. static DEFINE_PER_CPU(int, prof_counter) = 1;
  177. /* the map used to check if a CPU has booted */
  178. static __u32 cpu_booted_map;
  179. /* the synchronize flag used to hold all secondary CPUs spinning in
  180. * a tight loop until the boot sequence is ready for them */
  181. static cpumask_t smp_commenced_mask = CPU_MASK_NONE;
  182. /* This is for the new dynamic CPU boot code */
  183. cpumask_t cpu_callin_map = CPU_MASK_NONE;
  184. cpumask_t cpu_callout_map = CPU_MASK_NONE;
  185. cpumask_t cpu_possible_map = CPU_MASK_NONE;
  186. EXPORT_SYMBOL(cpu_possible_map);
  187. /* The per processor IRQ masks (these are usually kept in sync) */
  188. static __u16 vic_irq_mask[NR_CPUS] __cacheline_aligned;
  189. /* the list of IRQs to be enabled by the VIC_ENABLE_IRQ_CPI */
  190. static __u16 vic_irq_enable_mask[NR_CPUS] __cacheline_aligned = { 0 };
  191. /* Lock for enable/disable of VIC interrupts */
  192. static __cacheline_aligned DEFINE_SPINLOCK(vic_irq_lock);
  193. /* The boot processor is correctly set up in PC mode when it
  194. * comes up, but the secondaries need their master/slave 8259
  195. * pairs initializing correctly */
  196. /* Interrupt counters (per cpu) and total - used to try to
  197. * even up the interrupt handling routines */
  198. static long vic_intr_total = 0;
  199. static long vic_intr_count[NR_CPUS] __cacheline_aligned = { 0 };
  200. static unsigned long vic_tick[NR_CPUS] __cacheline_aligned = { 0 };
  201. /* Since we can only use CPI0, we fake all the other CPIs */
  202. static unsigned long vic_cpi_mailbox[NR_CPUS] __cacheline_aligned;
  203. /* debugging routine to read the isr of the cpu's pic */
  204. static inline __u16 vic_read_isr(void)
  205. {
  206. __u16 isr;
  207. outb(0x0b, 0xa0);
  208. isr = inb(0xa0) << 8;
  209. outb(0x0b, 0x20);
  210. isr |= inb(0x20);
  211. return isr;
  212. }
  213. static __init void qic_setup(void)
  214. {
  215. if (!is_cpu_quad()) {
  216. /* not a quad, no setup */
  217. return;
  218. }
  219. outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
  220. outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
  221. if (is_cpu_extended()) {
  222. /* the QIC duplicate of the VIC base register */
  223. outb(VIC_DEFAULT_CPI_BASE, QIC_VIC_CPI_BASE_REGISTER);
  224. outb(QIC_DEFAULT_CPI_BASE, QIC_CPI_BASE_REGISTER);
  225. /* FIXME: should set up the QIC timer and memory parity
  226. * error vectors here */
  227. }
  228. }
  229. static __init void vic_setup_pic(void)
  230. {
  231. outb(1, VIC_REDIRECT_REGISTER_1);
  232. /* clear the claim registers for dynamic routing */
  233. outb(0, VIC_CLAIM_REGISTER_0);
  234. outb(0, VIC_CLAIM_REGISTER_1);
  235. outb(0, VIC_PRIORITY_REGISTER);
  236. /* Set the Primary and Secondary Microchannel vector
  237. * bases to be the same as the ordinary interrupts
  238. *
  239. * FIXME: This would be more efficient using separate
  240. * vectors. */
  241. outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
  242. outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
  243. /* Now initiallise the master PIC belonging to this CPU by
  244. * sending the four ICWs */
  245. /* ICW1: level triggered, ICW4 needed */
  246. outb(0x19, 0x20);
  247. /* ICW2: vector base */
  248. outb(FIRST_EXTERNAL_VECTOR, 0x21);
  249. /* ICW3: slave at line 2 */
  250. outb(0x04, 0x21);
  251. /* ICW4: 8086 mode */
  252. outb(0x01, 0x21);
  253. /* now the same for the slave PIC */
  254. /* ICW1: level trigger, ICW4 needed */
  255. outb(0x19, 0xA0);
  256. /* ICW2: slave vector base */
  257. outb(FIRST_EXTERNAL_VECTOR + 8, 0xA1);
  258. /* ICW3: slave ID */
  259. outb(0x02, 0xA1);
  260. /* ICW4: 8086 mode */
  261. outb(0x01, 0xA1);
  262. }
  263. static void do_quad_bootstrap(void)
  264. {
  265. if (is_cpu_quad() && is_cpu_vic_boot()) {
  266. int i;
  267. unsigned long flags;
  268. __u8 cpuid = hard_smp_processor_id();
  269. local_irq_save(flags);
  270. for (i = 0; i < 4; i++) {
  271. /* FIXME: this would be >>3 &0x7 on the 32 way */
  272. if (((cpuid >> 2) & 0x03) == i)
  273. /* don't lower our own mask! */
  274. continue;
  275. /* masquerade as local Quad CPU */
  276. outb(QIC_CPUID_ENABLE | i, QIC_PROCESSOR_ID);
  277. /* enable the startup CPI */
  278. outb(QIC_BOOT_CPI_MASK, QIC_MASK_REGISTER1);
  279. /* restore cpu id */
  280. outb(0, QIC_PROCESSOR_ID);
  281. }
  282. local_irq_restore(flags);
  283. }
  284. }
  285. /* Set up all the basic stuff: read the SMP config and make all the
  286. * SMP information reflect only the boot cpu. All others will be
  287. * brought on-line later. */
  288. void __init find_smp_config(void)
  289. {
  290. int i;
  291. boot_cpu_id = hard_smp_processor_id();
  292. printk("VOYAGER SMP: Boot cpu is %d\n", boot_cpu_id);
  293. /* initialize the CPU structures (moved from smp_boot_cpus) */
  294. for (i = 0; i < NR_CPUS; i++) {
  295. cpu_irq_affinity[i] = ~0;
  296. }
  297. cpu_online_map = cpumask_of_cpu(boot_cpu_id);
  298. /* The boot CPU must be extended */
  299. voyager_extended_vic_processors = 1 << boot_cpu_id;
  300. /* initially, all of the first 8 CPUs can boot */
  301. voyager_allowed_boot_processors = 0xff;
  302. /* set up everything for just this CPU, we can alter
  303. * this as we start the other CPUs later */
  304. /* now get the CPU disposition from the extended CMOS */
  305. cpus_addr(phys_cpu_present_map)[0] =
  306. voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK);
  307. cpus_addr(phys_cpu_present_map)[0] |=
  308. voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 1) << 8;
  309. cpus_addr(phys_cpu_present_map)[0] |=
  310. voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK +
  311. 2) << 16;
  312. cpus_addr(phys_cpu_present_map)[0] |=
  313. voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK +
  314. 3) << 24;
  315. cpu_possible_map = phys_cpu_present_map;
  316. printk("VOYAGER SMP: phys_cpu_present_map = 0x%lx\n",
  317. cpus_addr(phys_cpu_present_map)[0]);
  318. /* Here we set up the VIC to enable SMP */
  319. /* enable the CPIs by writing the base vector to their register */
  320. outb(VIC_DEFAULT_CPI_BASE, VIC_CPI_BASE_REGISTER);
  321. outb(1, VIC_REDIRECT_REGISTER_1);
  322. /* set the claim registers for static routing --- Boot CPU gets
  323. * all interrupts untill all other CPUs started */
  324. outb(0xff, VIC_CLAIM_REGISTER_0);
  325. outb(0xff, VIC_CLAIM_REGISTER_1);
  326. /* Set the Primary and Secondary Microchannel vector
  327. * bases to be the same as the ordinary interrupts
  328. *
  329. * FIXME: This would be more efficient using separate
  330. * vectors. */
  331. outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
  332. outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
  333. /* Finally tell the firmware that we're driving */
  334. outb(inb(VOYAGER_SUS_IN_CONTROL_PORT) | VOYAGER_IN_CONTROL_FLAG,
  335. VOYAGER_SUS_IN_CONTROL_PORT);
  336. current_thread_info()->cpu = boot_cpu_id;
  337. x86_write_percpu(cpu_number, boot_cpu_id);
  338. }
  339. /*
  340. * The bootstrap kernel entry code has set these up. Save them
  341. * for a given CPU, id is physical */
  342. void __init smp_store_cpu_info(int id)
  343. {
  344. struct cpuinfo_x86 *c = &cpu_data(id);
  345. *c = boot_cpu_data;
  346. identify_secondary_cpu(c);
  347. }
  348. /* Routine initially called when a non-boot CPU is brought online */
  349. static void __init start_secondary(void *unused)
  350. {
  351. __u8 cpuid = hard_smp_processor_id();
  352. cpu_init();
  353. /* OK, we're in the routine */
  354. ack_CPI(VIC_CPU_BOOT_CPI);
  355. /* setup the 8259 master slave pair belonging to this CPU ---
  356. * we won't actually receive any until the boot CPU
  357. * relinquishes it's static routing mask */
  358. vic_setup_pic();
  359. qic_setup();
  360. if (is_cpu_quad() && !is_cpu_vic_boot()) {
  361. /* clear the boot CPI */
  362. __u8 dummy;
  363. dummy =
  364. voyager_quad_cpi_addr[cpuid]->qic_cpi[VIC_CPU_BOOT_CPI].cpi;
  365. printk("read dummy %d\n", dummy);
  366. }
  367. /* lower the mask to receive CPIs */
  368. vic_enable_cpi();
  369. VDEBUG(("VOYAGER SMP: CPU%d, stack at about %p\n", cpuid, &cpuid));
  370. /* enable interrupts */
  371. local_irq_enable();
  372. /* get our bogomips */
  373. calibrate_delay();
  374. /* save our processor parameters */
  375. smp_store_cpu_info(cpuid);
  376. /* if we're a quad, we may need to bootstrap other CPUs */
  377. do_quad_bootstrap();
  378. /* FIXME: this is rather a poor hack to prevent the CPU
  379. * activating softirqs while it's supposed to be waiting for
  380. * permission to proceed. Without this, the new per CPU stuff
  381. * in the softirqs will fail */
  382. local_irq_disable();
  383. cpu_set(cpuid, cpu_callin_map);
  384. /* signal that we're done */
  385. cpu_booted_map = 1;
  386. while (!cpu_isset(cpuid, smp_commenced_mask))
  387. rep_nop();
  388. local_irq_enable();
  389. local_flush_tlb();
  390. cpu_set(cpuid, cpu_online_map);
  391. wmb();
  392. cpu_idle();
  393. }
  394. /* Routine to kick start the given CPU and wait for it to report ready
  395. * (or timeout in startup). When this routine returns, the requested
  396. * CPU is either fully running and configured or known to be dead.
  397. *
  398. * We call this routine sequentially 1 CPU at a time, so no need for
  399. * locking */
  400. static void __init do_boot_cpu(__u8 cpu)
  401. {
  402. struct task_struct *idle;
  403. int timeout;
  404. unsigned long flags;
  405. int quad_boot = (1 << cpu) & voyager_quad_processors
  406. & ~(voyager_extended_vic_processors
  407. & voyager_allowed_boot_processors);
  408. /* This is the format of the CPI IDT gate (in real mode) which
  409. * we're hijacking to boot the CPU */
  410. union IDTFormat {
  411. struct seg {
  412. __u16 Offset;
  413. __u16 Segment;
  414. } idt;
  415. __u32 val;
  416. } hijack_source;
  417. __u32 *hijack_vector;
  418. __u32 start_phys_address = setup_trampoline();
  419. /* There's a clever trick to this: The linux trampoline is
  420. * compiled to begin at absolute location zero, so make the
  421. * address zero but have the data segment selector compensate
  422. * for the actual address */
  423. hijack_source.idt.Offset = start_phys_address & 0x000F;
  424. hijack_source.idt.Segment = (start_phys_address >> 4) & 0xFFFF;
  425. cpucount++;
  426. alternatives_smp_switch(1);
  427. idle = fork_idle(cpu);
  428. if (IS_ERR(idle))
  429. panic("failed fork for CPU%d", cpu);
  430. idle->thread.ip = (unsigned long)start_secondary;
  431. /* init_tasks (in sched.c) is indexed logically */
  432. stack_start.sp = (void *)idle->thread.sp;
  433. init_gdt(cpu);
  434. per_cpu(current_task, cpu) = idle;
  435. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  436. irq_ctx_init(cpu);
  437. /* Note: Don't modify initial ss override */
  438. VDEBUG(("VOYAGER SMP: Booting CPU%d at 0x%lx[%x:%x], stack %p\n", cpu,
  439. (unsigned long)hijack_source.val, hijack_source.idt.Segment,
  440. hijack_source.idt.Offset, stack_start.sp));
  441. /* init lowmem identity mapping */
  442. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  443. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  444. flush_tlb_all();
  445. if (quad_boot) {
  446. printk("CPU %d: non extended Quad boot\n", cpu);
  447. hijack_vector =
  448. (__u32 *)
  449. phys_to_virt((VIC_CPU_BOOT_CPI + QIC_DEFAULT_CPI_BASE) * 4);
  450. *hijack_vector = hijack_source.val;
  451. } else {
  452. printk("CPU%d: extended VIC boot\n", cpu);
  453. hijack_vector =
  454. (__u32 *)
  455. phys_to_virt((VIC_CPU_BOOT_CPI + VIC_DEFAULT_CPI_BASE) * 4);
  456. *hijack_vector = hijack_source.val;
  457. /* VIC errata, may also receive interrupt at this address */
  458. hijack_vector =
  459. (__u32 *)
  460. phys_to_virt((VIC_CPU_BOOT_ERRATA_CPI +
  461. VIC_DEFAULT_CPI_BASE) * 4);
  462. *hijack_vector = hijack_source.val;
  463. }
  464. /* All non-boot CPUs start with interrupts fully masked. Need
  465. * to lower the mask of the CPI we're about to send. We do
  466. * this in the VIC by masquerading as the processor we're
  467. * about to boot and lowering its interrupt mask */
  468. local_irq_save(flags);
  469. if (quad_boot) {
  470. send_one_QIC_CPI(cpu, VIC_CPU_BOOT_CPI);
  471. } else {
  472. outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
  473. /* here we're altering registers belonging to `cpu' */
  474. outb(VIC_BOOT_INTERRUPT_MASK, 0x21);
  475. /* now go back to our original identity */
  476. outb(boot_cpu_id, VIC_PROCESSOR_ID);
  477. /* and boot the CPU */
  478. send_CPI((1 << cpu), VIC_CPU_BOOT_CPI);
  479. }
  480. cpu_booted_map = 0;
  481. local_irq_restore(flags);
  482. /* now wait for it to become ready (or timeout) */
  483. for (timeout = 0; timeout < 50000; timeout++) {
  484. if (cpu_booted_map)
  485. break;
  486. udelay(100);
  487. }
  488. /* reset the page table */
  489. zap_low_mappings();
  490. if (cpu_booted_map) {
  491. VDEBUG(("CPU%d: Booted successfully, back in CPU %d\n",
  492. cpu, smp_processor_id()));
  493. printk("CPU%d: ", cpu);
  494. print_cpu_info(&cpu_data(cpu));
  495. wmb();
  496. cpu_set(cpu, cpu_callout_map);
  497. cpu_set(cpu, cpu_present_map);
  498. } else {
  499. printk("CPU%d FAILED TO BOOT: ", cpu);
  500. if (*
  501. ((volatile unsigned char *)phys_to_virt(start_phys_address))
  502. == 0xA5)
  503. printk("Stuck.\n");
  504. else
  505. printk("Not responding.\n");
  506. cpucount--;
  507. }
  508. }
  509. void __init smp_boot_cpus(void)
  510. {
  511. int i;
  512. /* CAT BUS initialisation must be done after the memory */
  513. /* FIXME: The L4 has a catbus too, it just needs to be
  514. * accessed in a totally different way */
  515. if (voyager_level == 5) {
  516. voyager_cat_init();
  517. /* now that the cat has probed the Voyager System Bus, sanity
  518. * check the cpu map */
  519. if (((voyager_quad_processors | voyager_extended_vic_processors)
  520. & cpus_addr(phys_cpu_present_map)[0]) !=
  521. cpus_addr(phys_cpu_present_map)[0]) {
  522. /* should panic */
  523. printk("\n\n***WARNING*** "
  524. "Sanity check of CPU present map FAILED\n");
  525. }
  526. } else if (voyager_level == 4)
  527. voyager_extended_vic_processors =
  528. cpus_addr(phys_cpu_present_map)[0];
  529. /* this sets up the idle task to run on the current cpu */
  530. voyager_extended_cpus = 1;
  531. /* Remove the global_irq_holder setting, it triggers a BUG() on
  532. * schedule at the moment */
  533. //global_irq_holder = boot_cpu_id;
  534. /* FIXME: Need to do something about this but currently only works
  535. * on CPUs with a tsc which none of mine have.
  536. smp_tune_scheduling();
  537. */
  538. smp_store_cpu_info(boot_cpu_id);
  539. printk("CPU%d: ", boot_cpu_id);
  540. print_cpu_info(&cpu_data(boot_cpu_id));
  541. if (is_cpu_quad()) {
  542. /* booting on a Quad CPU */
  543. printk("VOYAGER SMP: Boot CPU is Quad\n");
  544. qic_setup();
  545. do_quad_bootstrap();
  546. }
  547. /* enable our own CPIs */
  548. vic_enable_cpi();
  549. cpu_set(boot_cpu_id, cpu_online_map);
  550. cpu_set(boot_cpu_id, cpu_callout_map);
  551. /* loop over all the extended VIC CPUs and boot them. The
  552. * Quad CPUs must be bootstrapped by their extended VIC cpu */
  553. for (i = 0; i < NR_CPUS; i++) {
  554. if (i == boot_cpu_id || !cpu_isset(i, phys_cpu_present_map))
  555. continue;
  556. do_boot_cpu(i);
  557. /* This udelay seems to be needed for the Quad boots
  558. * don't remove unless you know what you're doing */
  559. udelay(1000);
  560. }
  561. /* we could compute the total bogomips here, but why bother?,
  562. * Code added from smpboot.c */
  563. {
  564. unsigned long bogosum = 0;
  565. for_each_online_cpu(i)
  566. bogosum += cpu_data(i).loops_per_jiffy;
  567. printk(KERN_INFO "Total of %d processors activated "
  568. "(%lu.%02lu BogoMIPS).\n",
  569. cpucount + 1, bogosum / (500000 / HZ),
  570. (bogosum / (5000 / HZ)) % 100);
  571. }
  572. voyager_extended_cpus = hweight32(voyager_extended_vic_processors);
  573. printk("VOYAGER: Extended (interrupt handling CPUs): "
  574. "%d, non-extended: %d\n", voyager_extended_cpus,
  575. num_booting_cpus() - voyager_extended_cpus);
  576. /* that's it, switch to symmetric mode */
  577. outb(0, VIC_PRIORITY_REGISTER);
  578. outb(0, VIC_CLAIM_REGISTER_0);
  579. outb(0, VIC_CLAIM_REGISTER_1);
  580. VDEBUG(("VOYAGER SMP: Booted with %d CPUs\n", num_booting_cpus()));
  581. }
  582. /* Reload the secondary CPUs task structure (this function does not
  583. * return ) */
  584. void __init initialize_secondary(void)
  585. {
  586. #if 0
  587. // AC kernels only
  588. set_current(hard_get_current());
  589. #endif
  590. /*
  591. * We don't actually need to load the full TSS,
  592. * basically just the stack pointer and the eip.
  593. */
  594. asm volatile ("movl %0,%%esp\n\t"
  595. "jmp *%1"::"r" (current->thread.sp),
  596. "r"(current->thread.ip));
  597. }
  598. /* handle a Voyager SYS_INT -- If we don't, the base board will
  599. * panic the system.
  600. *
  601. * System interrupts occur because some problem was detected on the
  602. * various busses. To find out what you have to probe all the
  603. * hardware via the CAT bus. FIXME: At the moment we do nothing. */
  604. void smp_vic_sys_interrupt(struct pt_regs *regs)
  605. {
  606. ack_CPI(VIC_SYS_INT);
  607. printk("Voyager SYSTEM INTERRUPT\n");
  608. }
  609. /* Handle a voyager CMN_INT; These interrupts occur either because of
  610. * a system status change or because a single bit memory error
  611. * occurred. FIXME: At the moment, ignore all this. */
  612. void smp_vic_cmn_interrupt(struct pt_regs *regs)
  613. {
  614. static __u8 in_cmn_int = 0;
  615. static DEFINE_SPINLOCK(cmn_int_lock);
  616. /* common ints are broadcast, so make sure we only do this once */
  617. _raw_spin_lock(&cmn_int_lock);
  618. if (in_cmn_int)
  619. goto unlock_end;
  620. in_cmn_int++;
  621. _raw_spin_unlock(&cmn_int_lock);
  622. VDEBUG(("Voyager COMMON INTERRUPT\n"));
  623. if (voyager_level == 5)
  624. voyager_cat_do_common_interrupt();
  625. _raw_spin_lock(&cmn_int_lock);
  626. in_cmn_int = 0;
  627. unlock_end:
  628. _raw_spin_unlock(&cmn_int_lock);
  629. ack_CPI(VIC_CMN_INT);
  630. }
  631. /*
  632. * Reschedule call back. Nothing to do, all the work is done
  633. * automatically when we return from the interrupt. */
  634. static void smp_reschedule_interrupt(void)
  635. {
  636. /* do nothing */
  637. }
  638. static struct mm_struct *flush_mm;
  639. static unsigned long flush_va;
  640. static DEFINE_SPINLOCK(tlbstate_lock);
  641. /*
  642. * We cannot call mmdrop() because we are in interrupt context,
  643. * instead update mm->cpu_vm_mask.
  644. *
  645. * We need to reload %cr3 since the page tables may be going
  646. * away from under us..
  647. */
  648. static inline void voyager_leave_mm(unsigned long cpu)
  649. {
  650. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK)
  651. BUG();
  652. cpu_clear(cpu, per_cpu(cpu_tlbstate, cpu).active_mm->cpu_vm_mask);
  653. load_cr3(swapper_pg_dir);
  654. }
  655. /*
  656. * Invalidate call-back
  657. */
  658. static void smp_invalidate_interrupt(void)
  659. {
  660. __u8 cpu = smp_processor_id();
  661. if (!test_bit(cpu, &smp_invalidate_needed))
  662. return;
  663. /* This will flood messages. Don't uncomment unless you see
  664. * Problems with cross cpu invalidation
  665. VDEBUG(("VOYAGER SMP: CPU%d received INVALIDATE_CPI\n",
  666. smp_processor_id()));
  667. */
  668. if (flush_mm == per_cpu(cpu_tlbstate, cpu).active_mm) {
  669. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK) {
  670. if (flush_va == TLB_FLUSH_ALL)
  671. local_flush_tlb();
  672. else
  673. __flush_tlb_one(flush_va);
  674. } else
  675. voyager_leave_mm(cpu);
  676. }
  677. smp_mb__before_clear_bit();
  678. clear_bit(cpu, &smp_invalidate_needed);
  679. smp_mb__after_clear_bit();
  680. }
  681. /* All the new flush operations for 2.4 */
  682. /* This routine is called with a physical cpu mask */
  683. static void
  684. voyager_flush_tlb_others(unsigned long cpumask, struct mm_struct *mm,
  685. unsigned long va)
  686. {
  687. int stuck = 50000;
  688. if (!cpumask)
  689. BUG();
  690. if ((cpumask & cpus_addr(cpu_online_map)[0]) != cpumask)
  691. BUG();
  692. if (cpumask & (1 << smp_processor_id()))
  693. BUG();
  694. if (!mm)
  695. BUG();
  696. spin_lock(&tlbstate_lock);
  697. flush_mm = mm;
  698. flush_va = va;
  699. atomic_set_mask(cpumask, &smp_invalidate_needed);
  700. /*
  701. * We have to send the CPI only to
  702. * CPUs affected.
  703. */
  704. send_CPI(cpumask, VIC_INVALIDATE_CPI);
  705. while (smp_invalidate_needed) {
  706. mb();
  707. if (--stuck == 0) {
  708. printk("***WARNING*** Stuck doing invalidate CPI "
  709. "(CPU%d)\n", smp_processor_id());
  710. break;
  711. }
  712. }
  713. /* Uncomment only to debug invalidation problems
  714. VDEBUG(("VOYAGER SMP: Completed invalidate CPI (CPU%d)\n", cpu));
  715. */
  716. flush_mm = NULL;
  717. flush_va = 0;
  718. spin_unlock(&tlbstate_lock);
  719. }
  720. void flush_tlb_current_task(void)
  721. {
  722. struct mm_struct *mm = current->mm;
  723. unsigned long cpu_mask;
  724. preempt_disable();
  725. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  726. local_flush_tlb();
  727. if (cpu_mask)
  728. voyager_flush_tlb_others(cpu_mask, mm, TLB_FLUSH_ALL);
  729. preempt_enable();
  730. }
  731. void flush_tlb_mm(struct mm_struct *mm)
  732. {
  733. unsigned long cpu_mask;
  734. preempt_disable();
  735. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  736. if (current->active_mm == mm) {
  737. if (current->mm)
  738. local_flush_tlb();
  739. else
  740. voyager_leave_mm(smp_processor_id());
  741. }
  742. if (cpu_mask)
  743. voyager_flush_tlb_others(cpu_mask, mm, TLB_FLUSH_ALL);
  744. preempt_enable();
  745. }
  746. void flush_tlb_page(struct vm_area_struct *vma, unsigned long va)
  747. {
  748. struct mm_struct *mm = vma->vm_mm;
  749. unsigned long cpu_mask;
  750. preempt_disable();
  751. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  752. if (current->active_mm == mm) {
  753. if (current->mm)
  754. __flush_tlb_one(va);
  755. else
  756. voyager_leave_mm(smp_processor_id());
  757. }
  758. if (cpu_mask)
  759. voyager_flush_tlb_others(cpu_mask, mm, va);
  760. preempt_enable();
  761. }
  762. EXPORT_SYMBOL(flush_tlb_page);
  763. /* enable the requested IRQs */
  764. static void smp_enable_irq_interrupt(void)
  765. {
  766. __u8 irq;
  767. __u8 cpu = get_cpu();
  768. VDEBUG(("VOYAGER SMP: CPU%d enabling irq mask 0x%x\n", cpu,
  769. vic_irq_enable_mask[cpu]));
  770. spin_lock(&vic_irq_lock);
  771. for (irq = 0; irq < 16; irq++) {
  772. if (vic_irq_enable_mask[cpu] & (1 << irq))
  773. enable_local_vic_irq(irq);
  774. }
  775. vic_irq_enable_mask[cpu] = 0;
  776. spin_unlock(&vic_irq_lock);
  777. put_cpu_no_resched();
  778. }
  779. /*
  780. * CPU halt call-back
  781. */
  782. static void smp_stop_cpu_function(void *dummy)
  783. {
  784. VDEBUG(("VOYAGER SMP: CPU%d is STOPPING\n", smp_processor_id()));
  785. cpu_clear(smp_processor_id(), cpu_online_map);
  786. local_irq_disable();
  787. for (;;)
  788. halt();
  789. }
  790. /* execute a thread on a new CPU. The function to be called must be
  791. * previously set up. This is used to schedule a function for
  792. * execution on all CPUs - set up the function then broadcast a
  793. * function_interrupt CPI to come here on each CPU */
  794. static void smp_call_function_interrupt(void)
  795. {
  796. irq_enter();
  797. generic_smp_call_function_interrupt();
  798. __get_cpu_var(irq_stat).irq_call_count++;
  799. irq_exit();
  800. }
  801. static void smp_call_function_single_interrupt(void)
  802. {
  803. irq_enter();
  804. generic_smp_call_function_single_interrupt();
  805. __get_cpu_var(irq_stat).irq_call_count++;
  806. irq_exit();
  807. }
  808. /* Sorry about the name. In an APIC based system, the APICs
  809. * themselves are programmed to send a timer interrupt. This is used
  810. * by linux to reschedule the processor. Voyager doesn't have this,
  811. * so we use the system clock to interrupt one processor, which in
  812. * turn, broadcasts a timer CPI to all the others --- we receive that
  813. * CPI here. We don't use this actually for counting so losing
  814. * ticks doesn't matter
  815. *
  816. * FIXME: For those CPUs which actually have a local APIC, we could
  817. * try to use it to trigger this interrupt instead of having to
  818. * broadcast the timer tick. Unfortunately, all my pentium DYADs have
  819. * no local APIC, so I can't do this
  820. *
  821. * This function is currently a placeholder and is unused in the code */
  822. void smp_apic_timer_interrupt(struct pt_regs *regs)
  823. {
  824. struct pt_regs *old_regs = set_irq_regs(regs);
  825. wrapper_smp_local_timer_interrupt();
  826. set_irq_regs(old_regs);
  827. }
  828. /* All of the QUAD interrupt GATES */
  829. void smp_qic_timer_interrupt(struct pt_regs *regs)
  830. {
  831. struct pt_regs *old_regs = set_irq_regs(regs);
  832. ack_QIC_CPI(QIC_TIMER_CPI);
  833. wrapper_smp_local_timer_interrupt();
  834. set_irq_regs(old_regs);
  835. }
  836. void smp_qic_invalidate_interrupt(struct pt_regs *regs)
  837. {
  838. ack_QIC_CPI(QIC_INVALIDATE_CPI);
  839. smp_invalidate_interrupt();
  840. }
  841. void smp_qic_reschedule_interrupt(struct pt_regs *regs)
  842. {
  843. ack_QIC_CPI(QIC_RESCHEDULE_CPI);
  844. smp_reschedule_interrupt();
  845. }
  846. void smp_qic_enable_irq_interrupt(struct pt_regs *regs)
  847. {
  848. ack_QIC_CPI(QIC_ENABLE_IRQ_CPI);
  849. smp_enable_irq_interrupt();
  850. }
  851. void smp_qic_call_function_interrupt(struct pt_regs *regs)
  852. {
  853. ack_QIC_CPI(QIC_CALL_FUNCTION_CPI);
  854. smp_call_function_interrupt();
  855. }
  856. void smp_qic_call_function_single_interrupt(struct pt_regs *regs)
  857. {
  858. ack_QIC_CPI(QIC_CALL_FUNCTION_SINGLE_CPI);
  859. smp_call_function_single_interrupt();
  860. }
  861. void smp_vic_cpi_interrupt(struct pt_regs *regs)
  862. {
  863. struct pt_regs *old_regs = set_irq_regs(regs);
  864. __u8 cpu = smp_processor_id();
  865. if (is_cpu_quad())
  866. ack_QIC_CPI(VIC_CPI_LEVEL0);
  867. else
  868. ack_VIC_CPI(VIC_CPI_LEVEL0);
  869. if (test_and_clear_bit(VIC_TIMER_CPI, &vic_cpi_mailbox[cpu]))
  870. wrapper_smp_local_timer_interrupt();
  871. if (test_and_clear_bit(VIC_INVALIDATE_CPI, &vic_cpi_mailbox[cpu]))
  872. smp_invalidate_interrupt();
  873. if (test_and_clear_bit(VIC_RESCHEDULE_CPI, &vic_cpi_mailbox[cpu]))
  874. smp_reschedule_interrupt();
  875. if (test_and_clear_bit(VIC_ENABLE_IRQ_CPI, &vic_cpi_mailbox[cpu]))
  876. smp_enable_irq_interrupt();
  877. if (test_and_clear_bit(VIC_CALL_FUNCTION_CPI, &vic_cpi_mailbox[cpu]))
  878. smp_call_function_interrupt();
  879. if (test_and_clear_bit(VIC_CALL_FUNCTION_SINGLE_CPI, &vic_cpi_mailbox[cpu]))
  880. smp_call_function_single_interrupt();
  881. set_irq_regs(old_regs);
  882. }
  883. static void do_flush_tlb_all(void *info)
  884. {
  885. unsigned long cpu = smp_processor_id();
  886. __flush_tlb_all();
  887. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_LAZY)
  888. voyager_leave_mm(cpu);
  889. }
  890. /* flush the TLB of every active CPU in the system */
  891. void flush_tlb_all(void)
  892. {
  893. on_each_cpu(do_flush_tlb_all, 0, 1);
  894. }
  895. /* send a reschedule CPI to one CPU by physical CPU number*/
  896. static void voyager_smp_send_reschedule(int cpu)
  897. {
  898. send_one_CPI(cpu, VIC_RESCHEDULE_CPI);
  899. }
  900. int hard_smp_processor_id(void)
  901. {
  902. __u8 i;
  903. __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
  904. if ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER)
  905. return cpumask & 0x1F;
  906. for (i = 0; i < 8; i++) {
  907. if (cpumask & (1 << i))
  908. return i;
  909. }
  910. printk("** WARNING ** Illegal cpuid returned by VIC: %d", cpumask);
  911. return 0;
  912. }
  913. int safe_smp_processor_id(void)
  914. {
  915. return hard_smp_processor_id();
  916. }
  917. /* broadcast a halt to all other CPUs */
  918. static void voyager_smp_send_stop(void)
  919. {
  920. smp_call_function(smp_stop_cpu_function, NULL, 1);
  921. }
  922. /* this function is triggered in time.c when a clock tick fires
  923. * we need to re-broadcast the tick to all CPUs */
  924. void smp_vic_timer_interrupt(void)
  925. {
  926. send_CPI_allbutself(VIC_TIMER_CPI);
  927. smp_local_timer_interrupt();
  928. }
  929. /* local (per CPU) timer interrupt. It does both profiling and
  930. * process statistics/rescheduling.
  931. *
  932. * We do profiling in every local tick, statistics/rescheduling
  933. * happen only every 'profiling multiplier' ticks. The default
  934. * multiplier is 1 and it can be changed by writing the new multiplier
  935. * value into /proc/profile.
  936. */
  937. void smp_local_timer_interrupt(void)
  938. {
  939. int cpu = smp_processor_id();
  940. long weight;
  941. profile_tick(CPU_PROFILING);
  942. if (--per_cpu(prof_counter, cpu) <= 0) {
  943. /*
  944. * The multiplier may have changed since the last time we got
  945. * to this point as a result of the user writing to
  946. * /proc/profile. In this case we need to adjust the APIC
  947. * timer accordingly.
  948. *
  949. * Interrupts are already masked off at this point.
  950. */
  951. per_cpu(prof_counter, cpu) = per_cpu(prof_multiplier, cpu);
  952. if (per_cpu(prof_counter, cpu) !=
  953. per_cpu(prof_old_multiplier, cpu)) {
  954. /* FIXME: need to update the vic timer tick here */
  955. per_cpu(prof_old_multiplier, cpu) =
  956. per_cpu(prof_counter, cpu);
  957. }
  958. update_process_times(user_mode_vm(get_irq_regs()));
  959. }
  960. if (((1 << cpu) & voyager_extended_vic_processors) == 0)
  961. /* only extended VIC processors participate in
  962. * interrupt distribution */
  963. return;
  964. /*
  965. * We take the 'long' return path, and there every subsystem
  966. * grabs the appropriate locks (kernel lock/ irq lock).
  967. *
  968. * we might want to decouple profiling from the 'long path',
  969. * and do the profiling totally in assembly.
  970. *
  971. * Currently this isn't too much of an issue (performance wise),
  972. * we can take more than 100K local irqs per second on a 100 MHz P5.
  973. */
  974. if ((++vic_tick[cpu] & 0x7) != 0)
  975. return;
  976. /* get here every 16 ticks (about every 1/6 of a second) */
  977. /* Change our priority to give someone else a chance at getting
  978. * the IRQ. The algorithm goes like this:
  979. *
  980. * In the VIC, the dynamically routed interrupt is always
  981. * handled by the lowest priority eligible (i.e. receiving
  982. * interrupts) CPU. If >1 eligible CPUs are equal lowest, the
  983. * lowest processor number gets it.
  984. *
  985. * The priority of a CPU is controlled by a special per-CPU
  986. * VIC priority register which is 3 bits wide 0 being lowest
  987. * and 7 highest priority..
  988. *
  989. * Therefore we subtract the average number of interrupts from
  990. * the number we've fielded. If this number is negative, we
  991. * lower the activity count and if it is positive, we raise
  992. * it.
  993. *
  994. * I'm afraid this still leads to odd looking interrupt counts:
  995. * the totals are all roughly equal, but the individual ones
  996. * look rather skewed.
  997. *
  998. * FIXME: This algorithm is total crap when mixed with SMP
  999. * affinity code since we now try to even up the interrupt
  1000. * counts when an affinity binding is keeping them on a
  1001. * particular CPU*/
  1002. weight = (vic_intr_count[cpu] * voyager_extended_cpus
  1003. - vic_intr_total) >> 4;
  1004. weight += 4;
  1005. if (weight > 7)
  1006. weight = 7;
  1007. if (weight < 0)
  1008. weight = 0;
  1009. outb((__u8) weight, VIC_PRIORITY_REGISTER);
  1010. #ifdef VOYAGER_DEBUG
  1011. if ((vic_tick[cpu] & 0xFFF) == 0) {
  1012. /* print this message roughly every 25 secs */
  1013. printk("VOYAGER SMP: vic_tick[%d] = %lu, weight = %ld\n",
  1014. cpu, vic_tick[cpu], weight);
  1015. }
  1016. #endif
  1017. }
  1018. /* setup the profiling timer */
  1019. int setup_profiling_timer(unsigned int multiplier)
  1020. {
  1021. int i;
  1022. if ((!multiplier))
  1023. return -EINVAL;
  1024. /*
  1025. * Set the new multiplier for each CPU. CPUs don't start using the
  1026. * new values until the next timer interrupt in which they do process
  1027. * accounting.
  1028. */
  1029. for (i = 0; i < NR_CPUS; ++i)
  1030. per_cpu(prof_multiplier, i) = multiplier;
  1031. return 0;
  1032. }
  1033. /* This is a bit of a mess, but forced on us by the genirq changes
  1034. * there's no genirq handler that really does what voyager wants
  1035. * so hack it up with the simple IRQ handler */
  1036. static void handle_vic_irq(unsigned int irq, struct irq_desc *desc)
  1037. {
  1038. before_handle_vic_irq(irq);
  1039. handle_simple_irq(irq, desc);
  1040. after_handle_vic_irq(irq);
  1041. }
  1042. /* The CPIs are handled in the per cpu 8259s, so they must be
  1043. * enabled to be received: FIX: enabling the CPIs in the early
  1044. * boot sequence interferes with bug checking; enable them later
  1045. * on in smp_init */
  1046. #define VIC_SET_GATE(cpi, vector) \
  1047. set_intr_gate((cpi) + VIC_DEFAULT_CPI_BASE, (vector))
  1048. #define QIC_SET_GATE(cpi, vector) \
  1049. set_intr_gate((cpi) + QIC_DEFAULT_CPI_BASE, (vector))
  1050. void __init smp_intr_init(void)
  1051. {
  1052. int i;
  1053. /* initialize the per cpu irq mask to all disabled */
  1054. for (i = 0; i < NR_CPUS; i++)
  1055. vic_irq_mask[i] = 0xFFFF;
  1056. VIC_SET_GATE(VIC_CPI_LEVEL0, vic_cpi_interrupt);
  1057. VIC_SET_GATE(VIC_SYS_INT, vic_sys_interrupt);
  1058. VIC_SET_GATE(VIC_CMN_INT, vic_cmn_interrupt);
  1059. QIC_SET_GATE(QIC_TIMER_CPI, qic_timer_interrupt);
  1060. QIC_SET_GATE(QIC_INVALIDATE_CPI, qic_invalidate_interrupt);
  1061. QIC_SET_GATE(QIC_RESCHEDULE_CPI, qic_reschedule_interrupt);
  1062. QIC_SET_GATE(QIC_ENABLE_IRQ_CPI, qic_enable_irq_interrupt);
  1063. QIC_SET_GATE(QIC_CALL_FUNCTION_CPI, qic_call_function_interrupt);
  1064. /* now put the VIC descriptor into the first 48 IRQs
  1065. *
  1066. * This is for later: first 16 correspond to PC IRQs; next 16
  1067. * are Primary MC IRQs and final 16 are Secondary MC IRQs */
  1068. for (i = 0; i < 48; i++)
  1069. set_irq_chip_and_handler(i, &vic_chip, handle_vic_irq);
  1070. }
  1071. /* send a CPI at level cpi to a set of cpus in cpuset (set 1 bit per
  1072. * processor to receive CPI */
  1073. static void send_CPI(__u32 cpuset, __u8 cpi)
  1074. {
  1075. int cpu;
  1076. __u32 quad_cpuset = (cpuset & voyager_quad_processors);
  1077. if (cpi < VIC_START_FAKE_CPI) {
  1078. /* fake CPI are only used for booting, so send to the
  1079. * extended quads as well---Quads must be VIC booted */
  1080. outb((__u8) (cpuset), VIC_CPI_Registers[cpi]);
  1081. return;
  1082. }
  1083. if (quad_cpuset)
  1084. send_QIC_CPI(quad_cpuset, cpi);
  1085. cpuset &= ~quad_cpuset;
  1086. cpuset &= 0xff; /* only first 8 CPUs vaild for VIC CPI */
  1087. if (cpuset == 0)
  1088. return;
  1089. for_each_online_cpu(cpu) {
  1090. if (cpuset & (1 << cpu))
  1091. set_bit(cpi, &vic_cpi_mailbox[cpu]);
  1092. }
  1093. if (cpuset)
  1094. outb((__u8) cpuset, VIC_CPI_Registers[VIC_CPI_LEVEL0]);
  1095. }
  1096. /* Acknowledge receipt of CPI in the QIC, clear in QIC hardware and
  1097. * set the cache line to shared by reading it.
  1098. *
  1099. * DON'T make this inline otherwise the cache line read will be
  1100. * optimised away
  1101. * */
  1102. static int ack_QIC_CPI(__u8 cpi)
  1103. {
  1104. __u8 cpu = hard_smp_processor_id();
  1105. cpi &= 7;
  1106. outb(1 << cpi, QIC_INTERRUPT_CLEAR1);
  1107. return voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi;
  1108. }
  1109. static void ack_special_QIC_CPI(__u8 cpi)
  1110. {
  1111. switch (cpi) {
  1112. case VIC_CMN_INT:
  1113. outb(QIC_CMN_INT, QIC_INTERRUPT_CLEAR0);
  1114. break;
  1115. case VIC_SYS_INT:
  1116. outb(QIC_SYS_INT, QIC_INTERRUPT_CLEAR0);
  1117. break;
  1118. }
  1119. /* also clear at the VIC, just in case (nop for non-extended proc) */
  1120. ack_VIC_CPI(cpi);
  1121. }
  1122. /* Acknowledge receipt of CPI in the VIC (essentially an EOI) */
  1123. static void ack_VIC_CPI(__u8 cpi)
  1124. {
  1125. #ifdef VOYAGER_DEBUG
  1126. unsigned long flags;
  1127. __u16 isr;
  1128. __u8 cpu = smp_processor_id();
  1129. local_irq_save(flags);
  1130. isr = vic_read_isr();
  1131. if ((isr & (1 << (cpi & 7))) == 0) {
  1132. printk("VOYAGER SMP: CPU%d lost CPI%d\n", cpu, cpi);
  1133. }
  1134. #endif
  1135. /* send specific EOI; the two system interrupts have
  1136. * bit 4 set for a separate vector but behave as the
  1137. * corresponding 3 bit intr */
  1138. outb_p(0x60 | (cpi & 7), 0x20);
  1139. #ifdef VOYAGER_DEBUG
  1140. if ((vic_read_isr() & (1 << (cpi & 7))) != 0) {
  1141. printk("VOYAGER SMP: CPU%d still asserting CPI%d\n", cpu, cpi);
  1142. }
  1143. local_irq_restore(flags);
  1144. #endif
  1145. }
  1146. /* cribbed with thanks from irq.c */
  1147. #define __byte(x,y) (((unsigned char *)&(y))[x])
  1148. #define cached_21(cpu) (__byte(0,vic_irq_mask[cpu]))
  1149. #define cached_A1(cpu) (__byte(1,vic_irq_mask[cpu]))
  1150. static unsigned int startup_vic_irq(unsigned int irq)
  1151. {
  1152. unmask_vic_irq(irq);
  1153. return 0;
  1154. }
  1155. /* The enable and disable routines. This is where we run into
  1156. * conflicting architectural philosophy. Fundamentally, the voyager
  1157. * architecture does not expect to have to disable interrupts globally
  1158. * (the IRQ controllers belong to each CPU). The processor masquerade
  1159. * which is used to start the system shouldn't be used in a running OS
  1160. * since it will cause great confusion if two separate CPUs drive to
  1161. * the same IRQ controller (I know, I've tried it).
  1162. *
  1163. * The solution is a variant on the NCR lazy SPL design:
  1164. *
  1165. * 1) To disable an interrupt, do nothing (other than set the
  1166. * IRQ_DISABLED flag). This dares the interrupt actually to arrive.
  1167. *
  1168. * 2) If the interrupt dares to come in, raise the local mask against
  1169. * it (this will result in all the CPU masks being raised
  1170. * eventually).
  1171. *
  1172. * 3) To enable the interrupt, lower the mask on the local CPU and
  1173. * broadcast an Interrupt enable CPI which causes all other CPUs to
  1174. * adjust their masks accordingly. */
  1175. static void unmask_vic_irq(unsigned int irq)
  1176. {
  1177. /* linux doesn't to processor-irq affinity, so enable on
  1178. * all CPUs we know about */
  1179. int cpu = smp_processor_id(), real_cpu;
  1180. __u16 mask = (1 << irq);
  1181. __u32 processorList = 0;
  1182. unsigned long flags;
  1183. VDEBUG(("VOYAGER: unmask_vic_irq(%d) CPU%d affinity 0x%lx\n",
  1184. irq, cpu, cpu_irq_affinity[cpu]));
  1185. spin_lock_irqsave(&vic_irq_lock, flags);
  1186. for_each_online_cpu(real_cpu) {
  1187. if (!(voyager_extended_vic_processors & (1 << real_cpu)))
  1188. continue;
  1189. if (!(cpu_irq_affinity[real_cpu] & mask)) {
  1190. /* irq has no affinity for this CPU, ignore */
  1191. continue;
  1192. }
  1193. if (real_cpu == cpu) {
  1194. enable_local_vic_irq(irq);
  1195. } else if (vic_irq_mask[real_cpu] & mask) {
  1196. vic_irq_enable_mask[real_cpu] |= mask;
  1197. processorList |= (1 << real_cpu);
  1198. }
  1199. }
  1200. spin_unlock_irqrestore(&vic_irq_lock, flags);
  1201. if (processorList)
  1202. send_CPI(processorList, VIC_ENABLE_IRQ_CPI);
  1203. }
  1204. static void mask_vic_irq(unsigned int irq)
  1205. {
  1206. /* lazy disable, do nothing */
  1207. }
  1208. static void enable_local_vic_irq(unsigned int irq)
  1209. {
  1210. __u8 cpu = smp_processor_id();
  1211. __u16 mask = ~(1 << irq);
  1212. __u16 old_mask = vic_irq_mask[cpu];
  1213. vic_irq_mask[cpu] &= mask;
  1214. if (vic_irq_mask[cpu] == old_mask)
  1215. return;
  1216. VDEBUG(("VOYAGER DEBUG: Enabling irq %d in hardware on CPU %d\n",
  1217. irq, cpu));
  1218. if (irq & 8) {
  1219. outb_p(cached_A1(cpu), 0xA1);
  1220. (void)inb_p(0xA1);
  1221. } else {
  1222. outb_p(cached_21(cpu), 0x21);
  1223. (void)inb_p(0x21);
  1224. }
  1225. }
  1226. static void disable_local_vic_irq(unsigned int irq)
  1227. {
  1228. __u8 cpu = smp_processor_id();
  1229. __u16 mask = (1 << irq);
  1230. __u16 old_mask = vic_irq_mask[cpu];
  1231. if (irq == 7)
  1232. return;
  1233. vic_irq_mask[cpu] |= mask;
  1234. if (old_mask == vic_irq_mask[cpu])
  1235. return;
  1236. VDEBUG(("VOYAGER DEBUG: Disabling irq %d in hardware on CPU %d\n",
  1237. irq, cpu));
  1238. if (irq & 8) {
  1239. outb_p(cached_A1(cpu), 0xA1);
  1240. (void)inb_p(0xA1);
  1241. } else {
  1242. outb_p(cached_21(cpu), 0x21);
  1243. (void)inb_p(0x21);
  1244. }
  1245. }
  1246. /* The VIC is level triggered, so the ack can only be issued after the
  1247. * interrupt completes. However, we do Voyager lazy interrupt
  1248. * handling here: It is an extremely expensive operation to mask an
  1249. * interrupt in the vic, so we merely set a flag (IRQ_DISABLED). If
  1250. * this interrupt actually comes in, then we mask and ack here to push
  1251. * the interrupt off to another CPU */
  1252. static void before_handle_vic_irq(unsigned int irq)
  1253. {
  1254. irq_desc_t *desc = irq_desc + irq;
  1255. __u8 cpu = smp_processor_id();
  1256. _raw_spin_lock(&vic_irq_lock);
  1257. vic_intr_total++;
  1258. vic_intr_count[cpu]++;
  1259. if (!(cpu_irq_affinity[cpu] & (1 << irq))) {
  1260. /* The irq is not in our affinity mask, push it off
  1261. * onto another CPU */
  1262. VDEBUG(("VOYAGER DEBUG: affinity triggered disable of irq %d "
  1263. "on cpu %d\n", irq, cpu));
  1264. disable_local_vic_irq(irq);
  1265. /* set IRQ_INPROGRESS to prevent the handler in irq.c from
  1266. * actually calling the interrupt routine */
  1267. desc->status |= IRQ_REPLAY | IRQ_INPROGRESS;
  1268. } else if (desc->status & IRQ_DISABLED) {
  1269. /* Damn, the interrupt actually arrived, do the lazy
  1270. * disable thing. The interrupt routine in irq.c will
  1271. * not handle a IRQ_DISABLED interrupt, so nothing more
  1272. * need be done here */
  1273. VDEBUG(("VOYAGER DEBUG: lazy disable of irq %d on CPU %d\n",
  1274. irq, cpu));
  1275. disable_local_vic_irq(irq);
  1276. desc->status |= IRQ_REPLAY;
  1277. } else {
  1278. desc->status &= ~IRQ_REPLAY;
  1279. }
  1280. _raw_spin_unlock(&vic_irq_lock);
  1281. }
  1282. /* Finish the VIC interrupt: basically mask */
  1283. static void after_handle_vic_irq(unsigned int irq)
  1284. {
  1285. irq_desc_t *desc = irq_desc + irq;
  1286. _raw_spin_lock(&vic_irq_lock);
  1287. {
  1288. unsigned int status = desc->status & ~IRQ_INPROGRESS;
  1289. #ifdef VOYAGER_DEBUG
  1290. __u16 isr;
  1291. #endif
  1292. desc->status = status;
  1293. if ((status & IRQ_DISABLED))
  1294. disable_local_vic_irq(irq);
  1295. #ifdef VOYAGER_DEBUG
  1296. /* DEBUG: before we ack, check what's in progress */
  1297. isr = vic_read_isr();
  1298. if ((isr & (1 << irq) && !(status & IRQ_REPLAY)) == 0) {
  1299. int i;
  1300. __u8 cpu = smp_processor_id();
  1301. __u8 real_cpu;
  1302. int mask; /* Um... initialize me??? --RR */
  1303. printk("VOYAGER SMP: CPU%d lost interrupt %d\n",
  1304. cpu, irq);
  1305. for_each_possible_cpu(real_cpu, mask) {
  1306. outb(VIC_CPU_MASQUERADE_ENABLE | real_cpu,
  1307. VIC_PROCESSOR_ID);
  1308. isr = vic_read_isr();
  1309. if (isr & (1 << irq)) {
  1310. printk
  1311. ("VOYAGER SMP: CPU%d ack irq %d\n",
  1312. real_cpu, irq);
  1313. ack_vic_irq(irq);
  1314. }
  1315. outb(cpu, VIC_PROCESSOR_ID);
  1316. }
  1317. }
  1318. #endif /* VOYAGER_DEBUG */
  1319. /* as soon as we ack, the interrupt is eligible for
  1320. * receipt by another CPU so everything must be in
  1321. * order here */
  1322. ack_vic_irq(irq);
  1323. if (status & IRQ_REPLAY) {
  1324. /* replay is set if we disable the interrupt
  1325. * in the before_handle_vic_irq() routine, so
  1326. * clear the in progress bit here to allow the
  1327. * next CPU to handle this correctly */
  1328. desc->status &= ~(IRQ_REPLAY | IRQ_INPROGRESS);
  1329. }
  1330. #ifdef VOYAGER_DEBUG
  1331. isr = vic_read_isr();
  1332. if ((isr & (1 << irq)) != 0)
  1333. printk("VOYAGER SMP: after_handle_vic_irq() after "
  1334. "ack irq=%d, isr=0x%x\n", irq, isr);
  1335. #endif /* VOYAGER_DEBUG */
  1336. }
  1337. _raw_spin_unlock(&vic_irq_lock);
  1338. /* All code after this point is out of the main path - the IRQ
  1339. * may be intercepted by another CPU if reasserted */
  1340. }
  1341. /* Linux processor - interrupt affinity manipulations.
  1342. *
  1343. * For each processor, we maintain a 32 bit irq affinity mask.
  1344. * Initially it is set to all 1's so every processor accepts every
  1345. * interrupt. In this call, we change the processor's affinity mask:
  1346. *
  1347. * Change from enable to disable:
  1348. *
  1349. * If the interrupt ever comes in to the processor, we will disable it
  1350. * and ack it to push it off to another CPU, so just accept the mask here.
  1351. *
  1352. * Change from disable to enable:
  1353. *
  1354. * change the mask and then do an interrupt enable CPI to re-enable on
  1355. * the selected processors */
  1356. void set_vic_irq_affinity(unsigned int irq, cpumask_t mask)
  1357. {
  1358. /* Only extended processors handle interrupts */
  1359. unsigned long real_mask;
  1360. unsigned long irq_mask = 1 << irq;
  1361. int cpu;
  1362. real_mask = cpus_addr(mask)[0] & voyager_extended_vic_processors;
  1363. if (cpus_addr(mask)[0] == 0)
  1364. /* can't have no CPUs to accept the interrupt -- extremely
  1365. * bad things will happen */
  1366. return;
  1367. if (irq == 0)
  1368. /* can't change the affinity of the timer IRQ. This
  1369. * is due to the constraint in the voyager
  1370. * architecture that the CPI also comes in on and IRQ
  1371. * line and we have chosen IRQ0 for this. If you
  1372. * raise the mask on this interrupt, the processor
  1373. * will no-longer be able to accept VIC CPIs */
  1374. return;
  1375. if (irq >= 32)
  1376. /* You can only have 32 interrupts in a voyager system
  1377. * (and 32 only if you have a secondary microchannel
  1378. * bus) */
  1379. return;
  1380. for_each_online_cpu(cpu) {
  1381. unsigned long cpu_mask = 1 << cpu;
  1382. if (cpu_mask & real_mask) {
  1383. /* enable the interrupt for this cpu */
  1384. cpu_irq_affinity[cpu] |= irq_mask;
  1385. } else {
  1386. /* disable the interrupt for this cpu */
  1387. cpu_irq_affinity[cpu] &= ~irq_mask;
  1388. }
  1389. }
  1390. /* this is magic, we now have the correct affinity maps, so
  1391. * enable the interrupt. This will send an enable CPI to
  1392. * those CPUs who need to enable it in their local masks,
  1393. * causing them to correct for the new affinity . If the
  1394. * interrupt is currently globally disabled, it will simply be
  1395. * disabled again as it comes in (voyager lazy disable). If
  1396. * the affinity map is tightened to disable the interrupt on a
  1397. * cpu, it will be pushed off when it comes in */
  1398. unmask_vic_irq(irq);
  1399. }
  1400. static void ack_vic_irq(unsigned int irq)
  1401. {
  1402. if (irq & 8) {
  1403. outb(0x62, 0x20); /* Specific EOI to cascade */
  1404. outb(0x60 | (irq & 7), 0xA0);
  1405. } else {
  1406. outb(0x60 | (irq & 7), 0x20);
  1407. }
  1408. }
  1409. /* enable the CPIs. In the VIC, the CPIs are delivered by the 8259
  1410. * but are not vectored by it. This means that the 8259 mask must be
  1411. * lowered to receive them */
  1412. static __init void vic_enable_cpi(void)
  1413. {
  1414. __u8 cpu = smp_processor_id();
  1415. /* just take a copy of the current mask (nop for boot cpu) */
  1416. vic_irq_mask[cpu] = vic_irq_mask[boot_cpu_id];
  1417. enable_local_vic_irq(VIC_CPI_LEVEL0);
  1418. enable_local_vic_irq(VIC_CPI_LEVEL1);
  1419. /* for sys int and cmn int */
  1420. enable_local_vic_irq(7);
  1421. if (is_cpu_quad()) {
  1422. outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
  1423. outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
  1424. VDEBUG(("VOYAGER SMP: QIC ENABLE CPI: CPU%d: MASK 0x%x\n",
  1425. cpu, QIC_CPI_ENABLE));
  1426. }
  1427. VDEBUG(("VOYAGER SMP: ENABLE CPI: CPU%d: MASK 0x%x\n",
  1428. cpu, vic_irq_mask[cpu]));
  1429. }
  1430. void voyager_smp_dump()
  1431. {
  1432. int old_cpu = smp_processor_id(), cpu;
  1433. /* dump the interrupt masks of each processor */
  1434. for_each_online_cpu(cpu) {
  1435. __u16 imr, isr, irr;
  1436. unsigned long flags;
  1437. local_irq_save(flags);
  1438. outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
  1439. imr = (inb(0xa1) << 8) | inb(0x21);
  1440. outb(0x0a, 0xa0);
  1441. irr = inb(0xa0) << 8;
  1442. outb(0x0a, 0x20);
  1443. irr |= inb(0x20);
  1444. outb(0x0b, 0xa0);
  1445. isr = inb(0xa0) << 8;
  1446. outb(0x0b, 0x20);
  1447. isr |= inb(0x20);
  1448. outb(old_cpu, VIC_PROCESSOR_ID);
  1449. local_irq_restore(flags);
  1450. printk("\tCPU%d: mask=0x%x, IMR=0x%x, IRR=0x%x, ISR=0x%x\n",
  1451. cpu, vic_irq_mask[cpu], imr, irr, isr);
  1452. #if 0
  1453. /* These lines are put in to try to unstick an un ack'd irq */
  1454. if (isr != 0) {
  1455. int irq;
  1456. for (irq = 0; irq < 16; irq++) {
  1457. if (isr & (1 << irq)) {
  1458. printk("\tCPU%d: ack irq %d\n",
  1459. cpu, irq);
  1460. local_irq_save(flags);
  1461. outb(VIC_CPU_MASQUERADE_ENABLE | cpu,
  1462. VIC_PROCESSOR_ID);
  1463. ack_vic_irq(irq);
  1464. outb(old_cpu, VIC_PROCESSOR_ID);
  1465. local_irq_restore(flags);
  1466. }
  1467. }
  1468. }
  1469. #endif
  1470. }
  1471. }
  1472. void smp_voyager_power_off(void *dummy)
  1473. {
  1474. if (smp_processor_id() == boot_cpu_id)
  1475. voyager_power_off();
  1476. else
  1477. smp_stop_cpu_function(NULL);
  1478. }
  1479. static void __init voyager_smp_prepare_cpus(unsigned int max_cpus)
  1480. {
  1481. /* FIXME: ignore max_cpus for now */
  1482. smp_boot_cpus();
  1483. }
  1484. static void __cpuinit voyager_smp_prepare_boot_cpu(void)
  1485. {
  1486. init_gdt(smp_processor_id());
  1487. switch_to_new_gdt();
  1488. cpu_set(smp_processor_id(), cpu_online_map);
  1489. cpu_set(smp_processor_id(), cpu_callout_map);
  1490. cpu_set(smp_processor_id(), cpu_possible_map);
  1491. cpu_set(smp_processor_id(), cpu_present_map);
  1492. }
  1493. static int __cpuinit voyager_cpu_up(unsigned int cpu)
  1494. {
  1495. /* This only works at boot for x86. See "rewrite" above. */
  1496. if (cpu_isset(cpu, smp_commenced_mask))
  1497. return -ENOSYS;
  1498. /* In case one didn't come up */
  1499. if (!cpu_isset(cpu, cpu_callin_map))
  1500. return -EIO;
  1501. /* Unleash the CPU! */
  1502. cpu_set(cpu, smp_commenced_mask);
  1503. while (!cpu_online(cpu))
  1504. mb();
  1505. return 0;
  1506. }
  1507. static void __init voyager_smp_cpus_done(unsigned int max_cpus)
  1508. {
  1509. zap_low_mappings();
  1510. }
  1511. void __init smp_setup_processor_id(void)
  1512. {
  1513. current_thread_info()->cpu = hard_smp_processor_id();
  1514. x86_write_percpu(cpu_number, hard_smp_processor_id());
  1515. }
  1516. struct smp_ops smp_ops = {
  1517. .smp_prepare_boot_cpu = voyager_smp_prepare_boot_cpu,
  1518. .smp_prepare_cpus = voyager_smp_prepare_cpus,
  1519. .cpu_up = voyager_cpu_up,
  1520. .smp_cpus_done = voyager_smp_cpus_done,
  1521. .smp_send_stop = voyager_smp_send_stop,
  1522. .smp_send_reschedule = voyager_smp_send_reschedule,
  1523. .send_call_func_ipi = native_send_call_func_ipi,
  1524. .send_call_func_single_ipi = native_send_call_func_single_ipi,
  1525. };