irqinit_64.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221
  1. #include <linux/linkage.h>
  2. #include <linux/errno.h>
  3. #include <linux/signal.h>
  4. #include <linux/sched.h>
  5. #include <linux/ioport.h>
  6. #include <linux/interrupt.h>
  7. #include <linux/timex.h>
  8. #include <linux/slab.h>
  9. #include <linux/random.h>
  10. #include <linux/init.h>
  11. #include <linux/kernel_stat.h>
  12. #include <linux/sysdev.h>
  13. #include <linux/bitops.h>
  14. #include <asm/acpi.h>
  15. #include <asm/atomic.h>
  16. #include <asm/system.h>
  17. #include <asm/io.h>
  18. #include <asm/hw_irq.h>
  19. #include <asm/pgtable.h>
  20. #include <asm/delay.h>
  21. #include <asm/desc.h>
  22. #include <asm/apic.h>
  23. #include <asm/i8259.h>
  24. /*
  25. * Common place to define all x86 IRQ vectors
  26. *
  27. * This builds up the IRQ handler stubs using some ugly macros in irq.h
  28. *
  29. * These macros create the low-level assembly IRQ routines that save
  30. * register context and call do_IRQ(). do_IRQ() then does all the
  31. * operations that are needed to keep the AT (or SMP IOAPIC)
  32. * interrupt-controller happy.
  33. */
  34. #define IRQ_NAME2(nr) nr##_interrupt(void)
  35. #define IRQ_NAME(nr) IRQ_NAME2(IRQ##nr)
  36. /*
  37. * SMP has a few special interrupts for IPI messages
  38. */
  39. #define BUILD_IRQ(nr) \
  40. asmlinkage void IRQ_NAME(nr); \
  41. asm("\n.p2align\n" \
  42. "IRQ" #nr "_interrupt:\n\t" \
  43. "push $~(" #nr ") ; " \
  44. "jmp common_interrupt");
  45. #define BI(x,y) \
  46. BUILD_IRQ(x##y)
  47. #define BUILD_16_IRQS(x) \
  48. BI(x,0) BI(x,1) BI(x,2) BI(x,3) \
  49. BI(x,4) BI(x,5) BI(x,6) BI(x,7) \
  50. BI(x,8) BI(x,9) BI(x,a) BI(x,b) \
  51. BI(x,c) BI(x,d) BI(x,e) BI(x,f)
  52. /*
  53. * ISA PIC or low IO-APIC triggered (INTA-cycle or APIC) interrupts:
  54. * (these are usually mapped to vectors 0x30-0x3f)
  55. */
  56. /*
  57. * The IO-APIC gives us many more interrupt sources. Most of these
  58. * are unused but an SMP system is supposed to have enough memory ...
  59. * sometimes (mostly wrt. hw bugs) we get corrupted vectors all
  60. * across the spectrum, so we really want to be prepared to get all
  61. * of these. Plus, more powerful systems might have more than 64
  62. * IO-APIC registers.
  63. *
  64. * (these are usually mapped into the 0x30-0xff vector range)
  65. */
  66. BUILD_16_IRQS(0x2) BUILD_16_IRQS(0x3)
  67. BUILD_16_IRQS(0x4) BUILD_16_IRQS(0x5) BUILD_16_IRQS(0x6) BUILD_16_IRQS(0x7)
  68. BUILD_16_IRQS(0x8) BUILD_16_IRQS(0x9) BUILD_16_IRQS(0xa) BUILD_16_IRQS(0xb)
  69. BUILD_16_IRQS(0xc) BUILD_16_IRQS(0xd) BUILD_16_IRQS(0xe) BUILD_16_IRQS(0xf)
  70. #undef BUILD_16_IRQS
  71. #undef BI
  72. #define IRQ(x,y) \
  73. IRQ##x##y##_interrupt
  74. #define IRQLIST_16(x) \
  75. IRQ(x,0), IRQ(x,1), IRQ(x,2), IRQ(x,3), \
  76. IRQ(x,4), IRQ(x,5), IRQ(x,6), IRQ(x,7), \
  77. IRQ(x,8), IRQ(x,9), IRQ(x,a), IRQ(x,b), \
  78. IRQ(x,c), IRQ(x,d), IRQ(x,e), IRQ(x,f)
  79. /* for the irq vectors */
  80. static void (*__initdata interrupt[NR_VECTORS - FIRST_EXTERNAL_VECTOR])(void) = {
  81. IRQLIST_16(0x2), IRQLIST_16(0x3),
  82. IRQLIST_16(0x4), IRQLIST_16(0x5), IRQLIST_16(0x6), IRQLIST_16(0x7),
  83. IRQLIST_16(0x8), IRQLIST_16(0x9), IRQLIST_16(0xa), IRQLIST_16(0xb),
  84. IRQLIST_16(0xc), IRQLIST_16(0xd), IRQLIST_16(0xe), IRQLIST_16(0xf)
  85. };
  86. #undef IRQ
  87. #undef IRQLIST_16
  88. /*
  89. * IRQ2 is cascade interrupt to second interrupt controller
  90. */
  91. static struct irqaction irq2 = {
  92. .handler = no_action,
  93. .mask = CPU_MASK_NONE,
  94. .name = "cascade",
  95. };
  96. DEFINE_PER_CPU(vector_irq_t, vector_irq) = {
  97. [0 ... IRQ0_VECTOR - 1] = -1,
  98. [IRQ0_VECTOR] = 0,
  99. [IRQ1_VECTOR] = 1,
  100. [IRQ2_VECTOR] = 2,
  101. [IRQ3_VECTOR] = 3,
  102. [IRQ4_VECTOR] = 4,
  103. [IRQ5_VECTOR] = 5,
  104. [IRQ6_VECTOR] = 6,
  105. [IRQ7_VECTOR] = 7,
  106. [IRQ8_VECTOR] = 8,
  107. [IRQ9_VECTOR] = 9,
  108. [IRQ10_VECTOR] = 10,
  109. [IRQ11_VECTOR] = 11,
  110. [IRQ12_VECTOR] = 12,
  111. [IRQ13_VECTOR] = 13,
  112. [IRQ14_VECTOR] = 14,
  113. [IRQ15_VECTOR] = 15,
  114. [IRQ15_VECTOR + 1 ... NR_VECTORS - 1] = -1
  115. };
  116. static void __init init_ISA_irqs (void)
  117. {
  118. int i;
  119. init_bsp_APIC();
  120. init_8259A(0);
  121. for (i = 0; i < NR_IRQS; i++) {
  122. irq_desc[i].status = IRQ_DISABLED;
  123. irq_desc[i].action = NULL;
  124. irq_desc[i].depth = 1;
  125. if (i < 16) {
  126. /*
  127. * 16 old-style INTA-cycle interrupts:
  128. */
  129. set_irq_chip_and_handler_name(i, &i8259A_chip,
  130. handle_level_irq, "XT");
  131. } else {
  132. /*
  133. * 'high' PCI IRQs filled in on demand
  134. */
  135. irq_desc[i].chip = &no_irq_chip;
  136. }
  137. }
  138. }
  139. void init_IRQ(void) __attribute__((weak, alias("native_init_IRQ")));
  140. void __init native_init_IRQ(void)
  141. {
  142. int i;
  143. init_ISA_irqs();
  144. /*
  145. * Cover the whole vector space, no vector can escape
  146. * us. (some of these will be overridden and become
  147. * 'special' SMP interrupts)
  148. */
  149. for (i = 0; i < (NR_VECTORS - FIRST_EXTERNAL_VECTOR); i++) {
  150. int vector = FIRST_EXTERNAL_VECTOR + i;
  151. if (vector != IA32_SYSCALL_VECTOR)
  152. set_intr_gate(vector, interrupt[i]);
  153. }
  154. #ifdef CONFIG_SMP
  155. /*
  156. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  157. * IPI, driven by wakeup.
  158. */
  159. alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  160. /* IPIs for invalidation */
  161. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+0, invalidate_interrupt0);
  162. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+1, invalidate_interrupt1);
  163. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+2, invalidate_interrupt2);
  164. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+3, invalidate_interrupt3);
  165. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+4, invalidate_interrupt4);
  166. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+5, invalidate_interrupt5);
  167. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+6, invalidate_interrupt6);
  168. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+7, invalidate_interrupt7);
  169. /* IPI for generic function call */
  170. alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  171. /* IPI for generic single function call */
  172. alloc_intr_gate(CALL_FUNCTION_SINGLE_VECTOR,
  173. call_function_single_interrupt);
  174. /* Low priority IPI to cleanup after moving an irq */
  175. set_intr_gate(IRQ_MOVE_CLEANUP_VECTOR, irq_move_cleanup_interrupt);
  176. #endif
  177. alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
  178. alloc_intr_gate(THRESHOLD_APIC_VECTOR, threshold_interrupt);
  179. /* self generated IPI for local APIC timer */
  180. alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
  181. /* IPI vectors for APIC spurious and error interrupts */
  182. alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
  183. alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
  184. if (!acpi_ioapic)
  185. setup_irq(2, &irq2);
  186. }