intc.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695
  1. /*
  2. * Shared interrupt handling code for IPR and INTC2 types of IRQs.
  3. *
  4. * Copyright (C) 2007, 2008 Magnus Damm
  5. *
  6. * Based on intc2.c and ipr.c
  7. *
  8. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  9. * Copyright (C) 2000 Kazumoto Kojima
  10. * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
  11. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  12. * Copyright (C) 2005, 2006 Paul Mundt
  13. *
  14. * This file is subject to the terms and conditions of the GNU General Public
  15. * License. See the file "COPYING" in the main directory of this archive
  16. * for more details.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/irq.h>
  20. #include <linux/module.h>
  21. #include <linux/io.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/bootmem.h>
  24. #define _INTC_MK(fn, mode, addr_e, addr_d, width, shift) \
  25. ((shift) | ((width) << 5) | ((fn) << 9) | ((mode) << 13) | \
  26. ((addr_e) << 16) | ((addr_d << 24)))
  27. #define _INTC_SHIFT(h) (h & 0x1f)
  28. #define _INTC_WIDTH(h) ((h >> 5) & 0xf)
  29. #define _INTC_FN(h) ((h >> 9) & 0xf)
  30. #define _INTC_MODE(h) ((h >> 13) & 0x7)
  31. #define _INTC_ADDR_E(h) ((h >> 16) & 0xff)
  32. #define _INTC_ADDR_D(h) ((h >> 24) & 0xff)
  33. struct intc_handle_int {
  34. unsigned int irq;
  35. unsigned long handle;
  36. };
  37. struct intc_desc_int {
  38. unsigned long *reg;
  39. #ifdef CONFIG_SMP
  40. unsigned long *smp;
  41. #endif
  42. unsigned int nr_reg;
  43. struct intc_handle_int *prio;
  44. unsigned int nr_prio;
  45. struct intc_handle_int *sense;
  46. unsigned int nr_sense;
  47. struct irq_chip chip;
  48. };
  49. #ifdef CONFIG_SMP
  50. #define IS_SMP(x) x.smp
  51. #define INTC_REG(d, x, c) (d->reg[(x)] + ((d->smp[(x)] & 0xff) * c))
  52. #define SMP_NR(d, x) ((d->smp[(x)] >> 8) ? (d->smp[(x)] >> 8) : 1)
  53. #else
  54. #define IS_SMP(x) 0
  55. #define INTC_REG(d, x, c) (d->reg[(x)])
  56. #define SMP_NR(d, x) 1
  57. #endif
  58. static unsigned int intc_prio_level[NR_IRQS]; /* for now */
  59. #ifdef CONFIG_CPU_SH3
  60. static unsigned long ack_handle[NR_IRQS];
  61. #endif
  62. static inline struct intc_desc_int *get_intc_desc(unsigned int irq)
  63. {
  64. struct irq_chip *chip = get_irq_chip(irq);
  65. return (void *)((char *)chip - offsetof(struct intc_desc_int, chip));
  66. }
  67. static inline unsigned int set_field(unsigned int value,
  68. unsigned int field_value,
  69. unsigned int handle)
  70. {
  71. unsigned int width = _INTC_WIDTH(handle);
  72. unsigned int shift = _INTC_SHIFT(handle);
  73. value &= ~(((1 << width) - 1) << shift);
  74. value |= field_value << shift;
  75. return value;
  76. }
  77. static void write_8(unsigned long addr, unsigned long h, unsigned long data)
  78. {
  79. ctrl_outb(set_field(0, data, h), addr);
  80. }
  81. static void write_16(unsigned long addr, unsigned long h, unsigned long data)
  82. {
  83. ctrl_outw(set_field(0, data, h), addr);
  84. }
  85. static void write_32(unsigned long addr, unsigned long h, unsigned long data)
  86. {
  87. ctrl_outl(set_field(0, data, h), addr);
  88. }
  89. static void modify_8(unsigned long addr, unsigned long h, unsigned long data)
  90. {
  91. unsigned long flags;
  92. local_irq_save(flags);
  93. ctrl_outb(set_field(ctrl_inb(addr), data, h), addr);
  94. local_irq_restore(flags);
  95. }
  96. static void modify_16(unsigned long addr, unsigned long h, unsigned long data)
  97. {
  98. unsigned long flags;
  99. local_irq_save(flags);
  100. ctrl_outw(set_field(ctrl_inw(addr), data, h), addr);
  101. local_irq_restore(flags);
  102. }
  103. static void modify_32(unsigned long addr, unsigned long h, unsigned long data)
  104. {
  105. unsigned long flags;
  106. local_irq_save(flags);
  107. ctrl_outl(set_field(ctrl_inl(addr), data, h), addr);
  108. local_irq_restore(flags);
  109. }
  110. enum { REG_FN_ERR = 0, REG_FN_WRITE_BASE = 1, REG_FN_MODIFY_BASE = 5 };
  111. static void (*intc_reg_fns[])(unsigned long addr,
  112. unsigned long h,
  113. unsigned long data) = {
  114. [REG_FN_WRITE_BASE + 0] = write_8,
  115. [REG_FN_WRITE_BASE + 1] = write_16,
  116. [REG_FN_WRITE_BASE + 3] = write_32,
  117. [REG_FN_MODIFY_BASE + 0] = modify_8,
  118. [REG_FN_MODIFY_BASE + 1] = modify_16,
  119. [REG_FN_MODIFY_BASE + 3] = modify_32,
  120. };
  121. enum { MODE_ENABLE_REG = 0, /* Bit(s) set -> interrupt enabled */
  122. MODE_MASK_REG, /* Bit(s) set -> interrupt disabled */
  123. MODE_DUAL_REG, /* Two registers, set bit to enable / disable */
  124. MODE_PRIO_REG, /* Priority value written to enable interrupt */
  125. MODE_PCLR_REG, /* Above plus all bits set to disable interrupt */
  126. };
  127. static void intc_mode_field(unsigned long addr,
  128. unsigned long handle,
  129. void (*fn)(unsigned long,
  130. unsigned long,
  131. unsigned long),
  132. unsigned int irq)
  133. {
  134. fn(addr, handle, ((1 << _INTC_WIDTH(handle)) - 1));
  135. }
  136. static void intc_mode_zero(unsigned long addr,
  137. unsigned long handle,
  138. void (*fn)(unsigned long,
  139. unsigned long,
  140. unsigned long),
  141. unsigned int irq)
  142. {
  143. fn(addr, handle, 0);
  144. }
  145. static void intc_mode_prio(unsigned long addr,
  146. unsigned long handle,
  147. void (*fn)(unsigned long,
  148. unsigned long,
  149. unsigned long),
  150. unsigned int irq)
  151. {
  152. fn(addr, handle, intc_prio_level[irq]);
  153. }
  154. static void (*intc_enable_fns[])(unsigned long addr,
  155. unsigned long handle,
  156. void (*fn)(unsigned long,
  157. unsigned long,
  158. unsigned long),
  159. unsigned int irq) = {
  160. [MODE_ENABLE_REG] = intc_mode_field,
  161. [MODE_MASK_REG] = intc_mode_zero,
  162. [MODE_DUAL_REG] = intc_mode_field,
  163. [MODE_PRIO_REG] = intc_mode_prio,
  164. [MODE_PCLR_REG] = intc_mode_prio,
  165. };
  166. static void (*intc_disable_fns[])(unsigned long addr,
  167. unsigned long handle,
  168. void (*fn)(unsigned long,
  169. unsigned long,
  170. unsigned long),
  171. unsigned int irq) = {
  172. [MODE_ENABLE_REG] = intc_mode_zero,
  173. [MODE_MASK_REG] = intc_mode_field,
  174. [MODE_DUAL_REG] = intc_mode_field,
  175. [MODE_PRIO_REG] = intc_mode_zero,
  176. [MODE_PCLR_REG] = intc_mode_field,
  177. };
  178. static inline void _intc_enable(unsigned int irq, unsigned long handle)
  179. {
  180. struct intc_desc_int *d = get_intc_desc(irq);
  181. unsigned long addr;
  182. unsigned int cpu;
  183. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_E(handle)); cpu++) {
  184. addr = INTC_REG(d, _INTC_ADDR_E(handle), cpu);
  185. intc_enable_fns[_INTC_MODE(handle)](addr, handle, intc_reg_fns\
  186. [_INTC_FN(handle)], irq);
  187. }
  188. }
  189. static void intc_enable(unsigned int irq)
  190. {
  191. _intc_enable(irq, (unsigned long)get_irq_chip_data(irq));
  192. }
  193. static void intc_disable(unsigned int irq)
  194. {
  195. struct intc_desc_int *d = get_intc_desc(irq);
  196. unsigned long handle = (unsigned long) get_irq_chip_data(irq);
  197. unsigned long addr;
  198. unsigned int cpu;
  199. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_D(handle)); cpu++) {
  200. addr = INTC_REG(d, _INTC_ADDR_D(handle), cpu);
  201. intc_disable_fns[_INTC_MODE(handle)](addr, handle,intc_reg_fns\
  202. [_INTC_FN(handle)], irq);
  203. }
  204. }
  205. #ifdef CONFIG_CPU_SH3
  206. static void intc_mask_ack(unsigned int irq)
  207. {
  208. struct intc_desc_int *d = get_intc_desc(irq);
  209. unsigned long handle = ack_handle[irq];
  210. unsigned long addr;
  211. intc_disable(irq);
  212. /* read register and write zero only to the assocaited bit */
  213. if (handle) {
  214. addr = INTC_REG(d, _INTC_ADDR_D(handle), 0);
  215. ctrl_inb(addr);
  216. ctrl_outb(0x3f ^ set_field(0, 1, handle), addr);
  217. }
  218. }
  219. #endif
  220. static struct intc_handle_int *intc_find_irq(struct intc_handle_int *hp,
  221. unsigned int nr_hp,
  222. unsigned int irq)
  223. {
  224. int i;
  225. /* this doesn't scale well, but...
  226. *
  227. * this function should only be used for cerain uncommon
  228. * operations such as intc_set_priority() and intc_set_sense()
  229. * and in those rare cases performance doesn't matter that much.
  230. * keeping the memory footprint low is more important.
  231. *
  232. * one rather simple way to speed this up and still keep the
  233. * memory footprint down is to make sure the array is sorted
  234. * and then perform a bisect to lookup the irq.
  235. */
  236. for (i = 0; i < nr_hp; i++) {
  237. if ((hp + i)->irq != irq)
  238. continue;
  239. return hp + i;
  240. }
  241. return NULL;
  242. }
  243. int intc_set_priority(unsigned int irq, unsigned int prio)
  244. {
  245. struct intc_desc_int *d = get_intc_desc(irq);
  246. struct intc_handle_int *ihp;
  247. if (!intc_prio_level[irq] || prio <= 1)
  248. return -EINVAL;
  249. ihp = intc_find_irq(d->prio, d->nr_prio, irq);
  250. if (ihp) {
  251. if (prio >= (1 << _INTC_WIDTH(ihp->handle)))
  252. return -EINVAL;
  253. intc_prio_level[irq] = prio;
  254. /*
  255. * only set secondary masking method directly
  256. * primary masking method is using intc_prio_level[irq]
  257. * priority level will be set during next enable()
  258. */
  259. if (_INTC_FN(ihp->handle) != REG_FN_ERR)
  260. _intc_enable(irq, ihp->handle);
  261. }
  262. return 0;
  263. }
  264. #define VALID(x) (x | 0x80)
  265. static unsigned char intc_irq_sense_table[IRQ_TYPE_SENSE_MASK + 1] = {
  266. [IRQ_TYPE_EDGE_FALLING] = VALID(0),
  267. [IRQ_TYPE_EDGE_RISING] = VALID(1),
  268. [IRQ_TYPE_LEVEL_LOW] = VALID(2),
  269. /* SH7706, SH7707 and SH7709 do not support high level triggered */
  270. #if !defined(CONFIG_CPU_SUBTYPE_SH7706) && \
  271. !defined(CONFIG_CPU_SUBTYPE_SH7707) && \
  272. !defined(CONFIG_CPU_SUBTYPE_SH7709)
  273. [IRQ_TYPE_LEVEL_HIGH] = VALID(3),
  274. #endif
  275. };
  276. static int intc_set_sense(unsigned int irq, unsigned int type)
  277. {
  278. struct intc_desc_int *d = get_intc_desc(irq);
  279. unsigned char value = intc_irq_sense_table[type & IRQ_TYPE_SENSE_MASK];
  280. struct intc_handle_int *ihp;
  281. unsigned long addr;
  282. if (!value)
  283. return -EINVAL;
  284. ihp = intc_find_irq(d->sense, d->nr_sense, irq);
  285. if (ihp) {
  286. addr = INTC_REG(d, _INTC_ADDR_E(ihp->handle), 0);
  287. intc_reg_fns[_INTC_FN(ihp->handle)](addr, ihp->handle, value);
  288. }
  289. return 0;
  290. }
  291. static unsigned int __init intc_get_reg(struct intc_desc_int *d,
  292. unsigned long address)
  293. {
  294. unsigned int k;
  295. for (k = 0; k < d->nr_reg; k++) {
  296. if (d->reg[k] == address)
  297. return k;
  298. }
  299. BUG();
  300. return 0;
  301. }
  302. static intc_enum __init intc_grp_id(struct intc_desc *desc,
  303. intc_enum enum_id)
  304. {
  305. struct intc_group *g = desc->groups;
  306. unsigned int i, j;
  307. for (i = 0; g && enum_id && i < desc->nr_groups; i++) {
  308. g = desc->groups + i;
  309. for (j = 0; g->enum_ids[j]; j++) {
  310. if (g->enum_ids[j] != enum_id)
  311. continue;
  312. return g->enum_id;
  313. }
  314. }
  315. return 0;
  316. }
  317. static unsigned int __init intc_mask_data(struct intc_desc *desc,
  318. struct intc_desc_int *d,
  319. intc_enum enum_id, int do_grps)
  320. {
  321. struct intc_mask_reg *mr = desc->mask_regs;
  322. unsigned int i, j, fn, mode;
  323. unsigned long reg_e, reg_d;
  324. for (i = 0; mr && enum_id && i < desc->nr_mask_regs; i++) {
  325. mr = desc->mask_regs + i;
  326. for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
  327. if (mr->enum_ids[j] != enum_id)
  328. continue;
  329. if (mr->set_reg && mr->clr_reg) {
  330. fn = REG_FN_WRITE_BASE;
  331. mode = MODE_DUAL_REG;
  332. reg_e = mr->clr_reg;
  333. reg_d = mr->set_reg;
  334. } else {
  335. fn = REG_FN_MODIFY_BASE;
  336. if (mr->set_reg) {
  337. mode = MODE_ENABLE_REG;
  338. reg_e = mr->set_reg;
  339. reg_d = mr->set_reg;
  340. } else {
  341. mode = MODE_MASK_REG;
  342. reg_e = mr->clr_reg;
  343. reg_d = mr->clr_reg;
  344. }
  345. }
  346. fn += (mr->reg_width >> 3) - 1;
  347. return _INTC_MK(fn, mode,
  348. intc_get_reg(d, reg_e),
  349. intc_get_reg(d, reg_d),
  350. 1,
  351. (mr->reg_width - 1) - j);
  352. }
  353. }
  354. if (do_grps)
  355. return intc_mask_data(desc, d, intc_grp_id(desc, enum_id), 0);
  356. return 0;
  357. }
  358. static unsigned int __init intc_prio_data(struct intc_desc *desc,
  359. struct intc_desc_int *d,
  360. intc_enum enum_id, int do_grps)
  361. {
  362. struct intc_prio_reg *pr = desc->prio_regs;
  363. unsigned int i, j, fn, mode, bit;
  364. unsigned long reg_e, reg_d;
  365. for (i = 0; pr && enum_id && i < desc->nr_prio_regs; i++) {
  366. pr = desc->prio_regs + i;
  367. for (j = 0; j < ARRAY_SIZE(pr->enum_ids); j++) {
  368. if (pr->enum_ids[j] != enum_id)
  369. continue;
  370. if (pr->set_reg && pr->clr_reg) {
  371. fn = REG_FN_WRITE_BASE;
  372. mode = MODE_PCLR_REG;
  373. reg_e = pr->set_reg;
  374. reg_d = pr->clr_reg;
  375. } else {
  376. fn = REG_FN_MODIFY_BASE;
  377. mode = MODE_PRIO_REG;
  378. if (!pr->set_reg)
  379. BUG();
  380. reg_e = pr->set_reg;
  381. reg_d = pr->set_reg;
  382. }
  383. fn += (pr->reg_width >> 3) - 1;
  384. bit = pr->reg_width - ((j + 1) * pr->field_width);
  385. BUG_ON(bit < 0);
  386. return _INTC_MK(fn, mode,
  387. intc_get_reg(d, reg_e),
  388. intc_get_reg(d, reg_d),
  389. pr->field_width, bit);
  390. }
  391. }
  392. if (do_grps)
  393. return intc_prio_data(desc, d, intc_grp_id(desc, enum_id), 0);
  394. return 0;
  395. }
  396. #ifdef CONFIG_CPU_SH3
  397. static unsigned int __init intc_ack_data(struct intc_desc *desc,
  398. struct intc_desc_int *d,
  399. intc_enum enum_id)
  400. {
  401. struct intc_mask_reg *mr = desc->ack_regs;
  402. unsigned int i, j, fn, mode;
  403. unsigned long reg_e, reg_d;
  404. for (i = 0; mr && enum_id && i < desc->nr_ack_regs; i++) {
  405. mr = desc->ack_regs + i;
  406. for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
  407. if (mr->enum_ids[j] != enum_id)
  408. continue;
  409. fn = REG_FN_MODIFY_BASE;
  410. mode = MODE_ENABLE_REG;
  411. reg_e = mr->set_reg;
  412. reg_d = mr->set_reg;
  413. fn += (mr->reg_width >> 3) - 1;
  414. return _INTC_MK(fn, mode,
  415. intc_get_reg(d, reg_e),
  416. intc_get_reg(d, reg_d),
  417. 1,
  418. (mr->reg_width - 1) - j);
  419. }
  420. }
  421. return 0;
  422. }
  423. #endif
  424. static unsigned int __init intc_sense_data(struct intc_desc *desc,
  425. struct intc_desc_int *d,
  426. intc_enum enum_id)
  427. {
  428. struct intc_sense_reg *sr = desc->sense_regs;
  429. unsigned int i, j, fn, bit;
  430. for (i = 0; sr && enum_id && i < desc->nr_sense_regs; i++) {
  431. sr = desc->sense_regs + i;
  432. for (j = 0; j < ARRAY_SIZE(sr->enum_ids); j++) {
  433. if (sr->enum_ids[j] != enum_id)
  434. continue;
  435. fn = REG_FN_MODIFY_BASE;
  436. fn += (sr->reg_width >> 3) - 1;
  437. bit = sr->reg_width - ((j + 1) * sr->field_width);
  438. BUG_ON(bit < 0);
  439. return _INTC_MK(fn, 0, intc_get_reg(d, sr->reg),
  440. 0, sr->field_width, bit);
  441. }
  442. }
  443. return 0;
  444. }
  445. static void __init intc_register_irq(struct intc_desc *desc,
  446. struct intc_desc_int *d,
  447. intc_enum enum_id,
  448. unsigned int irq)
  449. {
  450. struct intc_handle_int *hp;
  451. unsigned int data[2], primary;
  452. /* Prefer single interrupt source bitmap over other combinations:
  453. * 1. bitmap, single interrupt source
  454. * 2. priority, single interrupt source
  455. * 3. bitmap, multiple interrupt sources (groups)
  456. * 4. priority, multiple interrupt sources (groups)
  457. */
  458. data[0] = intc_mask_data(desc, d, enum_id, 0);
  459. data[1] = intc_prio_data(desc, d, enum_id, 0);
  460. primary = 0;
  461. if (!data[0] && data[1])
  462. primary = 1;
  463. data[0] = data[0] ? data[0] : intc_mask_data(desc, d, enum_id, 1);
  464. data[1] = data[1] ? data[1] : intc_prio_data(desc, d, enum_id, 1);
  465. if (!data[primary])
  466. primary ^= 1;
  467. BUG_ON(!data[primary]); /* must have primary masking method */
  468. disable_irq_nosync(irq);
  469. set_irq_chip_and_handler_name(irq, &d->chip,
  470. handle_level_irq, "level");
  471. set_irq_chip_data(irq, (void *)data[primary]);
  472. /* set priority level
  473. * - this needs to be at least 2 for 5-bit priorities on 7780
  474. */
  475. intc_prio_level[irq] = 2;
  476. /* enable secondary masking method if present */
  477. if (data[!primary])
  478. _intc_enable(irq, data[!primary]);
  479. /* add irq to d->prio list if priority is available */
  480. if (data[1]) {
  481. hp = d->prio + d->nr_prio;
  482. hp->irq = irq;
  483. hp->handle = data[1];
  484. if (primary) {
  485. /*
  486. * only secondary priority should access registers, so
  487. * set _INTC_FN(h) = REG_FN_ERR for intc_set_priority()
  488. */
  489. hp->handle &= ~_INTC_MK(0x0f, 0, 0, 0, 0, 0);
  490. hp->handle |= _INTC_MK(REG_FN_ERR, 0, 0, 0, 0, 0);
  491. }
  492. d->nr_prio++;
  493. }
  494. /* add irq to d->sense list if sense is available */
  495. data[0] = intc_sense_data(desc, d, enum_id);
  496. if (data[0]) {
  497. (d->sense + d->nr_sense)->irq = irq;
  498. (d->sense + d->nr_sense)->handle = data[0];
  499. d->nr_sense++;
  500. }
  501. /* irq should be disabled by default */
  502. d->chip.mask(irq);
  503. #ifdef CONFIG_CPU_SH3
  504. if (desc->ack_regs)
  505. ack_handle[irq] = intc_ack_data(desc, d, enum_id);
  506. #endif
  507. }
  508. static unsigned int __init save_reg(struct intc_desc_int *d,
  509. unsigned int cnt,
  510. unsigned long value,
  511. unsigned int smp)
  512. {
  513. if (value) {
  514. d->reg[cnt] = value;
  515. #ifdef CONFIG_SMP
  516. d->smp[cnt] = smp;
  517. #endif
  518. return 1;
  519. }
  520. return 0;
  521. }
  522. void __init register_intc_controller(struct intc_desc *desc)
  523. {
  524. unsigned int i, k, smp;
  525. struct intc_desc_int *d;
  526. d = alloc_bootmem(sizeof(*d));
  527. d->nr_reg = desc->mask_regs ? desc->nr_mask_regs * 2 : 0;
  528. d->nr_reg += desc->prio_regs ? desc->nr_prio_regs * 2 : 0;
  529. d->nr_reg += desc->sense_regs ? desc->nr_sense_regs : 0;
  530. #ifdef CONFIG_CPU_SH3
  531. d->nr_reg += desc->ack_regs ? desc->nr_ack_regs : 0;
  532. #endif
  533. d->reg = alloc_bootmem(d->nr_reg * sizeof(*d->reg));
  534. #ifdef CONFIG_SMP
  535. d->smp = alloc_bootmem(d->nr_reg * sizeof(*d->smp));
  536. #endif
  537. k = 0;
  538. if (desc->mask_regs) {
  539. for (i = 0; i < desc->nr_mask_regs; i++) {
  540. smp = IS_SMP(desc->mask_regs[i]);
  541. k += save_reg(d, k, desc->mask_regs[i].set_reg, smp);
  542. k += save_reg(d, k, desc->mask_regs[i].clr_reg, smp);
  543. }
  544. }
  545. if (desc->prio_regs) {
  546. d->prio = alloc_bootmem(desc->nr_vectors * sizeof(*d->prio));
  547. for (i = 0; i < desc->nr_prio_regs; i++) {
  548. smp = IS_SMP(desc->prio_regs[i]);
  549. k += save_reg(d, k, desc->prio_regs[i].set_reg, smp);
  550. k += save_reg(d, k, desc->prio_regs[i].clr_reg, smp);
  551. }
  552. }
  553. if (desc->sense_regs) {
  554. d->sense = alloc_bootmem(desc->nr_vectors * sizeof(*d->sense));
  555. for (i = 0; i < desc->nr_sense_regs; i++) {
  556. k += save_reg(d, k, desc->sense_regs[i].reg, 0);
  557. }
  558. }
  559. d->chip.name = desc->name;
  560. d->chip.mask = intc_disable;
  561. d->chip.unmask = intc_enable;
  562. d->chip.mask_ack = intc_disable;
  563. d->chip.set_type = intc_set_sense;
  564. #ifdef CONFIG_CPU_SH3
  565. if (desc->ack_regs) {
  566. for (i = 0; i < desc->nr_ack_regs; i++)
  567. k += save_reg(d, k, desc->ack_regs[i].set_reg, 0);
  568. d->chip.mask_ack = intc_mask_ack;
  569. }
  570. #endif
  571. BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */
  572. for (i = 0; i < desc->nr_vectors; i++) {
  573. struct intc_vect *vect = desc->vectors + i;
  574. intc_register_irq(desc, d, vect->enum_id, evt2irq(vect->vect));
  575. }
  576. }