iommu.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599
  1. /*
  2. * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
  3. *
  4. * Rewrite, cleanup:
  5. *
  6. * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
  7. * Copyright (C) 2006 Olof Johansson <olof@lixom.net>
  8. *
  9. * Dynamic DMA mapping support, pSeries-specific parts, both SMP and LPAR.
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  25. */
  26. #include <linux/init.h>
  27. #include <linux/types.h>
  28. #include <linux/slab.h>
  29. #include <linux/mm.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/string.h>
  32. #include <linux/pci.h>
  33. #include <linux/dma-mapping.h>
  34. #include <asm/io.h>
  35. #include <asm/prom.h>
  36. #include <asm/rtas.h>
  37. #include <asm/iommu.h>
  38. #include <asm/pci-bridge.h>
  39. #include <asm/machdep.h>
  40. #include <asm/abs_addr.h>
  41. #include <asm/pSeries_reconfig.h>
  42. #include <asm/firmware.h>
  43. #include <asm/tce.h>
  44. #include <asm/ppc-pci.h>
  45. #include <asm/udbg.h>
  46. #include "plpar_wrappers.h"
  47. static void tce_build_pSeries(struct iommu_table *tbl, long index,
  48. long npages, unsigned long uaddr,
  49. enum dma_data_direction direction)
  50. {
  51. u64 proto_tce;
  52. u64 *tcep;
  53. u64 rpn;
  54. proto_tce = TCE_PCI_READ; // Read allowed
  55. if (direction != DMA_TO_DEVICE)
  56. proto_tce |= TCE_PCI_WRITE;
  57. tcep = ((u64 *)tbl->it_base) + index;
  58. while (npages--) {
  59. /* can't move this out since we might cross LMB boundary */
  60. rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
  61. *tcep = proto_tce | (rpn & TCE_RPN_MASK) << TCE_RPN_SHIFT;
  62. uaddr += TCE_PAGE_SIZE;
  63. tcep++;
  64. }
  65. }
  66. static void tce_free_pSeries(struct iommu_table *tbl, long index, long npages)
  67. {
  68. u64 *tcep;
  69. tcep = ((u64 *)tbl->it_base) + index;
  70. while (npages--)
  71. *(tcep++) = 0;
  72. }
  73. static unsigned long tce_get_pseries(struct iommu_table *tbl, long index)
  74. {
  75. u64 *tcep;
  76. tcep = ((u64 *)tbl->it_base) + index;
  77. return *tcep;
  78. }
  79. static void tce_build_pSeriesLP(struct iommu_table *tbl, long tcenum,
  80. long npages, unsigned long uaddr,
  81. enum dma_data_direction direction)
  82. {
  83. u64 rc;
  84. u64 proto_tce, tce;
  85. u64 rpn;
  86. rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
  87. proto_tce = TCE_PCI_READ;
  88. if (direction != DMA_TO_DEVICE)
  89. proto_tce |= TCE_PCI_WRITE;
  90. while (npages--) {
  91. tce = proto_tce | (rpn & TCE_RPN_MASK) << TCE_RPN_SHIFT;
  92. rc = plpar_tce_put((u64)tbl->it_index, (u64)tcenum << 12, tce);
  93. if (rc && printk_ratelimit()) {
  94. printk("tce_build_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
  95. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  96. printk("\ttcenum = 0x%lx\n", (u64)tcenum);
  97. printk("\ttce val = 0x%lx\n", tce );
  98. show_stack(current, (unsigned long *)__get_SP());
  99. }
  100. tcenum++;
  101. rpn++;
  102. }
  103. }
  104. static DEFINE_PER_CPU(u64 *, tce_page) = NULL;
  105. static void tce_buildmulti_pSeriesLP(struct iommu_table *tbl, long tcenum,
  106. long npages, unsigned long uaddr,
  107. enum dma_data_direction direction)
  108. {
  109. u64 rc;
  110. u64 proto_tce;
  111. u64 *tcep;
  112. u64 rpn;
  113. long l, limit;
  114. if (npages == 1) {
  115. tce_build_pSeriesLP(tbl, tcenum, npages, uaddr, direction);
  116. return;
  117. }
  118. tcep = __get_cpu_var(tce_page);
  119. /* This is safe to do since interrupts are off when we're called
  120. * from iommu_alloc{,_sg}()
  121. */
  122. if (!tcep) {
  123. tcep = (u64 *)__get_free_page(GFP_ATOMIC);
  124. /* If allocation fails, fall back to the loop implementation */
  125. if (!tcep) {
  126. tce_build_pSeriesLP(tbl, tcenum, npages, uaddr,
  127. direction);
  128. return;
  129. }
  130. __get_cpu_var(tce_page) = tcep;
  131. }
  132. rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
  133. proto_tce = TCE_PCI_READ;
  134. if (direction != DMA_TO_DEVICE)
  135. proto_tce |= TCE_PCI_WRITE;
  136. /* We can map max one pageful of TCEs at a time */
  137. do {
  138. /*
  139. * Set up the page with TCE data, looping through and setting
  140. * the values.
  141. */
  142. limit = min_t(long, npages, 4096/TCE_ENTRY_SIZE);
  143. for (l = 0; l < limit; l++) {
  144. tcep[l] = proto_tce | (rpn & TCE_RPN_MASK) << TCE_RPN_SHIFT;
  145. rpn++;
  146. }
  147. rc = plpar_tce_put_indirect((u64)tbl->it_index,
  148. (u64)tcenum << 12,
  149. (u64)virt_to_abs(tcep),
  150. limit);
  151. npages -= limit;
  152. tcenum += limit;
  153. } while (npages > 0 && !rc);
  154. if (rc && printk_ratelimit()) {
  155. printk("tce_buildmulti_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
  156. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  157. printk("\tnpages = 0x%lx\n", (u64)npages);
  158. printk("\ttce[0] val = 0x%lx\n", tcep[0]);
  159. show_stack(current, (unsigned long *)__get_SP());
  160. }
  161. }
  162. static void tce_free_pSeriesLP(struct iommu_table *tbl, long tcenum, long npages)
  163. {
  164. u64 rc;
  165. while (npages--) {
  166. rc = plpar_tce_put((u64)tbl->it_index, (u64)tcenum << 12, 0);
  167. if (rc && printk_ratelimit()) {
  168. printk("tce_free_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
  169. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  170. printk("\ttcenum = 0x%lx\n", (u64)tcenum);
  171. show_stack(current, (unsigned long *)__get_SP());
  172. }
  173. tcenum++;
  174. }
  175. }
  176. static void tce_freemulti_pSeriesLP(struct iommu_table *tbl, long tcenum, long npages)
  177. {
  178. u64 rc;
  179. rc = plpar_tce_stuff((u64)tbl->it_index, (u64)tcenum << 12, 0, npages);
  180. if (rc && printk_ratelimit()) {
  181. printk("tce_freemulti_pSeriesLP: plpar_tce_stuff failed\n");
  182. printk("\trc = %ld\n", rc);
  183. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  184. printk("\tnpages = 0x%lx\n", (u64)npages);
  185. show_stack(current, (unsigned long *)__get_SP());
  186. }
  187. }
  188. static unsigned long tce_get_pSeriesLP(struct iommu_table *tbl, long tcenum)
  189. {
  190. u64 rc;
  191. unsigned long tce_ret;
  192. rc = plpar_tce_get((u64)tbl->it_index, (u64)tcenum << 12, &tce_ret);
  193. if (rc && printk_ratelimit()) {
  194. printk("tce_get_pSeriesLP: plpar_tce_get failed. rc=%ld\n",
  195. rc);
  196. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  197. printk("\ttcenum = 0x%lx\n", (u64)tcenum);
  198. show_stack(current, (unsigned long *)__get_SP());
  199. }
  200. return tce_ret;
  201. }
  202. #ifdef CONFIG_PCI
  203. static void iommu_table_setparms(struct pci_controller *phb,
  204. struct device_node *dn,
  205. struct iommu_table *tbl)
  206. {
  207. struct device_node *node;
  208. const unsigned long *basep;
  209. const u32 *sizep;
  210. node = phb->dn;
  211. basep = of_get_property(node, "linux,tce-base", NULL);
  212. sizep = of_get_property(node, "linux,tce-size", NULL);
  213. if (basep == NULL || sizep == NULL) {
  214. printk(KERN_ERR "PCI_DMA: iommu_table_setparms: %s has "
  215. "missing tce entries !\n", dn->full_name);
  216. return;
  217. }
  218. tbl->it_base = (unsigned long)__va(*basep);
  219. #ifndef CONFIG_CRASH_DUMP
  220. memset((void *)tbl->it_base, 0, *sizep);
  221. #endif
  222. tbl->it_busno = phb->bus->number;
  223. /* Units of tce entries */
  224. tbl->it_offset = phb->dma_window_base_cur >> IOMMU_PAGE_SHIFT;
  225. /* Test if we are going over 2GB of DMA space */
  226. if (phb->dma_window_base_cur + phb->dma_window_size > 0x80000000ul) {
  227. udbg_printf("PCI_DMA: Unexpected number of IOAs under this PHB.\n");
  228. panic("PCI_DMA: Unexpected number of IOAs under this PHB.\n");
  229. }
  230. phb->dma_window_base_cur += phb->dma_window_size;
  231. /* Set the tce table size - measured in entries */
  232. tbl->it_size = phb->dma_window_size >> IOMMU_PAGE_SHIFT;
  233. tbl->it_index = 0;
  234. tbl->it_blocksize = 16;
  235. tbl->it_type = TCE_PCI;
  236. }
  237. /*
  238. * iommu_table_setparms_lpar
  239. *
  240. * Function: On pSeries LPAR systems, return TCE table info, given a pci bus.
  241. */
  242. static void iommu_table_setparms_lpar(struct pci_controller *phb,
  243. struct device_node *dn,
  244. struct iommu_table *tbl,
  245. const void *dma_window,
  246. int bussubno)
  247. {
  248. unsigned long offset, size;
  249. tbl->it_busno = bussubno;
  250. of_parse_dma_window(dn, dma_window, &tbl->it_index, &offset, &size);
  251. tbl->it_base = 0;
  252. tbl->it_blocksize = 16;
  253. tbl->it_type = TCE_PCI;
  254. tbl->it_offset = offset >> IOMMU_PAGE_SHIFT;
  255. tbl->it_size = size >> IOMMU_PAGE_SHIFT;
  256. }
  257. static void pci_dma_bus_setup_pSeries(struct pci_bus *bus)
  258. {
  259. struct device_node *dn;
  260. struct iommu_table *tbl;
  261. struct device_node *isa_dn, *isa_dn_orig;
  262. struct device_node *tmp;
  263. struct pci_dn *pci;
  264. int children;
  265. dn = pci_bus_to_OF_node(bus);
  266. pr_debug("pci_dma_bus_setup_pSeries: setting up bus %s\n", dn->full_name);
  267. if (bus->self) {
  268. /* This is not a root bus, any setup will be done for the
  269. * device-side of the bridge in iommu_dev_setup_pSeries().
  270. */
  271. return;
  272. }
  273. pci = PCI_DN(dn);
  274. /* Check if the ISA bus on the system is under
  275. * this PHB.
  276. */
  277. isa_dn = isa_dn_orig = of_find_node_by_type(NULL, "isa");
  278. while (isa_dn && isa_dn != dn)
  279. isa_dn = isa_dn->parent;
  280. if (isa_dn_orig)
  281. of_node_put(isa_dn_orig);
  282. /* Count number of direct PCI children of the PHB. */
  283. for (children = 0, tmp = dn->child; tmp; tmp = tmp->sibling)
  284. children++;
  285. pr_debug("Children: %d\n", children);
  286. /* Calculate amount of DMA window per slot. Each window must be
  287. * a power of two (due to pci_alloc_consistent requirements).
  288. *
  289. * Keep 256MB aside for PHBs with ISA.
  290. */
  291. if (!isa_dn) {
  292. /* No ISA/IDE - just set window size and return */
  293. pci->phb->dma_window_size = 0x80000000ul; /* To be divided */
  294. while (pci->phb->dma_window_size * children > 0x80000000ul)
  295. pci->phb->dma_window_size >>= 1;
  296. pr_debug("No ISA/IDE, window size is 0x%lx\n",
  297. pci->phb->dma_window_size);
  298. pci->phb->dma_window_base_cur = 0;
  299. return;
  300. }
  301. /* If we have ISA, then we probably have an IDE
  302. * controller too. Allocate a 128MB table but
  303. * skip the first 128MB to avoid stepping on ISA
  304. * space.
  305. */
  306. pci->phb->dma_window_size = 0x8000000ul;
  307. pci->phb->dma_window_base_cur = 0x8000000ul;
  308. tbl = kmalloc_node(sizeof(struct iommu_table), GFP_KERNEL,
  309. pci->phb->node);
  310. iommu_table_setparms(pci->phb, dn, tbl);
  311. pci->iommu_table = iommu_init_table(tbl, pci->phb->node);
  312. /* Divide the rest (1.75GB) among the children */
  313. pci->phb->dma_window_size = 0x80000000ul;
  314. while (pci->phb->dma_window_size * children > 0x70000000ul)
  315. pci->phb->dma_window_size >>= 1;
  316. pr_debug("ISA/IDE, window size is 0x%lx\n", pci->phb->dma_window_size);
  317. }
  318. static void pci_dma_bus_setup_pSeriesLP(struct pci_bus *bus)
  319. {
  320. struct iommu_table *tbl;
  321. struct device_node *dn, *pdn;
  322. struct pci_dn *ppci;
  323. const void *dma_window = NULL;
  324. dn = pci_bus_to_OF_node(bus);
  325. pr_debug("pci_dma_bus_setup_pSeriesLP: setting up bus %s\n",
  326. dn->full_name);
  327. /* Find nearest ibm,dma-window, walking up the device tree */
  328. for (pdn = dn; pdn != NULL; pdn = pdn->parent) {
  329. dma_window = of_get_property(pdn, "ibm,dma-window", NULL);
  330. if (dma_window != NULL)
  331. break;
  332. }
  333. if (dma_window == NULL) {
  334. pr_debug(" no ibm,dma-window property !\n");
  335. return;
  336. }
  337. ppci = PCI_DN(pdn);
  338. pr_debug(" parent is %s, iommu_table: 0x%p\n",
  339. pdn->full_name, ppci->iommu_table);
  340. if (!ppci->iommu_table) {
  341. tbl = kmalloc_node(sizeof(struct iommu_table), GFP_KERNEL,
  342. ppci->phb->node);
  343. iommu_table_setparms_lpar(ppci->phb, pdn, tbl, dma_window,
  344. bus->number);
  345. ppci->iommu_table = iommu_init_table(tbl, ppci->phb->node);
  346. pr_debug(" created table: %p\n", ppci->iommu_table);
  347. }
  348. if (pdn != dn)
  349. PCI_DN(dn)->iommu_table = ppci->iommu_table;
  350. }
  351. static void pci_dma_dev_setup_pSeries(struct pci_dev *dev)
  352. {
  353. struct device_node *dn;
  354. struct iommu_table *tbl;
  355. pr_debug("pci_dma_dev_setup_pSeries: %s\n", pci_name(dev));
  356. dn = dev->dev.archdata.of_node;
  357. /* If we're the direct child of a root bus, then we need to allocate
  358. * an iommu table ourselves. The bus setup code should have setup
  359. * the window sizes already.
  360. */
  361. if (!dev->bus->self) {
  362. struct pci_controller *phb = PCI_DN(dn)->phb;
  363. pr_debug(" --> first child, no bridge. Allocating iommu table.\n");
  364. tbl = kmalloc_node(sizeof(struct iommu_table), GFP_KERNEL,
  365. phb->node);
  366. iommu_table_setparms(phb, dn, tbl);
  367. PCI_DN(dn)->iommu_table = iommu_init_table(tbl, phb->node);
  368. dev->dev.archdata.dma_data = PCI_DN(dn)->iommu_table;
  369. return;
  370. }
  371. /* If this device is further down the bus tree, search upwards until
  372. * an already allocated iommu table is found and use that.
  373. */
  374. while (dn && PCI_DN(dn) && PCI_DN(dn)->iommu_table == NULL)
  375. dn = dn->parent;
  376. if (dn && PCI_DN(dn))
  377. dev->dev.archdata.dma_data = PCI_DN(dn)->iommu_table;
  378. else
  379. printk(KERN_WARNING "iommu: Device %s has no iommu table\n",
  380. pci_name(dev));
  381. }
  382. static void pci_dma_dev_setup_pSeriesLP(struct pci_dev *dev)
  383. {
  384. struct device_node *pdn, *dn;
  385. struct iommu_table *tbl;
  386. const void *dma_window = NULL;
  387. struct pci_dn *pci;
  388. pr_debug("pci_dma_dev_setup_pSeriesLP: %s\n", pci_name(dev));
  389. /* dev setup for LPAR is a little tricky, since the device tree might
  390. * contain the dma-window properties per-device and not neccesarily
  391. * for the bus. So we need to search upwards in the tree until we
  392. * either hit a dma-window property, OR find a parent with a table
  393. * already allocated.
  394. */
  395. dn = pci_device_to_OF_node(dev);
  396. pr_debug(" node is %s\n", dn->full_name);
  397. for (pdn = dn; pdn && PCI_DN(pdn) && !PCI_DN(pdn)->iommu_table;
  398. pdn = pdn->parent) {
  399. dma_window = of_get_property(pdn, "ibm,dma-window", NULL);
  400. if (dma_window)
  401. break;
  402. }
  403. if (!pdn || !PCI_DN(pdn)) {
  404. printk(KERN_WARNING "pci_dma_dev_setup_pSeriesLP: "
  405. "no DMA window found for pci dev=%s dn=%s\n",
  406. pci_name(dev), dn? dn->full_name : "<null>");
  407. return;
  408. }
  409. pr_debug(" parent is %s\n", pdn->full_name);
  410. /* Check for parent == NULL so we don't try to setup the empty EADS
  411. * slots on POWER4 machines.
  412. */
  413. if (dma_window == NULL || pdn->parent == NULL) {
  414. pr_debug(" no dma window for device, linking to parent\n");
  415. dev->dev.archdata.dma_data = PCI_DN(pdn)->iommu_table;
  416. return;
  417. }
  418. pci = PCI_DN(pdn);
  419. if (!pci->iommu_table) {
  420. tbl = kmalloc_node(sizeof(struct iommu_table), GFP_KERNEL,
  421. pci->phb->node);
  422. iommu_table_setparms_lpar(pci->phb, pdn, tbl, dma_window,
  423. pci->phb->bus->number);
  424. pci->iommu_table = iommu_init_table(tbl, pci->phb->node);
  425. pr_debug(" created table: %p\n", pci->iommu_table);
  426. } else {
  427. pr_debug(" found DMA window, table: %p\n", pci->iommu_table);
  428. }
  429. dev->dev.archdata.dma_data = pci->iommu_table;
  430. }
  431. #else /* CONFIG_PCI */
  432. #define pci_dma_bus_setup_pSeries NULL
  433. #define pci_dma_dev_setup_pSeries NULL
  434. #define pci_dma_bus_setup_pSeriesLP NULL
  435. #define pci_dma_dev_setup_pSeriesLP NULL
  436. #endif /* !CONFIG_PCI */
  437. static int iommu_reconfig_notifier(struct notifier_block *nb, unsigned long action, void *node)
  438. {
  439. int err = NOTIFY_OK;
  440. struct device_node *np = node;
  441. struct pci_dn *pci = PCI_DN(np);
  442. switch (action) {
  443. case PSERIES_RECONFIG_REMOVE:
  444. if (pci && pci->iommu_table &&
  445. of_get_property(np, "ibm,dma-window", NULL))
  446. iommu_free_table(pci->iommu_table, np->full_name);
  447. break;
  448. default:
  449. err = NOTIFY_DONE;
  450. break;
  451. }
  452. return err;
  453. }
  454. static struct notifier_block iommu_reconfig_nb = {
  455. .notifier_call = iommu_reconfig_notifier,
  456. };
  457. /* These are called very early. */
  458. void iommu_init_early_pSeries(void)
  459. {
  460. if (of_chosen && of_get_property(of_chosen, "linux,iommu-off", NULL)) {
  461. /* Direct I/O, IOMMU off */
  462. ppc_md.pci_dma_dev_setup = NULL;
  463. ppc_md.pci_dma_bus_setup = NULL;
  464. set_pci_dma_ops(&dma_direct_ops);
  465. return;
  466. }
  467. if (firmware_has_feature(FW_FEATURE_LPAR)) {
  468. if (firmware_has_feature(FW_FEATURE_MULTITCE)) {
  469. ppc_md.tce_build = tce_buildmulti_pSeriesLP;
  470. ppc_md.tce_free = tce_freemulti_pSeriesLP;
  471. } else {
  472. ppc_md.tce_build = tce_build_pSeriesLP;
  473. ppc_md.tce_free = tce_free_pSeriesLP;
  474. }
  475. ppc_md.tce_get = tce_get_pSeriesLP;
  476. ppc_md.pci_dma_bus_setup = pci_dma_bus_setup_pSeriesLP;
  477. ppc_md.pci_dma_dev_setup = pci_dma_dev_setup_pSeriesLP;
  478. } else {
  479. ppc_md.tce_build = tce_build_pSeries;
  480. ppc_md.tce_free = tce_free_pSeries;
  481. ppc_md.tce_get = tce_get_pseries;
  482. ppc_md.pci_dma_bus_setup = pci_dma_bus_setup_pSeries;
  483. ppc_md.pci_dma_dev_setup = pci_dma_dev_setup_pSeries;
  484. }
  485. pSeries_reconfig_notifier_register(&iommu_reconfig_nb);
  486. set_pci_dma_ops(&dma_iommu_ops);
  487. }