mpc8610_hpcd.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395
  1. /*
  2. * MPC8610 HPCD board specific routines
  3. *
  4. * Initial author: Xianghua Xiao <x.xiao@freescale.com>
  5. * Recode: Jason Jin <jason.jin@freescale.com>
  6. * York Sun <yorksun@freescale.com>
  7. *
  8. * Rewrite the interrupt routing. remove the 8259PIC support,
  9. * All the integrated device in ULI use sideband interrupt.
  10. *
  11. * Copyright 2008 Freescale Semiconductor Inc.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #include <linux/stddef.h>
  19. #include <linux/kernel.h>
  20. #include <linux/pci.h>
  21. #include <linux/kdev_t.h>
  22. #include <linux/delay.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/of.h>
  25. #include <asm/system.h>
  26. #include <asm/time.h>
  27. #include <asm/machdep.h>
  28. #include <asm/pci-bridge.h>
  29. #include <asm/mpc86xx.h>
  30. #include <asm/prom.h>
  31. #include <mm/mmu_decl.h>
  32. #include <asm/udbg.h>
  33. #include <asm/mpic.h>
  34. #include <linux/of_platform.h>
  35. #include <sysdev/fsl_pci.h>
  36. #include <sysdev/fsl_soc.h>
  37. #include "mpc86xx.h"
  38. static unsigned char *pixis_bdcfg0, *pixis_arch;
  39. static struct of_device_id __initdata mpc8610_ids[] = {
  40. { .compatible = "fsl,mpc8610-immr", },
  41. { .compatible = "simple-bus", },
  42. {}
  43. };
  44. static int __init mpc8610_declare_of_platform_devices(void)
  45. {
  46. /* Without this call, the SSI device driver won't get probed. */
  47. of_platform_bus_probe(NULL, mpc8610_ids, NULL);
  48. return 0;
  49. }
  50. machine_device_initcall(mpc86xx_hpcd, mpc8610_declare_of_platform_devices);
  51. #ifdef CONFIG_PCI
  52. static void __devinit quirk_uli1575(struct pci_dev *dev)
  53. {
  54. u32 temp32;
  55. /* Disable INTx */
  56. pci_read_config_dword(dev, 0x48, &temp32);
  57. pci_write_config_dword(dev, 0x48, (temp32 | 1<<26));
  58. /* Enable sideband interrupt */
  59. pci_read_config_dword(dev, 0x90, &temp32);
  60. pci_write_config_dword(dev, 0x90, (temp32 | 1<<22));
  61. }
  62. static void __devinit quirk_uli5288(struct pci_dev *dev)
  63. {
  64. unsigned char c;
  65. unsigned short temp;
  66. /* Interrupt Disable, Needed when SATA disabled */
  67. pci_read_config_word(dev, PCI_COMMAND, &temp);
  68. temp |= 1<<10;
  69. pci_write_config_word(dev, PCI_COMMAND, temp);
  70. pci_read_config_byte(dev, 0x83, &c);
  71. c |= 0x80;
  72. pci_write_config_byte(dev, 0x83, c);
  73. pci_write_config_byte(dev, PCI_CLASS_PROG, 0x01);
  74. pci_write_config_byte(dev, PCI_CLASS_DEVICE, 0x06);
  75. pci_read_config_byte(dev, 0x83, &c);
  76. c &= 0x7f;
  77. pci_write_config_byte(dev, 0x83, c);
  78. }
  79. /*
  80. * Since 8259PIC was disabled on the board, the IDE device can not
  81. * use the legacy IRQ, we need to let the IDE device work under
  82. * native mode and use the interrupt line like other PCI devices.
  83. * IRQ14 is a sideband interrupt from IDE device to CPU and we use this
  84. * as the interrupt for IDE device.
  85. */
  86. static void __devinit quirk_uli5229(struct pci_dev *dev)
  87. {
  88. unsigned char c;
  89. pci_read_config_byte(dev, 0x4b, &c);
  90. c |= 0x10;
  91. pci_write_config_byte(dev, 0x4b, c);
  92. }
  93. /*
  94. * SATA interrupt pin bug fix
  95. * There's a chip bug for 5288, The interrupt pin should be 2,
  96. * not the read only value 1, So it use INTB#, not INTA# which
  97. * actually used by the IDE device 5229.
  98. * As of this bug, during the PCI initialization, 5288 read the
  99. * irq of IDE device from the device tree, this function fix this
  100. * bug by re-assigning a correct irq to 5288.
  101. *
  102. */
  103. static void __devinit final_uli5288(struct pci_dev *dev)
  104. {
  105. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  106. struct device_node *hosenode = hose ? hose->dn : NULL;
  107. struct of_irq oirq;
  108. int virq, pin = 2;
  109. u32 laddr[3];
  110. if (!hosenode)
  111. return;
  112. laddr[0] = (hose->first_busno << 16) | (PCI_DEVFN(31, 0) << 8);
  113. laddr[1] = laddr[2] = 0;
  114. of_irq_map_raw(hosenode, &pin, 1, laddr, &oirq);
  115. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  116. oirq.size);
  117. dev->irq = virq;
  118. }
  119. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x1575, quirk_uli1575);
  120. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5288, quirk_uli5288);
  121. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5229, quirk_uli5229);
  122. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 0x5288, final_uli5288);
  123. #endif /* CONFIG_PCI */
  124. #if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE)
  125. static u32 get_busfreq(void)
  126. {
  127. struct device_node *node;
  128. u32 fs_busfreq = 0;
  129. node = of_find_node_by_type(NULL, "cpu");
  130. if (node) {
  131. unsigned int size;
  132. const unsigned int *prop =
  133. of_get_property(node, "bus-frequency", &size);
  134. if (prop)
  135. fs_busfreq = *prop;
  136. of_node_put(node);
  137. };
  138. return fs_busfreq;
  139. }
  140. unsigned int mpc8610hpcd_get_pixel_format(unsigned int bits_per_pixel,
  141. int monitor_port)
  142. {
  143. static const unsigned long pixelformat[][3] = {
  144. {0x88882317, 0x88083218, 0x65052119},
  145. {0x88883316, 0x88082219, 0x65053118},
  146. };
  147. unsigned int pix_fmt, arch_monitor;
  148. arch_monitor = ((*pixis_arch == 0x01) && (monitor_port == 0))? 0 : 1;
  149. /* DVI port for board version 0x01 */
  150. if (bits_per_pixel == 32)
  151. pix_fmt = pixelformat[arch_monitor][0];
  152. else if (bits_per_pixel == 24)
  153. pix_fmt = pixelformat[arch_monitor][1];
  154. else if (bits_per_pixel == 16)
  155. pix_fmt = pixelformat[arch_monitor][2];
  156. else
  157. pix_fmt = pixelformat[1][0];
  158. return pix_fmt;
  159. }
  160. void mpc8610hpcd_set_gamma_table(int monitor_port, char *gamma_table_base)
  161. {
  162. int i;
  163. if (monitor_port == 2) { /* dual link LVDS */
  164. for (i = 0; i < 256*3; i++)
  165. gamma_table_base[i] = (gamma_table_base[i] << 2) |
  166. ((gamma_table_base[i] >> 6) & 0x03);
  167. }
  168. }
  169. #define PX_BRDCFG0_DVISEL (1 << 3)
  170. #define PX_BRDCFG0_DLINK (1 << 4)
  171. #define PX_BRDCFG0_DIU_MASK (PX_BRDCFG0_DVISEL | PX_BRDCFG0_DLINK)
  172. void mpc8610hpcd_set_monitor_port(int monitor_port)
  173. {
  174. static const u8 bdcfg[] = {
  175. PX_BRDCFG0_DVISEL | PX_BRDCFG0_DLINK,
  176. PX_BRDCFG0_DLINK,
  177. 0,
  178. };
  179. if (monitor_port < 3)
  180. clrsetbits_8(pixis_bdcfg0, PX_BRDCFG0_DIU_MASK,
  181. bdcfg[monitor_port]);
  182. }
  183. void mpc8610hpcd_set_pixel_clock(unsigned int pixclock)
  184. {
  185. u32 __iomem *clkdvdr;
  186. u32 temp;
  187. /* variables for pixel clock calcs */
  188. ulong bestval, bestfreq, speed_ccb, minpixclock, maxpixclock;
  189. ulong pixval;
  190. long err;
  191. int i;
  192. clkdvdr = ioremap(get_immrbase() + 0xe0800, sizeof(u32));
  193. if (!clkdvdr) {
  194. printk(KERN_ERR "Err: can't map clock divider register!\n");
  195. return;
  196. }
  197. /* Pixel Clock configuration */
  198. pr_debug("DIU: Bus Frequency = %d\n", get_busfreq());
  199. speed_ccb = get_busfreq();
  200. /* Calculate the pixel clock with the smallest error */
  201. /* calculate the following in steps to avoid overflow */
  202. pr_debug("DIU pixclock in ps - %d\n", pixclock);
  203. temp = 1000000000/pixclock;
  204. temp *= 1000;
  205. pixclock = temp;
  206. pr_debug("DIU pixclock freq - %u\n", pixclock);
  207. temp = pixclock * 5 / 100;
  208. pr_debug("deviation = %d\n", temp);
  209. minpixclock = pixclock - temp;
  210. maxpixclock = pixclock + temp;
  211. pr_debug("DIU minpixclock - %lu\n", minpixclock);
  212. pr_debug("DIU maxpixclock - %lu\n", maxpixclock);
  213. pixval = speed_ccb/pixclock;
  214. pr_debug("DIU pixval = %lu\n", pixval);
  215. err = 100000000;
  216. bestval = pixval;
  217. pr_debug("DIU bestval = %lu\n", bestval);
  218. bestfreq = 0;
  219. for (i = -1; i <= 1; i++) {
  220. temp = speed_ccb / ((pixval+i) + 1);
  221. pr_debug("DIU test pixval i= %d, pixval=%lu, temp freq. = %u\n",
  222. i, pixval, temp);
  223. if ((temp < minpixclock) || (temp > maxpixclock))
  224. pr_debug("DIU exceeds monitor range (%lu to %lu)\n",
  225. minpixclock, maxpixclock);
  226. else if (abs(temp - pixclock) < err) {
  227. pr_debug("Entered the else if block %d\n", i);
  228. err = abs(temp - pixclock);
  229. bestval = pixval+i;
  230. bestfreq = temp;
  231. }
  232. }
  233. pr_debug("DIU chose = %lx\n", bestval);
  234. pr_debug("DIU error = %ld\n NomPixClk ", err);
  235. pr_debug("DIU: Best Freq = %lx\n", bestfreq);
  236. /* Modify PXCLK in GUTS CLKDVDR */
  237. pr_debug("DIU: Current value of CLKDVDR = 0x%08x\n", (*clkdvdr));
  238. temp = (*clkdvdr) & 0x2000FFFF;
  239. *clkdvdr = temp; /* turn off clock */
  240. *clkdvdr = temp | 0x80000000 | (((bestval) & 0x1F) << 16);
  241. pr_debug("DIU: Modified value of CLKDVDR = 0x%08x\n", (*clkdvdr));
  242. iounmap(clkdvdr);
  243. }
  244. ssize_t mpc8610hpcd_show_monitor_port(int monitor_port, char *buf)
  245. {
  246. return snprintf(buf, PAGE_SIZE,
  247. "%c0 - DVI\n"
  248. "%c1 - Single link LVDS\n"
  249. "%c2 - Dual link LVDS\n",
  250. monitor_port == 0 ? '*' : ' ',
  251. monitor_port == 1 ? '*' : ' ',
  252. monitor_port == 2 ? '*' : ' ');
  253. }
  254. int mpc8610hpcd_set_sysfs_monitor_port(int val)
  255. {
  256. return val < 3 ? val : 0;
  257. }
  258. #endif
  259. static void __init mpc86xx_hpcd_setup_arch(void)
  260. {
  261. struct resource r;
  262. struct device_node *np;
  263. unsigned char *pixis;
  264. if (ppc_md.progress)
  265. ppc_md.progress("mpc86xx_hpcd_setup_arch()", 0);
  266. #ifdef CONFIG_PCI
  267. for_each_node_by_type(np, "pci") {
  268. if (of_device_is_compatible(np, "fsl,mpc8610-pci")
  269. || of_device_is_compatible(np, "fsl,mpc8641-pcie")) {
  270. struct resource rsrc;
  271. of_address_to_resource(np, 0, &rsrc);
  272. if ((rsrc.start & 0xfffff) == 0xa000)
  273. fsl_add_bridge(np, 1);
  274. else
  275. fsl_add_bridge(np, 0);
  276. }
  277. }
  278. #endif
  279. #if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE)
  280. preallocate_diu_videomemory();
  281. diu_ops.get_pixel_format = mpc8610hpcd_get_pixel_format;
  282. diu_ops.set_gamma_table = mpc8610hpcd_set_gamma_table;
  283. diu_ops.set_monitor_port = mpc8610hpcd_set_monitor_port;
  284. diu_ops.set_pixel_clock = mpc8610hpcd_set_pixel_clock;
  285. diu_ops.show_monitor_port = mpc8610hpcd_show_monitor_port;
  286. diu_ops.set_sysfs_monitor_port = mpc8610hpcd_set_sysfs_monitor_port;
  287. #endif
  288. np = of_find_compatible_node(NULL, NULL, "fsl,fpga-pixis");
  289. if (np) {
  290. of_address_to_resource(np, 0, &r);
  291. of_node_put(np);
  292. pixis = ioremap(r.start, 32);
  293. if (!pixis) {
  294. printk(KERN_ERR "Err: can't map FPGA cfg register!\n");
  295. return;
  296. }
  297. pixis_bdcfg0 = pixis + 8;
  298. pixis_arch = pixis + 1;
  299. } else
  300. printk(KERN_ERR "Err: "
  301. "can't find device node 'fsl,fpga-pixis'\n");
  302. printk("MPC86xx HPCD board from Freescale Semiconductor\n");
  303. }
  304. /*
  305. * Called very early, device-tree isn't unflattened
  306. */
  307. static int __init mpc86xx_hpcd_probe(void)
  308. {
  309. unsigned long root = of_get_flat_dt_root();
  310. if (of_flat_dt_is_compatible(root, "fsl,MPC8610HPCD"))
  311. return 1; /* Looks good */
  312. return 0;
  313. }
  314. static long __init mpc86xx_time_init(void)
  315. {
  316. unsigned int temp;
  317. /* Set the time base to zero */
  318. mtspr(SPRN_TBWL, 0);
  319. mtspr(SPRN_TBWU, 0);
  320. temp = mfspr(SPRN_HID0);
  321. temp |= HID0_TBEN;
  322. mtspr(SPRN_HID0, temp);
  323. asm volatile("isync");
  324. return 0;
  325. }
  326. define_machine(mpc86xx_hpcd) {
  327. .name = "MPC86xx HPCD",
  328. .probe = mpc86xx_hpcd_probe,
  329. .setup_arch = mpc86xx_hpcd_setup_arch,
  330. .init_IRQ = mpc86xx_init_irq,
  331. .get_irq = mpic_get_irq,
  332. .restart = fsl_rstcr_restart,
  333. .time_init = mpc86xx_time_init,
  334. .calibrate_decr = generic_calibrate_decr,
  335. .progress = udbg_progress,
  336. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  337. };