mpc8568mds.dts 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504
  1. /*
  2. * MPC8568E MDS Device Tree Source
  3. *
  4. * Copyright 2007, 2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. model = "MPC8568EMDS";
  14. compatible = "MPC8568EMDS", "MPC85xxMDS";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. aliases {
  18. ethernet0 = &enet0;
  19. ethernet1 = &enet1;
  20. ethernet2 = &enet2;
  21. ethernet3 = &enet3;
  22. serial0 = &serial0;
  23. serial1 = &serial1;
  24. pci0 = &pci0;
  25. pci1 = &pci1;
  26. };
  27. cpus {
  28. #address-cells = <1>;
  29. #size-cells = <0>;
  30. PowerPC,8568@0 {
  31. device_type = "cpu";
  32. reg = <0x0>;
  33. d-cache-line-size = <32>; // 32 bytes
  34. i-cache-line-size = <32>; // 32 bytes
  35. d-cache-size = <0x8000>; // L1, 32K
  36. i-cache-size = <0x8000>; // L1, 32K
  37. timebase-frequency = <0>;
  38. bus-frequency = <0>;
  39. clock-frequency = <0>;
  40. next-level-cache = <&L2>;
  41. };
  42. };
  43. memory {
  44. device_type = "memory";
  45. reg = <0x0 0x10000000>;
  46. };
  47. bcsr@f8000000 {
  48. device_type = "board-control";
  49. reg = <0xf8000000 0x8000>;
  50. };
  51. soc8568@e0000000 {
  52. #address-cells = <1>;
  53. #size-cells = <1>;
  54. device_type = "soc";
  55. ranges = <0x0 0xe0000000 0x100000>;
  56. reg = <0xe0000000 0x1000>;
  57. bus-frequency = <0>;
  58. memory-controller@2000 {
  59. compatible = "fsl,8568-memory-controller";
  60. reg = <0x2000 0x1000>;
  61. interrupt-parent = <&mpic>;
  62. interrupts = <18 2>;
  63. };
  64. L2: l2-cache-controller@20000 {
  65. compatible = "fsl,8568-l2-cache-controller";
  66. reg = <0x20000 0x1000>;
  67. cache-line-size = <32>; // 32 bytes
  68. cache-size = <0x80000>; // L2, 512K
  69. interrupt-parent = <&mpic>;
  70. interrupts = <16 2>;
  71. };
  72. i2c@3000 {
  73. #address-cells = <1>;
  74. #size-cells = <0>;
  75. cell-index = <0>;
  76. compatible = "fsl-i2c";
  77. reg = <0x3000 0x100>;
  78. interrupts = <43 2>;
  79. interrupt-parent = <&mpic>;
  80. dfsrr;
  81. rtc@68 {
  82. compatible = "dallas,ds1374";
  83. reg = <0x68>;
  84. };
  85. };
  86. i2c@3100 {
  87. #address-cells = <1>;
  88. #size-cells = <0>;
  89. cell-index = <1>;
  90. compatible = "fsl-i2c";
  91. reg = <0x3100 0x100>;
  92. interrupts = <43 2>;
  93. interrupt-parent = <&mpic>;
  94. dfsrr;
  95. };
  96. dma@21300 {
  97. #address-cells = <1>;
  98. #size-cells = <1>;
  99. compatible = "fsl,mpc8568-dma", "fsl,eloplus-dma";
  100. reg = <0x21300 0x4>;
  101. ranges = <0x0 0x21100 0x200>;
  102. cell-index = <0>;
  103. dma-channel@0 {
  104. compatible = "fsl,mpc8568-dma-channel",
  105. "fsl,eloplus-dma-channel";
  106. reg = <0x0 0x80>;
  107. cell-index = <0>;
  108. interrupt-parent = <&mpic>;
  109. interrupts = <20 2>;
  110. };
  111. dma-channel@80 {
  112. compatible = "fsl,mpc8568-dma-channel",
  113. "fsl,eloplus-dma-channel";
  114. reg = <0x80 0x80>;
  115. cell-index = <1>;
  116. interrupt-parent = <&mpic>;
  117. interrupts = <21 2>;
  118. };
  119. dma-channel@100 {
  120. compatible = "fsl,mpc8568-dma-channel",
  121. "fsl,eloplus-dma-channel";
  122. reg = <0x100 0x80>;
  123. cell-index = <2>;
  124. interrupt-parent = <&mpic>;
  125. interrupts = <22 2>;
  126. };
  127. dma-channel@180 {
  128. compatible = "fsl,mpc8568-dma-channel",
  129. "fsl,eloplus-dma-channel";
  130. reg = <0x180 0x80>;
  131. cell-index = <3>;
  132. interrupt-parent = <&mpic>;
  133. interrupts = <23 2>;
  134. };
  135. };
  136. mdio@24520 {
  137. #address-cells = <1>;
  138. #size-cells = <0>;
  139. compatible = "fsl,gianfar-mdio";
  140. reg = <0x24520 0x20>;
  141. phy0: ethernet-phy@7 {
  142. interrupt-parent = <&mpic>;
  143. interrupts = <1 1>;
  144. reg = <0x7>;
  145. device_type = "ethernet-phy";
  146. };
  147. phy1: ethernet-phy@1 {
  148. interrupt-parent = <&mpic>;
  149. interrupts = <2 1>;
  150. reg = <0x1>;
  151. device_type = "ethernet-phy";
  152. };
  153. phy2: ethernet-phy@2 {
  154. interrupt-parent = <&mpic>;
  155. interrupts = <1 1>;
  156. reg = <0x2>;
  157. device_type = "ethernet-phy";
  158. };
  159. phy3: ethernet-phy@3 {
  160. interrupt-parent = <&mpic>;
  161. interrupts = <2 1>;
  162. reg = <0x3>;
  163. device_type = "ethernet-phy";
  164. };
  165. };
  166. enet0: ethernet@24000 {
  167. cell-index = <0>;
  168. device_type = "network";
  169. model = "eTSEC";
  170. compatible = "gianfar";
  171. reg = <0x24000 0x1000>;
  172. local-mac-address = [ 00 00 00 00 00 00 ];
  173. interrupts = <29 2 30 2 34 2>;
  174. interrupt-parent = <&mpic>;
  175. phy-handle = <&phy2>;
  176. };
  177. enet1: ethernet@25000 {
  178. cell-index = <1>;
  179. device_type = "network";
  180. model = "eTSEC";
  181. compatible = "gianfar";
  182. reg = <0x25000 0x1000>;
  183. local-mac-address = [ 00 00 00 00 00 00 ];
  184. interrupts = <35 2 36 2 40 2>;
  185. interrupt-parent = <&mpic>;
  186. phy-handle = <&phy3>;
  187. };
  188. serial0: serial@4500 {
  189. cell-index = <0>;
  190. device_type = "serial";
  191. compatible = "ns16550";
  192. reg = <0x4500 0x100>;
  193. clock-frequency = <0>;
  194. interrupts = <42 2>;
  195. interrupt-parent = <&mpic>;
  196. };
  197. global-utilities@e0000 { //global utilities block
  198. compatible = "fsl,mpc8548-guts";
  199. reg = <0xe0000 0x1000>;
  200. fsl,has-rstcr;
  201. };
  202. serial1: serial@4600 {
  203. cell-index = <1>;
  204. device_type = "serial";
  205. compatible = "ns16550";
  206. reg = <0x4600 0x100>;
  207. clock-frequency = <0>;
  208. interrupts = <42 2>;
  209. interrupt-parent = <&mpic>;
  210. };
  211. crypto@30000 {
  212. compatible = "fsl,sec2.1", "fsl,sec2.0";
  213. reg = <0x30000 0x10000>;
  214. interrupts = <45 2>;
  215. interrupt-parent = <&mpic>;
  216. fsl,num-channels = <4>;
  217. fsl,channel-fifo-len = <24>;
  218. fsl,exec-units-mask = <0xfe>;
  219. fsl,descriptor-types-mask = <0x12b0ebf>;
  220. };
  221. mpic: pic@40000 {
  222. interrupt-controller;
  223. #address-cells = <0>;
  224. #interrupt-cells = <2>;
  225. reg = <0x40000 0x40000>;
  226. compatible = "chrp,open-pic";
  227. device_type = "open-pic";
  228. };
  229. par_io@e0100 {
  230. reg = <0xe0100 0x100>;
  231. device_type = "par_io";
  232. num-ports = <7>;
  233. pio1: ucc_pin@01 {
  234. pio-map = <
  235. /* port pin dir open_drain assignment has_irq */
  236. 0x4 0xa 0x1 0x0 0x2 0x0 /* TxD0 */
  237. 0x4 0x9 0x1 0x0 0x2 0x0 /* TxD1 */
  238. 0x4 0x8 0x1 0x0 0x2 0x0 /* TxD2 */
  239. 0x4 0x7 0x1 0x0 0x2 0x0 /* TxD3 */
  240. 0x4 0x17 0x1 0x0 0x2 0x0 /* TxD4 */
  241. 0x4 0x16 0x1 0x0 0x2 0x0 /* TxD5 */
  242. 0x4 0x15 0x1 0x0 0x2 0x0 /* TxD6 */
  243. 0x4 0x14 0x1 0x0 0x2 0x0 /* TxD7 */
  244. 0x4 0xf 0x2 0x0 0x2 0x0 /* RxD0 */
  245. 0x4 0xe 0x2 0x0 0x2 0x0 /* RxD1 */
  246. 0x4 0xd 0x2 0x0 0x2 0x0 /* RxD2 */
  247. 0x4 0xc 0x2 0x0 0x2 0x0 /* RxD3 */
  248. 0x4 0x1d 0x2 0x0 0x2 0x0 /* RxD4 */
  249. 0x4 0x1c 0x2 0x0 0x2 0x0 /* RxD5 */
  250. 0x4 0x1b 0x2 0x0 0x2 0x0 /* RxD6 */
  251. 0x4 0x1a 0x2 0x0 0x2 0x0 /* RxD7 */
  252. 0x4 0xb 0x1 0x0 0x2 0x0 /* TX_EN */
  253. 0x4 0x18 0x1 0x0 0x2 0x0 /* TX_ER */
  254. 0x4 0x10 0x2 0x0 0x2 0x0 /* RX_DV */
  255. 0x4 0x1e 0x2 0x0 0x2 0x0 /* RX_ER */
  256. 0x4 0x11 0x2 0x0 0x2 0x0 /* RX_CLK */
  257. 0x4 0x13 0x1 0x0 0x2 0x0 /* GTX_CLK */
  258. 0x1 0x1f 0x2 0x0 0x3 0x0>; /* GTX125 */
  259. };
  260. pio2: ucc_pin@02 {
  261. pio-map = <
  262. /* port pin dir open_drain assignment has_irq */
  263. 0x5 0xa 0x1 0x0 0x2 0x0 /* TxD0 */
  264. 0x5 0x9 0x1 0x0 0x2 0x0 /* TxD1 */
  265. 0x5 0x8 0x1 0x0 0x2 0x0 /* TxD2 */
  266. 0x5 0x7 0x1 0x0 0x2 0x0 /* TxD3 */
  267. 0x5 0x17 0x1 0x0 0x2 0x0 /* TxD4 */
  268. 0x5 0x16 0x1 0x0 0x2 0x0 /* TxD5 */
  269. 0x5 0x15 0x1 0x0 0x2 0x0 /* TxD6 */
  270. 0x5 0x14 0x1 0x0 0x2 0x0 /* TxD7 */
  271. 0x5 0xf 0x2 0x0 0x2 0x0 /* RxD0 */
  272. 0x5 0xe 0x2 0x0 0x2 0x0 /* RxD1 */
  273. 0x5 0xd 0x2 0x0 0x2 0x0 /* RxD2 */
  274. 0x5 0xc 0x2 0x0 0x2 0x0 /* RxD3 */
  275. 0x5 0x1d 0x2 0x0 0x2 0x0 /* RxD4 */
  276. 0x5 0x1c 0x2 0x0 0x2 0x0 /* RxD5 */
  277. 0x5 0x1b 0x2 0x0 0x2 0x0 /* RxD6 */
  278. 0x5 0x1a 0x2 0x0 0x2 0x0 /* RxD7 */
  279. 0x5 0xb 0x1 0x0 0x2 0x0 /* TX_EN */
  280. 0x5 0x18 0x1 0x0 0x2 0x0 /* TX_ER */
  281. 0x5 0x10 0x2 0x0 0x2 0x0 /* RX_DV */
  282. 0x5 0x1e 0x2 0x0 0x2 0x0 /* RX_ER */
  283. 0x5 0x11 0x2 0x0 0x2 0x0 /* RX_CLK */
  284. 0x5 0x13 0x1 0x0 0x2 0x0 /* GTX_CLK */
  285. 0x1 0x1f 0x2 0x0 0x3 0x0 /* GTX125 */
  286. 0x4 0x6 0x3 0x0 0x2 0x0 /* MDIO */
  287. 0x4 0x5 0x1 0x0 0x2 0x0>; /* MDC */
  288. };
  289. };
  290. };
  291. qe@e0080000 {
  292. #address-cells = <1>;
  293. #size-cells = <1>;
  294. device_type = "qe";
  295. compatible = "fsl,qe";
  296. ranges = <0x0 0xe0080000 0x40000>;
  297. reg = <0xe0080000 0x480>;
  298. brg-frequency = <0>;
  299. bus-frequency = <396000000>;
  300. muram@10000 {
  301. #address-cells = <1>;
  302. #size-cells = <1>;
  303. compatible = "fsl,qe-muram", "fsl,cpm-muram";
  304. ranges = <0x0 0x10000 0x10000>;
  305. data-only@0 {
  306. compatible = "fsl,qe-muram-data",
  307. "fsl,cpm-muram-data";
  308. reg = <0x0 0x10000>;
  309. };
  310. };
  311. spi@4c0 {
  312. cell-index = <0>;
  313. compatible = "fsl,spi";
  314. reg = <0x4c0 0x40>;
  315. interrupts = <2>;
  316. interrupt-parent = <&qeic>;
  317. mode = "cpu";
  318. };
  319. spi@500 {
  320. cell-index = <1>;
  321. compatible = "fsl,spi";
  322. reg = <0x500 0x40>;
  323. interrupts = <1>;
  324. interrupt-parent = <&qeic>;
  325. mode = "cpu";
  326. };
  327. enet2: ucc@2000 {
  328. device_type = "network";
  329. compatible = "ucc_geth";
  330. cell-index = <1>;
  331. reg = <0x2000 0x200>;
  332. interrupts = <32>;
  333. interrupt-parent = <&qeic>;
  334. local-mac-address = [ 00 00 00 00 00 00 ];
  335. rx-clock-name = "none";
  336. tx-clock-name = "clk16";
  337. pio-handle = <&pio1>;
  338. phy-handle = <&phy0>;
  339. phy-connection-type = "rgmii-id";
  340. };
  341. enet3: ucc@3000 {
  342. device_type = "network";
  343. compatible = "ucc_geth";
  344. cell-index = <2>;
  345. reg = <0x3000 0x200>;
  346. interrupts = <33>;
  347. interrupt-parent = <&qeic>;
  348. local-mac-address = [ 00 00 00 00 00 00 ];
  349. rx-clock-name = "none";
  350. tx-clock-name = "clk16";
  351. pio-handle = <&pio2>;
  352. phy-handle = <&phy1>;
  353. phy-connection-type = "rgmii-id";
  354. };
  355. mdio@2120 {
  356. #address-cells = <1>;
  357. #size-cells = <0>;
  358. reg = <0x2120 0x18>;
  359. compatible = "fsl,ucc-mdio";
  360. /* These are the same PHYs as on
  361. * gianfar's MDIO bus */
  362. qe_phy0: ethernet-phy@07 {
  363. interrupt-parent = <&mpic>;
  364. interrupts = <1 1>;
  365. reg = <0x7>;
  366. device_type = "ethernet-phy";
  367. };
  368. qe_phy1: ethernet-phy@01 {
  369. interrupt-parent = <&mpic>;
  370. interrupts = <2 1>;
  371. reg = <0x1>;
  372. device_type = "ethernet-phy";
  373. };
  374. qe_phy2: ethernet-phy@02 {
  375. interrupt-parent = <&mpic>;
  376. interrupts = <1 1>;
  377. reg = <0x2>;
  378. device_type = "ethernet-phy";
  379. };
  380. qe_phy3: ethernet-phy@03 {
  381. interrupt-parent = <&mpic>;
  382. interrupts = <2 1>;
  383. reg = <0x3>;
  384. device_type = "ethernet-phy";
  385. };
  386. };
  387. qeic: interrupt-controller@80 {
  388. interrupt-controller;
  389. compatible = "fsl,qe-ic";
  390. #address-cells = <0>;
  391. #interrupt-cells = <1>;
  392. reg = <0x80 0x80>;
  393. big-endian;
  394. interrupts = <46 2 46 2>; //high:30 low:30
  395. interrupt-parent = <&mpic>;
  396. };
  397. };
  398. pci0: pci@e0008000 {
  399. cell-index = <0>;
  400. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  401. interrupt-map = <
  402. /* IDSEL 0x12 AD18 */
  403. 0x9000 0x0 0x0 0x1 &mpic 0x5 0x1
  404. 0x9000 0x0 0x0 0x2 &mpic 0x6 0x1
  405. 0x9000 0x0 0x0 0x3 &mpic 0x7 0x1
  406. 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
  407. /* IDSEL 0x13 AD19 */
  408. 0x9800 0x0 0x0 0x1 &mpic 0x6 0x1
  409. 0x9800 0x0 0x0 0x2 &mpic 0x7 0x1
  410. 0x9800 0x0 0x0 0x3 &mpic 0x4 0x1
  411. 0x9800 0x0 0x0 0x4 &mpic 0x5 0x1>;
  412. interrupt-parent = <&mpic>;
  413. interrupts = <24 2>;
  414. bus-range = <0 255>;
  415. ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
  416. 0x1000000 0x0 0x0 0xe2000000 0x0 0x800000>;
  417. clock-frequency = <66666666>;
  418. #interrupt-cells = <1>;
  419. #size-cells = <2>;
  420. #address-cells = <3>;
  421. reg = <0xe0008000 0x1000>;
  422. compatible = "fsl,mpc8540-pci";
  423. device_type = "pci";
  424. };
  425. /* PCI Express */
  426. pci1: pcie@e000a000 {
  427. cell-index = <2>;
  428. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  429. interrupt-map = <
  430. /* IDSEL 0x0 (PEX) */
  431. 00000 0x0 0x0 0x1 &mpic 0x0 0x1
  432. 00000 0x0 0x0 0x2 &mpic 0x1 0x1
  433. 00000 0x0 0x0 0x3 &mpic 0x2 0x1
  434. 00000 0x0 0x0 0x4 &mpic 0x3 0x1>;
  435. interrupt-parent = <&mpic>;
  436. interrupts = <26 2>;
  437. bus-range = <0 255>;
  438. ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
  439. 0x1000000 0x0 0x0 0xe2800000 0x0 0x800000>;
  440. clock-frequency = <33333333>;
  441. #interrupt-cells = <1>;
  442. #size-cells = <2>;
  443. #address-cells = <3>;
  444. reg = <0xe000a000 0x1000>;
  445. compatible = "fsl,mpc8548-pcie";
  446. device_type = "pci";
  447. pcie@0 {
  448. reg = <0x0 0x0 0x0 0x0 0x0>;
  449. #size-cells = <2>;
  450. #address-cells = <3>;
  451. device_type = "pci";
  452. ranges = <0x2000000 0x0 0xa0000000
  453. 0x2000000 0x0 0xa0000000
  454. 0x0 0x10000000
  455. 0x1000000 0x0 0x0
  456. 0x1000000 0x0 0x0
  457. 0x0 0x800000>;
  458. };
  459. };
  460. };