mpc8560ads.dts 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358
  1. /*
  2. * MPC8560 ADS Device Tree Source
  3. *
  4. * Copyright 2006, 2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. model = "MPC8560ADS";
  14. compatible = "MPC8560ADS", "MPC85xxADS";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. aliases {
  18. ethernet0 = &enet0;
  19. ethernet1 = &enet1;
  20. ethernet2 = &enet2;
  21. ethernet3 = &enet3;
  22. serial0 = &serial0;
  23. serial1 = &serial1;
  24. pci0 = &pci0;
  25. };
  26. cpus {
  27. #address-cells = <1>;
  28. #size-cells = <0>;
  29. PowerPC,8560@0 {
  30. device_type = "cpu";
  31. reg = <0x0>;
  32. d-cache-line-size = <32>; // 32 bytes
  33. i-cache-line-size = <32>; // 32 bytes
  34. d-cache-size = <0x8000>; // L1, 32K
  35. i-cache-size = <0x8000>; // L1, 32K
  36. timebase-frequency = <82500000>;
  37. bus-frequency = <330000000>;
  38. clock-frequency = <825000000>;
  39. };
  40. };
  41. memory {
  42. device_type = "memory";
  43. reg = <0x0 0x10000000>;
  44. };
  45. soc8560@e0000000 {
  46. #address-cells = <1>;
  47. #size-cells = <1>;
  48. device_type = "soc";
  49. ranges = <0x0 0xe0000000 0x100000>;
  50. reg = <0xe0000000 0x200>;
  51. bus-frequency = <330000000>;
  52. memory-controller@2000 {
  53. compatible = "fsl,8540-memory-controller";
  54. reg = <0x2000 0x1000>;
  55. interrupt-parent = <&mpic>;
  56. interrupts = <18 2>;
  57. };
  58. L2: l2-cache-controller@20000 {
  59. compatible = "fsl,8540-l2-cache-controller";
  60. reg = <0x20000 0x1000>;
  61. cache-line-size = <32>; // 32 bytes
  62. cache-size = <0x40000>; // L2, 256K
  63. interrupt-parent = <&mpic>;
  64. interrupts = <16 2>;
  65. };
  66. dma@21300 {
  67. #address-cells = <1>;
  68. #size-cells = <1>;
  69. compatible = "fsl,mpc8560-dma", "fsl,eloplus-dma";
  70. reg = <0x21300 0x4>;
  71. ranges = <0x0 0x21100 0x200>;
  72. cell-index = <0>;
  73. dma-channel@0 {
  74. compatible = "fsl,mpc8560-dma-channel",
  75. "fsl,eloplus-dma-channel";
  76. reg = <0x0 0x80>;
  77. cell-index = <0>;
  78. interrupt-parent = <&mpic>;
  79. interrupts = <20 2>;
  80. };
  81. dma-channel@80 {
  82. compatible = "fsl,mpc8560-dma-channel",
  83. "fsl,eloplus-dma-channel";
  84. reg = <0x80 0x80>;
  85. cell-index = <1>;
  86. interrupt-parent = <&mpic>;
  87. interrupts = <21 2>;
  88. };
  89. dma-channel@100 {
  90. compatible = "fsl,mpc8560-dma-channel",
  91. "fsl,eloplus-dma-channel";
  92. reg = <0x100 0x80>;
  93. cell-index = <2>;
  94. interrupt-parent = <&mpic>;
  95. interrupts = <22 2>;
  96. };
  97. dma-channel@180 {
  98. compatible = "fsl,mpc8560-dma-channel",
  99. "fsl,eloplus-dma-channel";
  100. reg = <0x180 0x80>;
  101. cell-index = <3>;
  102. interrupt-parent = <&mpic>;
  103. interrupts = <23 2>;
  104. };
  105. };
  106. mdio@24520 {
  107. #address-cells = <1>;
  108. #size-cells = <0>;
  109. compatible = "fsl,gianfar-mdio";
  110. reg = <0x24520 0x20>;
  111. phy0: ethernet-phy@0 {
  112. interrupt-parent = <&mpic>;
  113. interrupts = <5 1>;
  114. reg = <0x0>;
  115. device_type = "ethernet-phy";
  116. };
  117. phy1: ethernet-phy@1 {
  118. interrupt-parent = <&mpic>;
  119. interrupts = <5 1>;
  120. reg = <0x1>;
  121. device_type = "ethernet-phy";
  122. };
  123. phy2: ethernet-phy@2 {
  124. interrupt-parent = <&mpic>;
  125. interrupts = <7 1>;
  126. reg = <0x2>;
  127. device_type = "ethernet-phy";
  128. };
  129. phy3: ethernet-phy@3 {
  130. interrupt-parent = <&mpic>;
  131. interrupts = <7 1>;
  132. reg = <0x3>;
  133. device_type = "ethernet-phy";
  134. };
  135. };
  136. enet0: ethernet@24000 {
  137. cell-index = <0>;
  138. device_type = "network";
  139. model = "TSEC";
  140. compatible = "gianfar";
  141. reg = <0x24000 0x1000>;
  142. local-mac-address = [ 00 00 00 00 00 00 ];
  143. interrupts = <29 2 30 2 34 2>;
  144. interrupt-parent = <&mpic>;
  145. phy-handle = <&phy0>;
  146. };
  147. enet1: ethernet@25000 {
  148. cell-index = <1>;
  149. device_type = "network";
  150. model = "TSEC";
  151. compatible = "gianfar";
  152. reg = <0x25000 0x1000>;
  153. local-mac-address = [ 00 00 00 00 00 00 ];
  154. interrupts = <35 2 36 2 40 2>;
  155. interrupt-parent = <&mpic>;
  156. phy-handle = <&phy1>;
  157. };
  158. mpic: pic@40000 {
  159. interrupt-controller;
  160. #address-cells = <0>;
  161. #interrupt-cells = <2>;
  162. reg = <0x40000 0x40000>;
  163. compatible = "chrp,open-pic";
  164. device_type = "open-pic";
  165. };
  166. cpm@919c0 {
  167. #address-cells = <1>;
  168. #size-cells = <1>;
  169. compatible = "fsl,mpc8560-cpm", "fsl,cpm2";
  170. reg = <0x919c0 0x30>;
  171. ranges;
  172. muram@80000 {
  173. #address-cells = <1>;
  174. #size-cells = <1>;
  175. ranges = <0x0 0x80000 0x10000>;
  176. data@0 {
  177. compatible = "fsl,cpm-muram-data";
  178. reg = <0x0 0x4000 0x9000 0x2000>;
  179. };
  180. };
  181. brg@919f0 {
  182. compatible = "fsl,mpc8560-brg",
  183. "fsl,cpm2-brg",
  184. "fsl,cpm-brg";
  185. reg = <0x919f0 0x10 0x915f0 0x10>;
  186. clock-frequency = <165000000>;
  187. };
  188. cpmpic: pic@90c00 {
  189. interrupt-controller;
  190. #address-cells = <0>;
  191. #interrupt-cells = <2>;
  192. interrupts = <46 2>;
  193. interrupt-parent = <&mpic>;
  194. reg = <0x90c00 0x80>;
  195. compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic";
  196. };
  197. serial0: serial@91a00 {
  198. device_type = "serial";
  199. compatible = "fsl,mpc8560-scc-uart",
  200. "fsl,cpm2-scc-uart";
  201. reg = <0x91a00 0x20 0x88000 0x100>;
  202. fsl,cpm-brg = <1>;
  203. fsl,cpm-command = <0x800000>;
  204. current-speed = <115200>;
  205. interrupts = <40 8>;
  206. interrupt-parent = <&cpmpic>;
  207. };
  208. serial1: serial@91a20 {
  209. device_type = "serial";
  210. compatible = "fsl,mpc8560-scc-uart",
  211. "fsl,cpm2-scc-uart";
  212. reg = <0x91a20 0x20 0x88100 0x100>;
  213. fsl,cpm-brg = <2>;
  214. fsl,cpm-command = <0x4a00000>;
  215. current-speed = <115200>;
  216. interrupts = <41 8>;
  217. interrupt-parent = <&cpmpic>;
  218. };
  219. enet2: ethernet@91320 {
  220. device_type = "network";
  221. compatible = "fsl,mpc8560-fcc-enet",
  222. "fsl,cpm2-fcc-enet";
  223. reg = <0x91320 0x20 0x88500 0x100 0x913b0 0x1>;
  224. local-mac-address = [ 00 00 00 00 00 00 ];
  225. fsl,cpm-command = <0x16200300>;
  226. interrupts = <33 8>;
  227. interrupt-parent = <&cpmpic>;
  228. phy-handle = <&phy2>;
  229. };
  230. enet3: ethernet@91340 {
  231. device_type = "network";
  232. compatible = "fsl,mpc8560-fcc-enet",
  233. "fsl,cpm2-fcc-enet";
  234. reg = <0x91340 0x20 0x88600 0x100 0x913d0 0x1>;
  235. local-mac-address = [ 00 00 00 00 00 00 ];
  236. fsl,cpm-command = <0x1a400300>;
  237. interrupts = <34 8>;
  238. interrupt-parent = <&cpmpic>;
  239. phy-handle = <&phy3>;
  240. };
  241. };
  242. };
  243. pci0: pci@e0008000 {
  244. cell-index = <0>;
  245. #interrupt-cells = <1>;
  246. #size-cells = <2>;
  247. #address-cells = <3>;
  248. compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
  249. device_type = "pci";
  250. reg = <0xe0008000 0x1000>;
  251. clock-frequency = <66666666>;
  252. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  253. interrupt-map = <
  254. /* IDSEL 0x2 */
  255. 0x1000 0x0 0x0 0x1 &mpic 0x1 0x1
  256. 0x1000 0x0 0x0 0x2 &mpic 0x2 0x1
  257. 0x1000 0x0 0x0 0x3 &mpic 0x3 0x1
  258. 0x1000 0x0 0x0 0x4 &mpic 0x4 0x1
  259. /* IDSEL 0x3 */
  260. 0x1800 0x0 0x0 0x1 &mpic 0x4 0x1
  261. 0x1800 0x0 0x0 0x2 &mpic 0x1 0x1
  262. 0x1800 0x0 0x0 0x3 &mpic 0x2 0x1
  263. 0x1800 0x0 0x0 0x4 &mpic 0x3 0x1
  264. /* IDSEL 0x4 */
  265. 0x2000 0x0 0x0 0x1 &mpic 0x3 0x1
  266. 0x2000 0x0 0x0 0x2 &mpic 0x4 0x1
  267. 0x2000 0x0 0x0 0x3 &mpic 0x1 0x1
  268. 0x2000 0x0 0x0 0x4 &mpic 0x2 0x1
  269. /* IDSEL 0x5 */
  270. 0x2800 0x0 0x0 0x1 &mpic 0x2 0x1
  271. 0x2800 0x0 0x0 0x2 &mpic 0x3 0x1
  272. 0x2800 0x0 0x0 0x3 &mpic 0x4 0x1
  273. 0x2800 0x0 0x0 0x4 &mpic 0x1 0x1
  274. /* IDSEL 12 */
  275. 0x6000 0x0 0x0 0x1 &mpic 0x1 0x1
  276. 0x6000 0x0 0x0 0x2 &mpic 0x2 0x1
  277. 0x6000 0x0 0x0 0x3 &mpic 0x3 0x1
  278. 0x6000 0x0 0x0 0x4 &mpic 0x4 0x1
  279. /* IDSEL 13 */
  280. 0x6800 0x0 0x0 0x1 &mpic 0x4 0x1
  281. 0x6800 0x0 0x0 0x2 &mpic 0x1 0x1
  282. 0x6800 0x0 0x0 0x3 &mpic 0x2 0x1
  283. 0x6800 0x0 0x0 0x4 &mpic 0x3 0x1
  284. /* IDSEL 14*/
  285. 0x7000 0x0 0x0 0x1 &mpic 0x3 0x1
  286. 0x7000 0x0 0x0 0x2 &mpic 0x4 0x1
  287. 0x7000 0x0 0x0 0x3 &mpic 0x1 0x1
  288. 0x7000 0x0 0x0 0x4 &mpic 0x2 0x1
  289. /* IDSEL 15 */
  290. 0x7800 0x0 0x0 0x1 &mpic 0x2 0x1
  291. 0x7800 0x0 0x0 0x2 &mpic 0x3 0x1
  292. 0x7800 0x0 0x0 0x3 &mpic 0x4 0x1
  293. 0x7800 0x0 0x0 0x4 &mpic 0x1 0x1
  294. /* IDSEL 18 */
  295. 0x9000 0x0 0x0 0x1 &mpic 0x1 0x1
  296. 0x9000 0x0 0x0 0x2 &mpic 0x2 0x1
  297. 0x9000 0x0 0x0 0x3 &mpic 0x3 0x1
  298. 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
  299. /* IDSEL 19 */
  300. 0x9800 0x0 0x0 0x1 &mpic 0x4 0x1
  301. 0x9800 0x0 0x0 0x2 &mpic 0x1 0x1
  302. 0x9800 0x0 0x0 0x3 &mpic 0x2 0x1
  303. 0x9800 0x0 0x0 0x4 &mpic 0x3 0x1
  304. /* IDSEL 20 */
  305. 0xa000 0x0 0x0 0x1 &mpic 0x3 0x1
  306. 0xa000 0x0 0x0 0x2 &mpic 0x4 0x1
  307. 0xa000 0x0 0x0 0x3 &mpic 0x1 0x1
  308. 0xa000 0x0 0x0 0x4 &mpic 0x2 0x1
  309. /* IDSEL 21 */
  310. 0xa800 0x0 0x0 0x1 &mpic 0x2 0x1
  311. 0xa800 0x0 0x0 0x2 &mpic 0x3 0x1
  312. 0xa800 0x0 0x0 0x3 &mpic 0x4 0x1
  313. 0xa800 0x0 0x0 0x4 &mpic 0x1 0x1>;
  314. interrupt-parent = <&mpic>;
  315. interrupts = <24 2>;
  316. bus-range = <0 0>;
  317. ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
  318. 0x1000000 0x0 0x0 0xe2000000 0x0 0x1000000>;
  319. };
  320. };