mpc8536ds.dts 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432
  1. /*
  2. * MPC8536 DS Device Tree Source
  3. *
  4. * Copyright 2008 Freescale Semiconductor, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. model = "fsl,mpc8536ds";
  14. compatible = "fsl,mpc8536ds";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. aliases {
  18. ethernet0 = &enet0;
  19. ethernet1 = &enet1;
  20. serial0 = &serial0;
  21. serial1 = &serial1;
  22. pci0 = &pci0;
  23. pci1 = &pci1;
  24. pci2 = &pci2;
  25. pci3 = &pci3;
  26. };
  27. cpus {
  28. #cpus = <1>;
  29. #address-cells = <1>;
  30. #size-cells = <0>;
  31. PowerPC,8536@0 {
  32. device_type = "cpu";
  33. reg = <0>;
  34. next-level-cache = <&L2>;
  35. };
  36. };
  37. memory {
  38. device_type = "memory";
  39. reg = <00000000 00000000>; // Filled by U-Boot
  40. };
  41. soc@ffe00000 {
  42. #address-cells = <1>;
  43. #size-cells = <1>;
  44. device_type = "soc";
  45. ranges = <0x0 0xffe00000 0x100000>;
  46. reg = <0xffe00000 0x1000>;
  47. bus-frequency = <0>; // Filled out by uboot.
  48. memory-controller@2000 {
  49. compatible = "fsl,mpc8536-memory-controller";
  50. reg = <0x2000 0x1000>;
  51. interrupt-parent = <&mpic>;
  52. interrupts = <18 0x2>;
  53. };
  54. L2: l2-cache-controller@20000 {
  55. compatible = "fsl,mpc8536-l2-cache-controller";
  56. reg = <0x20000 0x1000>;
  57. interrupt-parent = <&mpic>;
  58. interrupts = <16 0x2>;
  59. };
  60. i2c@3000 {
  61. #address-cells = <1>;
  62. #size-cells = <0>;
  63. cell-index = <0>;
  64. compatible = "fsl-i2c";
  65. reg = <0x3000 0x100>;
  66. interrupts = <43 0x2>;
  67. interrupt-parent = <&mpic>;
  68. dfsrr;
  69. };
  70. i2c@3100 {
  71. #address-cells = <1>;
  72. #size-cells = <0>;
  73. cell-index = <1>;
  74. compatible = "fsl-i2c";
  75. reg = <0x3100 0x100>;
  76. interrupts = <43 0x2>;
  77. interrupt-parent = <&mpic>;
  78. dfsrr;
  79. rtc@68 {
  80. compatible = "dallas,ds3232";
  81. reg = <0x68>;
  82. };
  83. };
  84. dma@21300 {
  85. #address-cells = <1>;
  86. #size-cells = <1>;
  87. compatible = "fsl,mpc8536-dma", "fsl,eloplus-dma";
  88. reg = <0x21300 4>;
  89. ranges = <0 0x21100 0x200>;
  90. cell-index = <0>;
  91. dma-channel@0 {
  92. compatible = "fsl,mpc8536-dma-channel",
  93. "fsl,eloplus-dma-channel";
  94. reg = <0x0 0x80>;
  95. cell-index = <0>;
  96. interrupt-parent = <&mpic>;
  97. interrupts = <14 0x2>;
  98. };
  99. dma-channel@80 {
  100. compatible = "fsl,mpc8536-dma-channel",
  101. "fsl,eloplus-dma-channel";
  102. reg = <0x80 0x80>;
  103. cell-index = <1>;
  104. interrupt-parent = <&mpic>;
  105. interrupts = <15 0x2>;
  106. };
  107. dma-channel@100 {
  108. compatible = "fsl,mpc8536-dma-channel",
  109. "fsl,eloplus-dma-channel";
  110. reg = <0x100 0x80>;
  111. cell-index = <2>;
  112. interrupt-parent = <&mpic>;
  113. interrupts = <16 0x2>;
  114. };
  115. dma-channel@180 {
  116. compatible = "fsl,mpc8536-dma-channel",
  117. "fsl,eloplus-dma-channel";
  118. reg = <0x180 0x80>;
  119. cell-index = <3>;
  120. interrupt-parent = <&mpic>;
  121. interrupts = <17 0x2>;
  122. };
  123. };
  124. mdio@24520 {
  125. #address-cells = <1>;
  126. #size-cells = <0>;
  127. compatible = "fsl,gianfar-mdio";
  128. reg = <0x24520 0x20>;
  129. phy0: ethernet-phy@0 {
  130. interrupt-parent = <&mpic>;
  131. interrupts = <10 0x1>;
  132. reg = <0>;
  133. device_type = "ethernet-phy";
  134. };
  135. phy1: ethernet-phy@1 {
  136. interrupt-parent = <&mpic>;
  137. interrupts = <10 0x1>;
  138. reg = <1>;
  139. device_type = "ethernet-phy";
  140. };
  141. };
  142. usb@22000 {
  143. compatible = "fsl,mpc8536-usb2-mph", "fsl-usb2-mph";
  144. reg = <0x22000 0x1000>;
  145. #address-cells = <1>;
  146. #size-cells = <0>;
  147. interrupt-parent = <&mpic>;
  148. interrupts = <28 0x2>;
  149. phy_type = "ulpi";
  150. };
  151. usb@23000 {
  152. compatible = "fsl,mpc8536-usb2-mph", "fsl-usb2-mph";
  153. reg = <0x23000 0x1000>;
  154. #address-cells = <1>;
  155. #size-cells = <0>;
  156. interrupt-parent = <&mpic>;
  157. interrupts = <46 0x2>;
  158. phy_type = "ulpi";
  159. };
  160. enet0: ethernet@24000 {
  161. cell-index = <0>;
  162. device_type = "network";
  163. model = "TSEC";
  164. compatible = "gianfar";
  165. reg = <0x24000 0x1000>;
  166. local-mac-address = [ 00 00 00 00 00 00 ];
  167. interrupts = <29 2 30 2 34 2>;
  168. interrupt-parent = <&mpic>;
  169. phy-handle = <&phy1>;
  170. phy-connection-type = "rgmii-id";
  171. };
  172. enet1: ethernet@26000 {
  173. cell-index = <1>;
  174. device_type = "network";
  175. model = "TSEC";
  176. compatible = "gianfar";
  177. reg = <0x26000 0x1000>;
  178. local-mac-address = [ 00 00 00 00 00 00 ];
  179. interrupts = <31 2 32 2 33 2>;
  180. interrupt-parent = <&mpic>;
  181. phy-handle = <&phy0>;
  182. phy-connection-type = "rgmii-id";
  183. };
  184. usb@2b000 {
  185. compatible = "fsl,mpc8536-usb2-dr", "fsl-usb2-dr";
  186. reg = <0x2b000 0x1000>;
  187. #address-cells = <1>;
  188. #size-cells = <0>;
  189. interrupt-parent = <&mpic>;
  190. interrupts = <60 0x2>;
  191. dr_mode = "peripheral";
  192. phy_type = "ulpi";
  193. };
  194. serial0: serial@4500 {
  195. cell-index = <0>;
  196. device_type = "serial";
  197. compatible = "ns16550";
  198. reg = <0x4500 0x100>;
  199. clock-frequency = <0>;
  200. interrupts = <42 0x2>;
  201. interrupt-parent = <&mpic>;
  202. };
  203. serial1: serial@4600 {
  204. cell-index = <1>;
  205. device_type = "serial";
  206. compatible = "ns16550";
  207. reg = <0x4600 0x100>;
  208. clock-frequency = <0>;
  209. interrupts = <42 0x2>;
  210. interrupt-parent = <&mpic>;
  211. };
  212. crypto@30000 {
  213. compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
  214. "fsl,sec2.1", "fsl,sec2.0";
  215. reg = <0x30000 0x10000>;
  216. interrupts = <45 2 58 2>;
  217. interrupt-parent = <&mpic>;
  218. fsl,num-channels = <4>;
  219. fsl,channel-fifo-len = <24>;
  220. fsl,exec-units-mask = <0x9fe>;
  221. fsl,descriptor-types-mask = <0x3ab0ebf>;
  222. };
  223. sata@18000 {
  224. compatible = "fsl,mpc8536-sata", "fsl,pq-sata";
  225. reg = <0x18000 0x1000>;
  226. cell-index = <1>;
  227. interrupts = <74 0x2>;
  228. interrupt-parent = <&mpic>;
  229. };
  230. sata@19000 {
  231. compatible = "fsl,mpc8536-sata", "fsl,pq-sata";
  232. reg = <0x19000 0x1000>;
  233. cell-index = <2>;
  234. interrupts = <41 0x2>;
  235. interrupt-parent = <&mpic>;
  236. };
  237. global-utilities@e0000 { //global utilities block
  238. compatible = "fsl,mpc8548-guts";
  239. reg = <0xe0000 0x1000>;
  240. fsl,has-rstcr;
  241. };
  242. mpic: pic@40000 {
  243. clock-frequency = <0>;
  244. interrupt-controller;
  245. #address-cells = <0>;
  246. #interrupt-cells = <2>;
  247. reg = <0x40000 0x40000>;
  248. compatible = "chrp,open-pic";
  249. device_type = "open-pic";
  250. big-endian;
  251. };
  252. msi@41600 {
  253. compatible = "fsl,mpc8536-msi", "fsl,mpic-msi";
  254. reg = <0x41600 0x80>;
  255. msi-available-ranges = <0 0x100>;
  256. interrupts = <
  257. 0xe0 0
  258. 0xe1 0
  259. 0xe2 0
  260. 0xe3 0
  261. 0xe4 0
  262. 0xe5 0
  263. 0xe6 0
  264. 0xe7 0>;
  265. interrupt-parent = <&mpic>;
  266. };
  267. };
  268. pci0: pci@ffe08000 {
  269. cell-index = <0>;
  270. compatible = "fsl,mpc8540-pci";
  271. device_type = "pci";
  272. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  273. interrupt-map = <
  274. /* IDSEL 0x11 J17 Slot 1 */
  275. 0x8800 0 0 1 &mpic 1 1
  276. 0x8800 0 0 2 &mpic 2 1
  277. 0x8800 0 0 3 &mpic 3 1
  278. 0x8800 0 0 4 &mpic 4 1>;
  279. interrupt-parent = <&mpic>;
  280. interrupts = <24 0x2>;
  281. bus-range = <0 0xff>;
  282. ranges = <0x02000000 0 0x80000000 0x80000000 0 0x10000000
  283. 0x01000000 0 0x00000000 0xffc00000 0 0x00010000>;
  284. clock-frequency = <66666666>;
  285. #interrupt-cells = <1>;
  286. #size-cells = <2>;
  287. #address-cells = <3>;
  288. reg = <0xffe08000 0x1000>;
  289. };
  290. pci1: pcie@ffe09000 {
  291. cell-index = <1>;
  292. compatible = "fsl,mpc8548-pcie";
  293. device_type = "pci";
  294. #interrupt-cells = <1>;
  295. #size-cells = <2>;
  296. #address-cells = <3>;
  297. reg = <0xffe09000 0x1000>;
  298. bus-range = <0 0xff>;
  299. ranges = <0x02000000 0 0x98000000 0x98000000 0 0x08000000
  300. 0x01000000 0 0x00000000 0xffc20000 0 0x00010000>;
  301. clock-frequency = <33333333>;
  302. interrupt-parent = <&mpic>;
  303. interrupts = <25 0x2>;
  304. interrupt-map-mask = <0xf800 0 0 7>;
  305. interrupt-map = <
  306. /* IDSEL 0x0 */
  307. 0000 0 0 1 &mpic 4 1
  308. 0000 0 0 2 &mpic 5 1
  309. 0000 0 0 3 &mpic 6 1
  310. 0000 0 0 4 &mpic 7 1
  311. >;
  312. pcie@0 {
  313. reg = <0 0 0 0 0>;
  314. #size-cells = <2>;
  315. #address-cells = <3>;
  316. device_type = "pci";
  317. ranges = <0x02000000 0 0x98000000
  318. 0x02000000 0 0x98000000
  319. 0 0x08000000
  320. 0x01000000 0 0x00000000
  321. 0x01000000 0 0x00000000
  322. 0 0x00010000>;
  323. };
  324. };
  325. pci2: pcie@ffe0a000 {
  326. cell-index = <2>;
  327. compatible = "fsl,mpc8548-pcie";
  328. device_type = "pci";
  329. #interrupt-cells = <1>;
  330. #size-cells = <2>;
  331. #address-cells = <3>;
  332. reg = <0xffe0a000 0x1000>;
  333. bus-range = <0 0xff>;
  334. ranges = <0x02000000 0 0x90000000 0x90000000 0 0x08000000
  335. 0x01000000 0 0x00000000 0xffc10000 0 0x00010000>;
  336. clock-frequency = <33333333>;
  337. interrupt-parent = <&mpic>;
  338. interrupts = <26 0x2>;
  339. interrupt-map-mask = <0xf800 0 0 7>;
  340. interrupt-map = <
  341. /* IDSEL 0x0 */
  342. 0000 0 0 1 &mpic 0 1
  343. 0000 0 0 2 &mpic 1 1
  344. 0000 0 0 3 &mpic 2 1
  345. 0000 0 0 4 &mpic 3 1
  346. >;
  347. pcie@0 {
  348. reg = <0 0 0 0 0>;
  349. #size-cells = <2>;
  350. #address-cells = <3>;
  351. device_type = "pci";
  352. ranges = <0x02000000 0 0x90000000
  353. 0x02000000 0 0x90000000
  354. 0 0x08000000
  355. 0x01000000 0 0x00000000
  356. 0x01000000 0 0x00000000
  357. 0 0x00010000>;
  358. };
  359. };
  360. pci3: pcie@ffe0b000 {
  361. cell-index = <3>;
  362. compatible = "fsl,mpc8548-pcie";
  363. device_type = "pci";
  364. #interrupt-cells = <1>;
  365. #size-cells = <2>;
  366. #address-cells = <3>;
  367. reg = <0xffe0b000 0x1000>;
  368. bus-range = <0 0xff>;
  369. ranges = <0x02000000 0 0xa0000000 0xa0000000 0 0x20000000
  370. 0x01000000 0 0x00000000 0xffc30000 0 0x00010000>;
  371. clock-frequency = <33333333>;
  372. interrupt-parent = <&mpic>;
  373. interrupts = <27 0x2>;
  374. interrupt-map-mask = <0xf800 0 0 7>;
  375. interrupt-map = <
  376. /* IDSEL 0x0 */
  377. 0000 0 0 1 &mpic 8 1
  378. 0000 0 0 2 &mpic 9 1
  379. 0000 0 0 3 &mpic 10 1
  380. 0000 0 0 4 &mpic 11 1
  381. >;
  382. pcie@0 {
  383. reg = <0 0 0 0 0>;
  384. #size-cells = <2>;
  385. #address-cells = <3>;
  386. device_type = "pci";
  387. ranges = <0x02000000 0 0xa0000000
  388. 0x02000000 0 0xa0000000
  389. 0 0x20000000
  390. 0x01000000 0 0x00000000
  391. 0x01000000 0 0x00000000
  392. 0 0x00100000>;
  393. };
  394. };
  395. };