mpc832x_rdb.dts 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333
  1. /*
  2. * MPC832x RDB Device Tree Source
  3. *
  4. * Copyright 2007 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. model = "MPC8323ERDB";
  14. compatible = "MPC8323ERDB", "MPC832xRDB", "MPC83xxRDB";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. aliases {
  18. ethernet0 = &enet0;
  19. ethernet1 = &enet1;
  20. serial0 = &serial0;
  21. serial1 = &serial1;
  22. pci0 = &pci0;
  23. };
  24. cpus {
  25. #address-cells = <1>;
  26. #size-cells = <0>;
  27. PowerPC,8323@0 {
  28. device_type = "cpu";
  29. reg = <0x0>;
  30. d-cache-line-size = <0x20>; // 32 bytes
  31. i-cache-line-size = <0x20>; // 32 bytes
  32. d-cache-size = <16384>; // L1, 16K
  33. i-cache-size = <16384>; // L1, 16K
  34. timebase-frequency = <0>;
  35. bus-frequency = <0>;
  36. clock-frequency = <0>;
  37. };
  38. };
  39. memory {
  40. device_type = "memory";
  41. reg = <0x00000000 0x04000000>;
  42. };
  43. soc8323@e0000000 {
  44. #address-cells = <1>;
  45. #size-cells = <1>;
  46. device_type = "soc";
  47. ranges = <0x0 0xe0000000 0x00100000>;
  48. reg = <0xe0000000 0x00000200>;
  49. bus-frequency = <0>;
  50. wdt@200 {
  51. device_type = "watchdog";
  52. compatible = "mpc83xx_wdt";
  53. reg = <0x200 0x100>;
  54. };
  55. i2c@3000 {
  56. #address-cells = <1>;
  57. #size-cells = <0>;
  58. cell-index = <0>;
  59. compatible = "fsl-i2c";
  60. reg = <0x3000 0x100>;
  61. interrupts = <14 0x8>;
  62. interrupt-parent = <&ipic>;
  63. dfsrr;
  64. };
  65. serial0: serial@4500 {
  66. cell-index = <0>;
  67. device_type = "serial";
  68. compatible = "ns16550";
  69. reg = <0x4500 0x100>;
  70. clock-frequency = <0>;
  71. interrupts = <9 0x8>;
  72. interrupt-parent = <&ipic>;
  73. };
  74. serial1: serial@4600 {
  75. cell-index = <1>;
  76. device_type = "serial";
  77. compatible = "ns16550";
  78. reg = <0x4600 0x100>;
  79. clock-frequency = <0>;
  80. interrupts = <10 0x8>;
  81. interrupt-parent = <&ipic>;
  82. };
  83. dma@82a8 {
  84. #address-cells = <1>;
  85. #size-cells = <1>;
  86. compatible = "fsl,mpc8323-dma", "fsl,elo-dma";
  87. reg = <0x82a8 4>;
  88. ranges = <0 0x8100 0x1a8>;
  89. interrupt-parent = <&ipic>;
  90. interrupts = <71 8>;
  91. cell-index = <0>;
  92. dma-channel@0 {
  93. compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
  94. reg = <0 0x80>;
  95. interrupt-parent = <&ipic>;
  96. interrupts = <71 8>;
  97. };
  98. dma-channel@80 {
  99. compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
  100. reg = <0x80 0x80>;
  101. interrupt-parent = <&ipic>;
  102. interrupts = <71 8>;
  103. };
  104. dma-channel@100 {
  105. compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
  106. reg = <0x100 0x80>;
  107. interrupt-parent = <&ipic>;
  108. interrupts = <71 8>;
  109. };
  110. dma-channel@180 {
  111. compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
  112. reg = <0x180 0x28>;
  113. interrupt-parent = <&ipic>;
  114. interrupts = <71 8>;
  115. };
  116. };
  117. crypto@30000 {
  118. compatible = "fsl,sec2.2", "fsl,sec2.1", "fsl,sec2.0";
  119. reg = <0x30000 0x10000>;
  120. interrupts = <11 0x8>;
  121. interrupt-parent = <&ipic>;
  122. fsl,num-channels = <1>;
  123. fsl,channel-fifo-len = <24>;
  124. fsl,exec-units-mask = <0x4c>;
  125. fsl,descriptor-types-mask = <0x0122003f>;
  126. };
  127. ipic:pic@700 {
  128. interrupt-controller;
  129. #address-cells = <0>;
  130. #interrupt-cells = <2>;
  131. reg = <0x700 0x100>;
  132. device_type = "ipic";
  133. };
  134. par_io@1400 {
  135. reg = <0x1400 0x100>;
  136. device_type = "par_io";
  137. num-ports = <7>;
  138. ucc2pio:ucc_pin@02 {
  139. pio-map = <
  140. /* port pin dir open_drain assignment has_irq */
  141. 3 4 3 0 2 0 /* MDIO */
  142. 3 5 1 0 2 0 /* MDC */
  143. 3 21 2 0 1 0 /* RX_CLK (CLK16) */
  144. 3 23 2 0 1 0 /* TX_CLK (CLK3) */
  145. 0 18 1 0 1 0 /* TxD0 */
  146. 0 19 1 0 1 0 /* TxD1 */
  147. 0 20 1 0 1 0 /* TxD2 */
  148. 0 21 1 0 1 0 /* TxD3 */
  149. 0 22 2 0 1 0 /* RxD0 */
  150. 0 23 2 0 1 0 /* RxD1 */
  151. 0 24 2 0 1 0 /* RxD2 */
  152. 0 25 2 0 1 0 /* RxD3 */
  153. 0 26 2 0 1 0 /* RX_ER */
  154. 0 27 1 0 1 0 /* TX_ER */
  155. 0 28 2 0 1 0 /* RX_DV */
  156. 0 29 2 0 1 0 /* COL */
  157. 0 30 1 0 1 0 /* TX_EN */
  158. 0 31 2 0 1 0>; /* CRS */
  159. };
  160. ucc3pio:ucc_pin@03 {
  161. pio-map = <
  162. /* port pin dir open_drain assignment has_irq */
  163. 0 13 2 0 1 0 /* RX_CLK (CLK9) */
  164. 3 24 2 0 1 0 /* TX_CLK (CLK10) */
  165. 1 0 1 0 1 0 /* TxD0 */
  166. 1 1 1 0 1 0 /* TxD1 */
  167. 1 2 1 0 1 0 /* TxD2 */
  168. 1 3 1 0 1 0 /* TxD3 */
  169. 1 4 2 0 1 0 /* RxD0 */
  170. 1 5 2 0 1 0 /* RxD1 */
  171. 1 6 2 0 1 0 /* RxD2 */
  172. 1 7 2 0 1 0 /* RxD3 */
  173. 1 8 2 0 1 0 /* RX_ER */
  174. 1 9 1 0 1 0 /* TX_ER */
  175. 1 10 2 0 1 0 /* RX_DV */
  176. 1 11 2 0 1 0 /* COL */
  177. 1 12 1 0 1 0 /* TX_EN */
  178. 1 13 2 0 1 0>; /* CRS */
  179. };
  180. };
  181. };
  182. qe@e0100000 {
  183. #address-cells = <1>;
  184. #size-cells = <1>;
  185. device_type = "qe";
  186. compatible = "fsl,qe";
  187. ranges = <0x0 0xe0100000 0x00100000>;
  188. reg = <0xe0100000 0x480>;
  189. brg-frequency = <0>;
  190. bus-frequency = <198000000>;
  191. muram@10000 {
  192. #address-cells = <1>;
  193. #size-cells = <1>;
  194. compatible = "fsl,qe-muram", "fsl,cpm-muram";
  195. ranges = <0x0 0x00010000 0x00004000>;
  196. data-only@0 {
  197. compatible = "fsl,qe-muram-data",
  198. "fsl,cpm-muram-data";
  199. reg = <0x0 0x4000>;
  200. };
  201. };
  202. spi@4c0 {
  203. cell-index = <0>;
  204. compatible = "fsl,spi";
  205. reg = <0x4c0 0x40>;
  206. interrupts = <2>;
  207. interrupt-parent = <&qeic>;
  208. mode = "cpu-qe";
  209. };
  210. spi@500 {
  211. cell-index = <1>;
  212. compatible = "fsl,spi";
  213. reg = <0x500 0x40>;
  214. interrupts = <1>;
  215. interrupt-parent = <&qeic>;
  216. mode = "cpu";
  217. };
  218. enet0: ucc@3000 {
  219. device_type = "network";
  220. compatible = "ucc_geth";
  221. cell-index = <2>;
  222. reg = <0x3000 0x200>;
  223. interrupts = <33>;
  224. interrupt-parent = <&qeic>;
  225. local-mac-address = [ 00 00 00 00 00 00 ];
  226. rx-clock-name = "clk16";
  227. tx-clock-name = "clk3";
  228. phy-handle = <&phy00>;
  229. pio-handle = <&ucc2pio>;
  230. };
  231. enet1: ucc@2200 {
  232. device_type = "network";
  233. compatible = "ucc_geth";
  234. cell-index = <3>;
  235. reg = <0x2200 0x200>;
  236. interrupts = <34>;
  237. interrupt-parent = <&qeic>;
  238. local-mac-address = [ 00 00 00 00 00 00 ];
  239. rx-clock-name = "clk9";
  240. tx-clock-name = "clk10";
  241. phy-handle = <&phy04>;
  242. pio-handle = <&ucc3pio>;
  243. };
  244. mdio@3120 {
  245. #address-cells = <1>;
  246. #size-cells = <0>;
  247. reg = <0x3120 0x18>;
  248. compatible = "fsl,ucc-mdio";
  249. phy00:ethernet-phy@00 {
  250. interrupt-parent = <&ipic>;
  251. interrupts = <0>;
  252. reg = <0x0>;
  253. device_type = "ethernet-phy";
  254. };
  255. phy04:ethernet-phy@04 {
  256. interrupt-parent = <&ipic>;
  257. interrupts = <0>;
  258. reg = <0x4>;
  259. device_type = "ethernet-phy";
  260. };
  261. };
  262. qeic:interrupt-controller@80 {
  263. interrupt-controller;
  264. compatible = "fsl,qe-ic";
  265. #address-cells = <0>;
  266. #interrupt-cells = <1>;
  267. reg = <0x80 0x80>;
  268. big-endian;
  269. interrupts = <32 0x8 33 0x8>; //high:32 low:33
  270. interrupt-parent = <&ipic>;
  271. };
  272. };
  273. pci0: pci@e0008500 {
  274. cell-index = <1>;
  275. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  276. interrupt-map = <
  277. /* IDSEL 0x10 AD16 (USB) */
  278. 0x8000 0x0 0x0 0x1 &ipic 17 0x8
  279. /* IDSEL 0x11 AD17 (Mini1)*/
  280. 0x8800 0x0 0x0 0x1 &ipic 18 0x8
  281. 0x8800 0x0 0x0 0x2 &ipic 19 0x8
  282. 0x8800 0x0 0x0 0x3 &ipic 20 0x8
  283. 0x8800 0x0 0x0 0x4 &ipic 48 0x8
  284. /* IDSEL 0x12 AD18 (PCI/Mini2) */
  285. 0x9000 0x0 0x0 0x1 &ipic 19 0x8
  286. 0x9000 0x0 0x0 0x2 &ipic 20 0x8
  287. 0x9000 0x0 0x0 0x3 &ipic 48 0x8
  288. 0x9000 0x0 0x0 0x4 &ipic 17 0x8>;
  289. interrupt-parent = <&ipic>;
  290. interrupts = <66 0x8>;
  291. bus-range = <0x0 0x0>;
  292. ranges = <0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
  293. 0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
  294. 0x01000000 0x0 0xd0000000 0xd0000000 0x0 0x04000000>;
  295. clock-frequency = <0>;
  296. #interrupt-cells = <1>;
  297. #size-cells = <2>;
  298. #address-cells = <3>;
  299. reg = <0xe0008500 0x100>;
  300. compatible = "fsl,mpc8349-pci";
  301. device_type = "pci";
  302. };
  303. };