setup.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. /*
  2. * Toshiba rbtx4927 specific setup
  3. *
  4. * Author: MontaVista Software, Inc.
  5. * source@mvista.com
  6. *
  7. * Copyright 2001-2002 MontaVista Software Inc.
  8. *
  9. * Copyright (C) 1996, 97, 2001, 04 Ralf Baechle (ralf@linux-mips.org)
  10. * Copyright (C) 2000 RidgeRun, Inc.
  11. * Author: RidgeRun, Inc.
  12. * glonnon@ridgerun.com, skranz@ridgerun.com, stevej@ridgerun.com
  13. *
  14. * Copyright 2001 MontaVista Software Inc.
  15. * Author: jsun@mvista.com or jsun@junsun.net
  16. *
  17. * Copyright 2002 MontaVista Software Inc.
  18. * Author: Michael Pruznick, michael_pruznick@mvista.com
  19. *
  20. * Copyright (C) 2000-2001 Toshiba Corporation
  21. *
  22. * Copyright (C) 2004 MontaVista Software Inc.
  23. * Author: Manish Lachwani, mlachwani@mvista.com
  24. *
  25. * This program is free software; you can redistribute it and/or modify it
  26. * under the terms of the GNU General Public License as published by the
  27. * Free Software Foundation; either version 2 of the License, or (at your
  28. * option) any later version.
  29. *
  30. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  31. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  32. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
  33. * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  34. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
  35. * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
  36. * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  37. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
  38. * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
  39. * USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. *
  41. * You should have received a copy of the GNU General Public License along
  42. * with this program; if not, write to the Free Software Foundation, Inc.,
  43. * 675 Mass Ave, Cambridge, MA 02139, USA.
  44. */
  45. #include <linux/init.h>
  46. #include <linux/kernel.h>
  47. #include <linux/types.h>
  48. #include <linux/ioport.h>
  49. #include <linux/interrupt.h>
  50. #include <linux/pm.h>
  51. #include <linux/platform_device.h>
  52. #include <linux/delay.h>
  53. #include <asm/io.h>
  54. #include <asm/processor.h>
  55. #include <asm/reboot.h>
  56. #include <asm/time.h>
  57. #include <asm/txx9tmr.h>
  58. #include <asm/txx9/generic.h>
  59. #include <asm/txx9/pci.h>
  60. #include <asm/txx9/rbtx4927.h>
  61. #include <asm/txx9/tx4938.h> /* for TX4937 */
  62. #ifdef CONFIG_SERIAL_TXX9
  63. #include <linux/serial_core.h>
  64. #endif
  65. static int tx4927_ccfg_toeon = 1;
  66. #ifdef CONFIG_PCI
  67. static void __init tx4927_pci_setup(void)
  68. {
  69. int extarb = !(__raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_PCIARB);
  70. struct pci_controller *c = &txx9_primary_pcic;
  71. register_pci_controller(c);
  72. if (__raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_PCI66)
  73. txx9_pci_option =
  74. (txx9_pci_option & ~TXX9_PCI_OPT_CLK_MASK) |
  75. TXX9_PCI_OPT_CLK_66; /* already configured */
  76. /* Reset PCI Bus */
  77. writeb(1, rbtx4927_pcireset_addr);
  78. /* Reset PCIC */
  79. txx9_set64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
  80. if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
  81. TXX9_PCI_OPT_CLK_66)
  82. tx4927_pciclk66_setup();
  83. mdelay(10);
  84. /* clear PCIC reset */
  85. txx9_clear64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
  86. writeb(0, rbtx4927_pcireset_addr);
  87. iob();
  88. tx4927_report_pciclk();
  89. tx4927_pcic_setup(tx4927_pcicptr, c, extarb);
  90. if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
  91. TXX9_PCI_OPT_CLK_AUTO &&
  92. txx9_pci66_check(c, 0, 0)) {
  93. /* Reset PCI Bus */
  94. writeb(1, rbtx4927_pcireset_addr);
  95. /* Reset PCIC */
  96. txx9_set64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
  97. tx4927_pciclk66_setup();
  98. mdelay(10);
  99. /* clear PCIC reset */
  100. txx9_clear64(&tx4927_ccfgptr->clkctr, TX4927_CLKCTR_PCIRST);
  101. writeb(0, rbtx4927_pcireset_addr);
  102. iob();
  103. /* Reinitialize PCIC */
  104. tx4927_report_pciclk();
  105. tx4927_pcic_setup(tx4927_pcicptr, c, extarb);
  106. }
  107. }
  108. static void __init tx4937_pci_setup(void)
  109. {
  110. int extarb = !(__raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_PCIARB);
  111. struct pci_controller *c = &txx9_primary_pcic;
  112. register_pci_controller(c);
  113. if (__raw_readq(&tx4938_ccfgptr->ccfg) & TX4938_CCFG_PCI66)
  114. txx9_pci_option =
  115. (txx9_pci_option & ~TXX9_PCI_OPT_CLK_MASK) |
  116. TXX9_PCI_OPT_CLK_66; /* already configured */
  117. /* Reset PCI Bus */
  118. writeb(1, rbtx4927_pcireset_addr);
  119. /* Reset PCIC */
  120. txx9_set64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  121. if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
  122. TXX9_PCI_OPT_CLK_66)
  123. tx4938_pciclk66_setup();
  124. mdelay(10);
  125. /* clear PCIC reset */
  126. txx9_clear64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  127. writeb(0, rbtx4927_pcireset_addr);
  128. iob();
  129. tx4938_report_pciclk();
  130. tx4927_pcic_setup(tx4938_pcicptr, c, extarb);
  131. if ((txx9_pci_option & TXX9_PCI_OPT_CLK_MASK) ==
  132. TXX9_PCI_OPT_CLK_AUTO &&
  133. txx9_pci66_check(c, 0, 0)) {
  134. /* Reset PCI Bus */
  135. writeb(1, rbtx4927_pcireset_addr);
  136. /* Reset PCIC */
  137. txx9_set64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  138. tx4938_pciclk66_setup();
  139. mdelay(10);
  140. /* clear PCIC reset */
  141. txx9_clear64(&tx4938_ccfgptr->clkctr, TX4938_CLKCTR_PCIRST);
  142. writeb(0, rbtx4927_pcireset_addr);
  143. iob();
  144. /* Reinitialize PCIC */
  145. tx4938_report_pciclk();
  146. tx4927_pcic_setup(tx4938_pcicptr, c, extarb);
  147. }
  148. }
  149. static void __init rbtx4927_arch_init(void)
  150. {
  151. tx4927_pci_setup();
  152. }
  153. static void __init rbtx4937_arch_init(void)
  154. {
  155. tx4937_pci_setup();
  156. }
  157. #else
  158. #define rbtx4927_arch_init NULL
  159. #define rbtx4937_arch_init NULL
  160. #endif /* CONFIG_PCI */
  161. static void __noreturn wait_forever(void)
  162. {
  163. while (1)
  164. if (cpu_wait)
  165. (*cpu_wait)();
  166. }
  167. static void toshiba_rbtx4927_restart(char *command)
  168. {
  169. printk(KERN_NOTICE "System Rebooting...\n");
  170. /* enable the s/w reset register */
  171. writeb(RBTX4927_SW_RESET_ENABLE_SET, RBTX4927_SW_RESET_ENABLE);
  172. /* wait for enable to be seen */
  173. while ((readb(RBTX4927_SW_RESET_ENABLE) &
  174. RBTX4927_SW_RESET_ENABLE_SET) == 0x00);
  175. /* do a s/w reset */
  176. writeb(RBTX4927_SW_RESET_DO_SET, RBTX4927_SW_RESET_DO);
  177. /* do something passive while waiting for reset */
  178. local_irq_disable();
  179. wait_forever();
  180. /* no return */
  181. }
  182. static void toshiba_rbtx4927_halt(void)
  183. {
  184. printk(KERN_NOTICE "System Halted\n");
  185. local_irq_disable();
  186. wait_forever();
  187. /* no return */
  188. }
  189. static void toshiba_rbtx4927_power_off(void)
  190. {
  191. toshiba_rbtx4927_halt();
  192. /* no return */
  193. }
  194. static void __init rbtx4927_mem_setup(void)
  195. {
  196. int i;
  197. u32 cp0_config;
  198. char *argptr;
  199. /* f/w leaves this on at startup */
  200. clear_c0_status(ST0_ERL);
  201. /* enable caches -- HCP5 does this, pmon does not */
  202. cp0_config = read_c0_config();
  203. cp0_config = cp0_config & ~(TX49_CONF_IC | TX49_CONF_DC);
  204. write_c0_config(cp0_config);
  205. ioport_resource.end = 0xffffffff;
  206. iomem_resource.end = 0xffffffff;
  207. _machine_restart = toshiba_rbtx4927_restart;
  208. _machine_halt = toshiba_rbtx4927_halt;
  209. pm_power_off = toshiba_rbtx4927_power_off;
  210. for (i = 0; i < TX4927_NR_TMR; i++)
  211. txx9_tmr_init(TX4927_TMR_REG(0) & 0xfffffffffULL);
  212. #ifdef CONFIG_PCI
  213. txx9_alloc_pci_controller(&txx9_primary_pcic,
  214. RBTX4927_PCIMEM, RBTX4927_PCIMEM_SIZE,
  215. RBTX4927_PCIIO, RBTX4927_PCIIO_SIZE);
  216. #else
  217. set_io_port_base(KSEG1 + RBTX4927_ISA_IO_OFFSET);
  218. #endif
  219. /* CCFG */
  220. /* do reset on watchdog */
  221. tx4927_ccfg_set(TX4927_CCFG_WR);
  222. /* enable Timeout BusError */
  223. if (tx4927_ccfg_toeon)
  224. tx4927_ccfg_set(TX4927_CCFG_TOE);
  225. #ifdef CONFIG_SERIAL_TXX9
  226. {
  227. extern int early_serial_txx9_setup(struct uart_port *port);
  228. struct uart_port req;
  229. for(i = 0; i < 2; i++) {
  230. memset(&req, 0, sizeof(req));
  231. req.line = i;
  232. req.iotype = UPIO_MEM;
  233. req.membase = (char *)(0xff1ff300 + i * 0x100);
  234. req.mapbase = 0xff1ff300 + i * 0x100;
  235. req.irq = TXX9_IRQ_BASE + TX4927_IR_SIO(i);
  236. req.flags |= UPF_BUGGY_UART /*HAVE_CTS_LINE*/;
  237. req.uartclk = 50000000;
  238. early_serial_txx9_setup(&req);
  239. }
  240. }
  241. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  242. argptr = prom_getcmdline();
  243. if (strstr(argptr, "console=") == NULL) {
  244. strcat(argptr, " console=ttyS0,38400");
  245. }
  246. #endif
  247. #endif
  248. #ifdef CONFIG_ROOT_NFS
  249. argptr = prom_getcmdline();
  250. if (strstr(argptr, "root=") == NULL) {
  251. strcat(argptr, " root=/dev/nfs rw");
  252. }
  253. #endif
  254. #ifdef CONFIG_IP_PNP
  255. argptr = prom_getcmdline();
  256. if (strstr(argptr, "ip=") == NULL) {
  257. strcat(argptr, " ip=any");
  258. }
  259. #endif
  260. }
  261. static void __init rbtx49x7_common_time_init(void)
  262. {
  263. /* change default value to udelay/mdelay take reasonable time */
  264. loops_per_jiffy = txx9_cpu_clock / HZ / 2;
  265. mips_hpt_frequency = txx9_cpu_clock / 2;
  266. if (____raw_readq(&tx4927_ccfgptr->ccfg) & TX4927_CCFG_TINTDIS)
  267. txx9_clockevent_init(TX4927_TMR_REG(0) & 0xfffffffffULL,
  268. TXX9_IRQ_BASE + 17,
  269. 50000000);
  270. }
  271. static void __init rbtx4927_time_init(void)
  272. {
  273. /*
  274. * ASSUMPTION: PCIDIVMODE is configured for PCI 33MHz or 66MHz.
  275. *
  276. * For TX4927:
  277. * PCIDIVMODE[12:11]'s initial value is given by S9[4:3] (ON:0, OFF:1).
  278. * CPU 166MHz: PCI 66MHz : PCIDIVMODE: 00 (1/2.5)
  279. * CPU 200MHz: PCI 66MHz : PCIDIVMODE: 01 (1/3)
  280. * CPU 166MHz: PCI 33MHz : PCIDIVMODE: 10 (1/5)
  281. * CPU 200MHz: PCI 33MHz : PCIDIVMODE: 11 (1/6)
  282. * i.e. S9[3]: ON (83MHz), OFF (100MHz)
  283. */
  284. switch ((unsigned long)__raw_readq(&tx4927_ccfgptr->ccfg) &
  285. TX4927_CCFG_PCIDIVMODE_MASK) {
  286. case TX4927_CCFG_PCIDIVMODE_2_5:
  287. case TX4927_CCFG_PCIDIVMODE_5:
  288. txx9_cpu_clock = 166666666; /* 166MHz */
  289. break;
  290. default:
  291. txx9_cpu_clock = 200000000; /* 200MHz */
  292. }
  293. rbtx49x7_common_time_init();
  294. }
  295. static void __init rbtx4937_time_init(void)
  296. {
  297. /*
  298. * ASSUMPTION: PCIDIVMODE is configured for PCI 33MHz or 66MHz.
  299. *
  300. * For TX4937:
  301. * PCIDIVMODE[12:11]'s initial value is given by S1[5:4] (ON:0, OFF:1)
  302. * PCIDIVMODE[10] is 0.
  303. * CPU 266MHz: PCI 33MHz : PCIDIVMODE: 000 (1/8)
  304. * CPU 266MHz: PCI 66MHz : PCIDIVMODE: 001 (1/4)
  305. * CPU 300MHz: PCI 33MHz : PCIDIVMODE: 010 (1/9)
  306. * CPU 300MHz: PCI 66MHz : PCIDIVMODE: 011 (1/4.5)
  307. * CPU 333MHz: PCI 33MHz : PCIDIVMODE: 100 (1/10)
  308. * CPU 333MHz: PCI 66MHz : PCIDIVMODE: 101 (1/5)
  309. */
  310. switch ((unsigned long)__raw_readq(&tx4938_ccfgptr->ccfg) &
  311. TX4938_CCFG_PCIDIVMODE_MASK) {
  312. case TX4938_CCFG_PCIDIVMODE_8:
  313. case TX4938_CCFG_PCIDIVMODE_4:
  314. txx9_cpu_clock = 266666666; /* 266MHz */
  315. break;
  316. case TX4938_CCFG_PCIDIVMODE_9:
  317. case TX4938_CCFG_PCIDIVMODE_4_5:
  318. txx9_cpu_clock = 300000000; /* 300MHz */
  319. break;
  320. default:
  321. txx9_cpu_clock = 333333333; /* 333MHz */
  322. }
  323. rbtx49x7_common_time_init();
  324. }
  325. static int __init toshiba_rbtx4927_rtc_init(void)
  326. {
  327. static struct resource __initdata res = {
  328. .start = 0x1c010000,
  329. .end = 0x1c010000 + 0x800 - 1,
  330. .flags = IORESOURCE_MEM,
  331. };
  332. struct platform_device *dev =
  333. platform_device_register_simple("rtc-ds1742", -1, &res, 1);
  334. return IS_ERR(dev) ? PTR_ERR(dev) : 0;
  335. }
  336. static int __init rbtx4927_ne_init(void)
  337. {
  338. static struct resource __initdata res[] = {
  339. {
  340. .start = RBTX4927_RTL_8019_BASE,
  341. .end = RBTX4927_RTL_8019_BASE + 0x20 - 1,
  342. .flags = IORESOURCE_IO,
  343. }, {
  344. .start = RBTX4927_RTL_8019_IRQ,
  345. .flags = IORESOURCE_IRQ,
  346. }
  347. };
  348. struct platform_device *dev =
  349. platform_device_register_simple("ne", -1,
  350. res, ARRAY_SIZE(res));
  351. return IS_ERR(dev) ? PTR_ERR(dev) : 0;
  352. }
  353. /* Watchdog support */
  354. static int __init txx9_wdt_init(unsigned long base)
  355. {
  356. struct resource res = {
  357. .start = base,
  358. .end = base + 0x100 - 1,
  359. .flags = IORESOURCE_MEM,
  360. };
  361. struct platform_device *dev =
  362. platform_device_register_simple("txx9wdt", -1, &res, 1);
  363. return IS_ERR(dev) ? PTR_ERR(dev) : 0;
  364. }
  365. static int __init rbtx4927_wdt_init(void)
  366. {
  367. return txx9_wdt_init(TX4927_TMR_REG(2) & 0xfffffffffULL);
  368. }
  369. static void __init rbtx4927_device_init(void)
  370. {
  371. toshiba_rbtx4927_rtc_init();
  372. rbtx4927_ne_init();
  373. rbtx4927_wdt_init();
  374. }
  375. struct txx9_board_vec rbtx4927_vec __initdata = {
  376. .system = "Toshiba RBTX4927",
  377. .prom_init = rbtx4927_prom_init,
  378. .mem_setup = rbtx4927_mem_setup,
  379. .irq_setup = rbtx4927_irq_setup,
  380. .time_init = rbtx4927_time_init,
  381. .device_init = rbtx4927_device_init,
  382. .arch_init = rbtx4927_arch_init,
  383. #ifdef CONFIG_PCI
  384. .pci_map_irq = rbtx4927_pci_map_irq,
  385. #endif
  386. };
  387. struct txx9_board_vec rbtx4937_vec __initdata = {
  388. .system = "Toshiba RBTX4937",
  389. .prom_init = rbtx4927_prom_init,
  390. .mem_setup = rbtx4927_mem_setup,
  391. .irq_setup = rbtx4927_irq_setup,
  392. .time_init = rbtx4937_time_init,
  393. .device_init = rbtx4927_device_init,
  394. .arch_init = rbtx4937_arch_init,
  395. #ifdef CONFIG_PCI
  396. .pci_map_irq = rbtx4927_pci_map_irq,
  397. #endif
  398. };