irq.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  17. * MA 02110-1301, USA.
  18. */
  19. #include <linux/irq.h>
  20. #include <asm/io.h>
  21. #include <asm/arch/common.h>
  22. #define AVIC_BASE IO_ADDRESS(AVIC_BASE_ADDR)
  23. #define AVIC_INTCNTL (AVIC_BASE + 0x00) /* int control reg */
  24. #define AVIC_NIMASK (AVIC_BASE + 0x04) /* int mask reg */
  25. #define AVIC_INTENNUM (AVIC_BASE + 0x08) /* int enable number reg */
  26. #define AVIC_INTDISNUM (AVIC_BASE + 0x0C) /* int disable number reg */
  27. #define AVIC_INTENABLEH (AVIC_BASE + 0x10) /* int enable reg high */
  28. #define AVIC_INTENABLEL (AVIC_BASE + 0x14) /* int enable reg low */
  29. #define AVIC_INTTYPEH (AVIC_BASE + 0x18) /* int type reg high */
  30. #define AVIC_INTTYPEL (AVIC_BASE + 0x1C) /* int type reg low */
  31. #define AVIC_NIPRIORITY7 (AVIC_BASE + 0x20) /* norm int priority lvl7 */
  32. #define AVIC_NIPRIORITY6 (AVIC_BASE + 0x24) /* norm int priority lvl6 */
  33. #define AVIC_NIPRIORITY5 (AVIC_BASE + 0x28) /* norm int priority lvl5 */
  34. #define AVIC_NIPRIORITY4 (AVIC_BASE + 0x2C) /* norm int priority lvl4 */
  35. #define AVIC_NIPRIORITY3 (AVIC_BASE + 0x30) /* norm int priority lvl3 */
  36. #define AVIC_NIPRIORITY2 (AVIC_BASE + 0x34) /* norm int priority lvl2 */
  37. #define AVIC_NIPRIORITY1 (AVIC_BASE + 0x38) /* norm int priority lvl1 */
  38. #define AVIC_NIPRIORITY0 (AVIC_BASE + 0x3C) /* norm int priority lvl0 */
  39. #define AVIC_NIVECSR (AVIC_BASE + 0x40) /* norm int vector/status */
  40. #define AVIC_FIVECSR (AVIC_BASE + 0x44) /* fast int vector/status */
  41. #define AVIC_INTSRCH (AVIC_BASE + 0x48) /* int source reg high */
  42. #define AVIC_INTSRCL (AVIC_BASE + 0x4C) /* int source reg low */
  43. #define AVIC_INTFRCH (AVIC_BASE + 0x50) /* int force reg high */
  44. #define AVIC_INTFRCL (AVIC_BASE + 0x54) /* int force reg low */
  45. #define AVIC_NIPNDH (AVIC_BASE + 0x58) /* norm int pending high */
  46. #define AVIC_NIPNDL (AVIC_BASE + 0x5C) /* norm int pending low */
  47. #define AVIC_FIPNDH (AVIC_BASE + 0x60) /* fast int pending high */
  48. #define AVIC_FIPNDL (AVIC_BASE + 0x64) /* fast int pending low */
  49. #define SYSTEM_PREV_REG IO_ADDRESS(IIM_BASE_ADDR + 0x20)
  50. #define SYSTEM_SREV_REG IO_ADDRESS(IIM_BASE_ADDR + 0x24)
  51. #define IIM_PROD_REV_SH 3
  52. #define IIM_PROD_REV_LEN 5
  53. /* Disable interrupt number "irq" in the AVIC */
  54. static void mxc_mask_irq(unsigned int irq)
  55. {
  56. __raw_writel(irq, AVIC_INTDISNUM);
  57. }
  58. /* Enable interrupt number "irq" in the AVIC */
  59. static void mxc_unmask_irq(unsigned int irq)
  60. {
  61. __raw_writel(irq, AVIC_INTENNUM);
  62. }
  63. static struct irq_chip mxc_avic_chip = {
  64. .ack = mxc_mask_irq,
  65. .mask = mxc_mask_irq,
  66. .unmask = mxc_unmask_irq,
  67. };
  68. /*
  69. * This function initializes the AVIC hardware and disables all the
  70. * interrupts. It registers the interrupt enable and disable functions
  71. * to the kernel for each interrupt source.
  72. */
  73. void __init mxc_init_irq(void)
  74. {
  75. int i;
  76. u32 reg;
  77. /* put the AVIC into the reset value with
  78. * all interrupts disabled
  79. */
  80. __raw_writel(0, AVIC_INTCNTL);
  81. __raw_writel(0x1f, AVIC_NIMASK);
  82. /* disable all interrupts */
  83. __raw_writel(0, AVIC_INTENABLEH);
  84. __raw_writel(0, AVIC_INTENABLEL);
  85. /* all IRQ no FIQ */
  86. __raw_writel(0, AVIC_INTTYPEH);
  87. __raw_writel(0, AVIC_INTTYPEL);
  88. for (i = 0; i < MXC_MAX_INT_LINES; i++) {
  89. set_irq_chip(i, &mxc_avic_chip);
  90. set_irq_handler(i, handle_level_irq);
  91. set_irq_flags(i, IRQF_VALID);
  92. }
  93. /* Set WDOG2's interrupt the highest priority level (bit 28-31) */
  94. reg = __raw_readl(AVIC_NIPRIORITY6);
  95. reg |= (0xF << 28);
  96. __raw_writel(reg, AVIC_NIPRIORITY6);
  97. /* init architectures chained interrupt handler */
  98. mxc_register_gpios();
  99. printk(KERN_INFO "MXC IRQ initialized\n");
  100. }