mcbsp.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /*
  2. * linux/arch/arm/mach-omap1/mcbsp.c
  3. *
  4. * Copyright (C) 2008 Instituto Nokia de Tecnologia
  5. * Contact: Eduardo Valentin <eduardo.valentin@indt.org.br>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Multichannel mode not supported.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/init.h>
  15. #include <linux/clk.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/platform_device.h>
  19. #include <asm/arch/dma.h>
  20. #include <asm/arch/mux.h>
  21. #include <asm/arch/cpu.h>
  22. #include <asm/arch/mcbsp.h>
  23. #include <asm/arch/dsp_common.h>
  24. #define DPS_RSTCT2_PER_EN (1 << 0)
  25. #define DSP_RSTCT2_WD_PER_EN (1 << 1)
  26. struct mcbsp_internal_clk {
  27. struct clk clk;
  28. struct clk **childs;
  29. int n_childs;
  30. };
  31. #if defined(CONFIG_ARCH_OMAP15XX) || defined(CONFIG_ARCH_OMAP16XX)
  32. static void omap_mcbsp_clk_init(struct mcbsp_internal_clk *mclk)
  33. {
  34. const char *clk_names[] = { "dsp_ck", "api_ck", "dspxor_ck" };
  35. int i;
  36. mclk->n_childs = ARRAY_SIZE(clk_names);
  37. mclk->childs = kzalloc(mclk->n_childs * sizeof(struct clk *),
  38. GFP_KERNEL);
  39. for (i = 0; i < mclk->n_childs; i++) {
  40. /* We fake a platform device to get correct device id */
  41. struct platform_device pdev;
  42. pdev.dev.bus = &platform_bus_type;
  43. pdev.id = mclk->clk.id;
  44. mclk->childs[i] = clk_get(&pdev.dev, clk_names[i]);
  45. if (IS_ERR(mclk->childs[i]))
  46. printk(KERN_ERR "Could not get clock %s (%d).\n",
  47. clk_names[i], mclk->clk.id);
  48. }
  49. }
  50. static int omap_mcbsp_clk_enable(struct clk *clk)
  51. {
  52. struct mcbsp_internal_clk *mclk = container_of(clk,
  53. struct mcbsp_internal_clk, clk);
  54. int i;
  55. for (i = 0; i < mclk->n_childs; i++)
  56. clk_enable(mclk->childs[i]);
  57. return 0;
  58. }
  59. static void omap_mcbsp_clk_disable(struct clk *clk)
  60. {
  61. struct mcbsp_internal_clk *mclk = container_of(clk,
  62. struct mcbsp_internal_clk, clk);
  63. int i;
  64. for (i = 0; i < mclk->n_childs; i++)
  65. clk_disable(mclk->childs[i]);
  66. }
  67. static struct mcbsp_internal_clk omap_mcbsp_clks[] = {
  68. {
  69. .clk = {
  70. .name = "mcbsp_clk",
  71. .id = 1,
  72. .enable = omap_mcbsp_clk_enable,
  73. .disable = omap_mcbsp_clk_disable,
  74. },
  75. },
  76. {
  77. .clk = {
  78. .name = "mcbsp_clk",
  79. .id = 3,
  80. .enable = omap_mcbsp_clk_enable,
  81. .disable = omap_mcbsp_clk_disable,
  82. },
  83. },
  84. };
  85. #define omap_mcbsp_clks_size ARRAY_SIZE(omap_mcbsp_clks)
  86. #else
  87. #define omap_mcbsp_clks_size 0
  88. static struct mcbsp_internal_clk __initdata *omap_mcbsp_clks;
  89. static inline void omap_mcbsp_clk_init(struct mcbsp_internal_clk *mclk)
  90. { }
  91. #endif
  92. static int omap1_mcbsp_check(unsigned int id)
  93. {
  94. /* REVISIT: Check correctly for number of registered McBSPs */
  95. if (cpu_is_omap730()) {
  96. if (id > OMAP_MAX_MCBSP_COUNT - 2) {
  97. printk(KERN_ERR "OMAP-McBSP: McBSP%d doesn't exist\n",
  98. id + 1);
  99. return -ENODEV;
  100. }
  101. return 0;
  102. }
  103. if (cpu_is_omap15xx() || cpu_is_omap16xx()) {
  104. if (id > OMAP_MAX_MCBSP_COUNT - 1) {
  105. printk(KERN_ERR "OMAP-McBSP: McBSP%d doesn't exist\n",
  106. id + 1);
  107. return -ENODEV;
  108. }
  109. return 0;
  110. }
  111. return -ENODEV;
  112. }
  113. static void omap1_mcbsp_request(unsigned int id)
  114. {
  115. /*
  116. * On 1510, 1610 and 1710, McBSP1 and McBSP3
  117. * are DSP public peripherals.
  118. */
  119. if (id == OMAP_MCBSP1 || id == OMAP_MCBSP3) {
  120. omap_dsp_request_mem();
  121. /*
  122. * DSP external peripheral reset
  123. * FIXME: This should be moved to dsp code
  124. */
  125. __raw_writew(__raw_readw(DSP_RSTCT2) | DPS_RSTCT2_PER_EN |
  126. DSP_RSTCT2_WD_PER_EN, DSP_RSTCT2);
  127. }
  128. }
  129. static void omap1_mcbsp_free(unsigned int id)
  130. {
  131. if (id == OMAP_MCBSP1 || id == OMAP_MCBSP3)
  132. omap_dsp_release_mem();
  133. }
  134. static struct omap_mcbsp_ops omap1_mcbsp_ops = {
  135. .check = omap1_mcbsp_check,
  136. .request = omap1_mcbsp_request,
  137. .free = omap1_mcbsp_free,
  138. };
  139. #ifdef CONFIG_ARCH_OMAP730
  140. static struct omap_mcbsp_platform_data omap730_mcbsp_pdata[] = {
  141. {
  142. .virt_base = io_p2v(OMAP730_MCBSP1_BASE),
  143. .dma_rx_sync = OMAP_DMA_MCBSP1_RX,
  144. .dma_tx_sync = OMAP_DMA_MCBSP1_TX,
  145. .rx_irq = INT_730_McBSP1RX,
  146. .tx_irq = INT_730_McBSP1TX,
  147. .ops = &omap1_mcbsp_ops,
  148. },
  149. {
  150. .virt_base = io_p2v(OMAP730_MCBSP2_BASE),
  151. .dma_rx_sync = OMAP_DMA_MCBSP3_RX,
  152. .dma_tx_sync = OMAP_DMA_MCBSP3_TX,
  153. .rx_irq = INT_730_McBSP2RX,
  154. .tx_irq = INT_730_McBSP2TX,
  155. .ops = &omap1_mcbsp_ops,
  156. },
  157. };
  158. #define OMAP730_MCBSP_PDATA_SZ ARRAY_SIZE(omap730_mcbsp_pdata)
  159. #else
  160. #define omap730_mcbsp_pdata NULL
  161. #define OMAP730_MCBSP_PDATA_SZ 0
  162. #endif
  163. #ifdef CONFIG_ARCH_OMAP15XX
  164. static struct omap_mcbsp_platform_data omap15xx_mcbsp_pdata[] = {
  165. {
  166. .virt_base = OMAP1510_MCBSP1_BASE,
  167. .dma_rx_sync = OMAP_DMA_MCBSP1_RX,
  168. .dma_tx_sync = OMAP_DMA_MCBSP1_TX,
  169. .rx_irq = INT_McBSP1RX,
  170. .tx_irq = INT_McBSP1TX,
  171. .ops = &omap1_mcbsp_ops,
  172. .clk_name = "mcbsp_clk",
  173. },
  174. {
  175. .virt_base = io_p2v(OMAP1510_MCBSP2_BASE),
  176. .dma_rx_sync = OMAP_DMA_MCBSP2_RX,
  177. .dma_tx_sync = OMAP_DMA_MCBSP2_TX,
  178. .rx_irq = INT_1510_SPI_RX,
  179. .tx_irq = INT_1510_SPI_TX,
  180. .ops = &omap1_mcbsp_ops,
  181. },
  182. {
  183. .virt_base = OMAP1510_MCBSP3_BASE,
  184. .dma_rx_sync = OMAP_DMA_MCBSP3_RX,
  185. .dma_tx_sync = OMAP_DMA_MCBSP3_TX,
  186. .rx_irq = INT_McBSP3RX,
  187. .tx_irq = INT_McBSP3TX,
  188. .ops = &omap1_mcbsp_ops,
  189. .clk_name = "mcbsp_clk",
  190. },
  191. };
  192. #define OMAP15XX_MCBSP_PDATA_SZ ARRAY_SIZE(omap15xx_mcbsp_pdata)
  193. #else
  194. #define omap15xx_mcbsp_pdata NULL
  195. #define OMAP15XX_MCBSP_PDATA_SZ 0
  196. #endif
  197. #ifdef CONFIG_ARCH_OMAP16XX
  198. static struct omap_mcbsp_platform_data omap16xx_mcbsp_pdata[] = {
  199. {
  200. .virt_base = OMAP1610_MCBSP1_BASE,
  201. .dma_rx_sync = OMAP_DMA_MCBSP1_RX,
  202. .dma_tx_sync = OMAP_DMA_MCBSP1_TX,
  203. .rx_irq = INT_McBSP1RX,
  204. .tx_irq = INT_McBSP1TX,
  205. .ops = &omap1_mcbsp_ops,
  206. .clk_name = "mcbsp_clk",
  207. },
  208. {
  209. .virt_base = io_p2v(OMAP1610_MCBSP2_BASE),
  210. .dma_rx_sync = OMAP_DMA_MCBSP2_RX,
  211. .dma_tx_sync = OMAP_DMA_MCBSP2_TX,
  212. .rx_irq = INT_1610_McBSP2_RX,
  213. .tx_irq = INT_1610_McBSP2_TX,
  214. .ops = &omap1_mcbsp_ops,
  215. },
  216. {
  217. .virt_base = OMAP1610_MCBSP3_BASE,
  218. .dma_rx_sync = OMAP_DMA_MCBSP3_RX,
  219. .dma_tx_sync = OMAP_DMA_MCBSP3_TX,
  220. .rx_irq = INT_McBSP3RX,
  221. .tx_irq = INT_McBSP3TX,
  222. .ops = &omap1_mcbsp_ops,
  223. .clk_name = "mcbsp_clk",
  224. },
  225. };
  226. #define OMAP16XX_MCBSP_PDATA_SZ ARRAY_SIZE(omap16xx_mcbsp_pdata)
  227. #else
  228. #define omap16xx_mcbsp_pdata NULL
  229. #define OMAP16XX_MCBSP_PDATA_SZ 0
  230. #endif
  231. int __init omap1_mcbsp_init(void)
  232. {
  233. int i;
  234. for (i = 0; i < omap_mcbsp_clks_size; i++) {
  235. if (cpu_is_omap15xx() || cpu_is_omap16xx()) {
  236. omap_mcbsp_clk_init(&omap_mcbsp_clks[i]);
  237. clk_register(&omap_mcbsp_clks[i].clk);
  238. }
  239. }
  240. if (cpu_is_omap730())
  241. omap_mcbsp_register_board_cfg(omap730_mcbsp_pdata,
  242. OMAP730_MCBSP_PDATA_SZ);
  243. if (cpu_is_omap15xx())
  244. omap_mcbsp_register_board_cfg(omap15xx_mcbsp_pdata,
  245. OMAP15XX_MCBSP_PDATA_SZ);
  246. if (cpu_is_omap16xx())
  247. omap_mcbsp_register_board_cfg(omap16xx_mcbsp_pdata,
  248. OMAP16XX_MCBSP_PDATA_SZ);
  249. return omap_mcbsp_init();
  250. }
  251. arch_initcall(omap1_mcbsp_init);