gadget.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/delay.h>
  40. #include <linux/slab.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/io.h>
  46. #include <linux/list.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/usb/ch9.h>
  49. #include <linux/usb/gadget.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  54. /**
  55. * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
  56. * @dwc: pointer to our context structure
  57. * @mode: the mode to set (J, K SE0 NAK, Force Enable)
  58. *
  59. * Caller should take care of locking. This function will
  60. * return 0 on success or -EINVAL if wrong Test Selector
  61. * is passed
  62. */
  63. int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
  64. {
  65. u32 reg;
  66. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  67. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  68. switch (mode) {
  69. case TEST_J:
  70. case TEST_K:
  71. case TEST_SE0_NAK:
  72. case TEST_PACKET:
  73. case TEST_FORCE_EN:
  74. reg |= mode << 1;
  75. break;
  76. default:
  77. return -EINVAL;
  78. }
  79. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  80. return 0;
  81. }
  82. /**
  83. * dwc3_gadget_set_link_state - Sets USB Link to a particular State
  84. * @dwc: pointer to our context structure
  85. * @state: the state to put link into
  86. *
  87. * Caller should take care of locking. This function will
  88. * return 0 on success or -EINVAL.
  89. */
  90. int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
  91. {
  92. int retries = 100;
  93. u32 reg;
  94. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  95. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  96. /* set requested state */
  97. reg |= DWC3_DCTL_ULSTCHNGREQ(state);
  98. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  99. /* wait for a change in DSTS */
  100. while (--retries) {
  101. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  102. /* in HS, means ON */
  103. if (DWC3_DSTS_USBLNKST(reg) == state)
  104. return 0;
  105. udelay(500);
  106. }
  107. dev_vdbg(dwc->dev, "link state change request timed out\n");
  108. return -ETIMEDOUT;
  109. }
  110. /**
  111. * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
  112. * @dwc: pointer to our context structure
  113. *
  114. * This function will a best effort FIFO allocation in order
  115. * to improve FIFO usage and throughput, while still allowing
  116. * us to enable as many endpoints as possible.
  117. *
  118. * Keep in mind that this operation will be highly dependent
  119. * on the configured size for RAM1 - which contains TxFifo -,
  120. * the amount of endpoints enabled on coreConsultant tool, and
  121. * the width of the Master Bus.
  122. *
  123. * In the ideal world, we would always be able to satisfy the
  124. * following equation:
  125. *
  126. * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
  127. * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
  128. *
  129. * Unfortunately, due to many variables that's not always the case.
  130. */
  131. int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
  132. {
  133. int last_fifo_depth = 0;
  134. int ram1_depth;
  135. int fifo_size;
  136. int mdwidth;
  137. int num;
  138. if (!dwc->needs_fifo_resize)
  139. return 0;
  140. ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
  141. mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
  142. /* MDWIDTH is represented in bits, we need it in bytes */
  143. mdwidth >>= 3;
  144. /*
  145. * FIXME For now we will only allocate 1 wMaxPacketSize space
  146. * for each enabled endpoint, later patches will come to
  147. * improve this algorithm so that we better use the internal
  148. * FIFO space
  149. */
  150. for (num = 0; num < DWC3_ENDPOINTS_NUM; num++) {
  151. struct dwc3_ep *dep = dwc->eps[num];
  152. int fifo_number = dep->number >> 1;
  153. int mult = 1;
  154. int tmp;
  155. if (!(dep->number & 1))
  156. continue;
  157. if (!(dep->flags & DWC3_EP_ENABLED))
  158. continue;
  159. if (usb_endpoint_xfer_bulk(dep->desc)
  160. || usb_endpoint_xfer_isoc(dep->desc))
  161. mult = 3;
  162. /*
  163. * REVISIT: the following assumes we will always have enough
  164. * space available on the FIFO RAM for all possible use cases.
  165. * Make sure that's true somehow and change FIFO allocation
  166. * accordingly.
  167. *
  168. * If we have Bulk or Isochronous endpoints, we want
  169. * them to be able to be very, very fast. So we're giving
  170. * those endpoints a fifo_size which is enough for 3 full
  171. * packets
  172. */
  173. tmp = mult * (dep->endpoint.maxpacket + mdwidth);
  174. tmp += mdwidth;
  175. fifo_size = DIV_ROUND_UP(tmp, mdwidth);
  176. fifo_size |= (last_fifo_depth << 16);
  177. dev_vdbg(dwc->dev, "%s: Fifo Addr %04x Size %d\n",
  178. dep->name, last_fifo_depth, fifo_size & 0xffff);
  179. dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(fifo_number),
  180. fifo_size);
  181. last_fifo_depth += (fifo_size & 0xffff);
  182. }
  183. return 0;
  184. }
  185. void dwc3_map_buffer_to_dma(struct dwc3_request *req)
  186. {
  187. struct dwc3 *dwc = req->dep->dwc;
  188. if (req->request.length == 0) {
  189. /* req->request.dma = dwc->setup_buf_addr; */
  190. return;
  191. }
  192. if (req->request.num_sgs) {
  193. int mapped;
  194. mapped = dma_map_sg(dwc->dev, req->request.sg,
  195. req->request.num_sgs,
  196. req->direction ? DMA_TO_DEVICE
  197. : DMA_FROM_DEVICE);
  198. if (mapped < 0) {
  199. dev_err(dwc->dev, "failed to map SGs\n");
  200. return;
  201. }
  202. req->request.num_mapped_sgs = mapped;
  203. return;
  204. }
  205. if (req->request.dma == DMA_ADDR_INVALID) {
  206. req->request.dma = dma_map_single(dwc->dev, req->request.buf,
  207. req->request.length, req->direction
  208. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  209. req->mapped = true;
  210. }
  211. }
  212. void dwc3_unmap_buffer_from_dma(struct dwc3_request *req)
  213. {
  214. struct dwc3 *dwc = req->dep->dwc;
  215. if (req->request.length == 0) {
  216. req->request.dma = DMA_ADDR_INVALID;
  217. return;
  218. }
  219. if (req->request.num_mapped_sgs) {
  220. req->request.dma = DMA_ADDR_INVALID;
  221. dma_unmap_sg(dwc->dev, req->request.sg,
  222. req->request.num_mapped_sgs,
  223. req->direction ? DMA_TO_DEVICE
  224. : DMA_FROM_DEVICE);
  225. req->request.num_mapped_sgs = 0;
  226. return;
  227. }
  228. if (req->mapped) {
  229. dma_unmap_single(dwc->dev, req->request.dma,
  230. req->request.length, req->direction
  231. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  232. req->mapped = 0;
  233. req->request.dma = DMA_ADDR_INVALID;
  234. }
  235. }
  236. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  237. int status)
  238. {
  239. struct dwc3 *dwc = dep->dwc;
  240. if (req->queued) {
  241. if (req->request.num_mapped_sgs)
  242. dep->busy_slot += req->request.num_mapped_sgs;
  243. else
  244. dep->busy_slot++;
  245. /*
  246. * Skip LINK TRB. We can't use req->trb and check for
  247. * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
  248. * completed (not the LINK TRB).
  249. */
  250. if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  251. usb_endpoint_xfer_isoc(dep->desc))
  252. dep->busy_slot++;
  253. }
  254. list_del(&req->list);
  255. req->trb = NULL;
  256. if (req->request.status == -EINPROGRESS)
  257. req->request.status = status;
  258. dwc3_unmap_buffer_from_dma(req);
  259. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  260. req, dep->name, req->request.actual,
  261. req->request.length, status);
  262. spin_unlock(&dwc->lock);
  263. req->request.complete(&req->dep->endpoint, &req->request);
  264. spin_lock(&dwc->lock);
  265. }
  266. static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
  267. {
  268. switch (cmd) {
  269. case DWC3_DEPCMD_DEPSTARTCFG:
  270. return "Start New Configuration";
  271. case DWC3_DEPCMD_ENDTRANSFER:
  272. return "End Transfer";
  273. case DWC3_DEPCMD_UPDATETRANSFER:
  274. return "Update Transfer";
  275. case DWC3_DEPCMD_STARTTRANSFER:
  276. return "Start Transfer";
  277. case DWC3_DEPCMD_CLEARSTALL:
  278. return "Clear Stall";
  279. case DWC3_DEPCMD_SETSTALL:
  280. return "Set Stall";
  281. case DWC3_DEPCMD_GETSEQNUMBER:
  282. return "Get Data Sequence Number";
  283. case DWC3_DEPCMD_SETTRANSFRESOURCE:
  284. return "Set Endpoint Transfer Resource";
  285. case DWC3_DEPCMD_SETEPCONFIG:
  286. return "Set Endpoint Configuration";
  287. default:
  288. return "UNKNOWN command";
  289. }
  290. }
  291. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  292. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  293. {
  294. struct dwc3_ep *dep = dwc->eps[ep];
  295. u32 timeout = 500;
  296. u32 reg;
  297. dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
  298. dep->name,
  299. dwc3_gadget_ep_cmd_string(cmd), params->param0,
  300. params->param1, params->param2);
  301. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
  302. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
  303. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
  304. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  305. do {
  306. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  307. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  308. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  309. DWC3_DEPCMD_STATUS(reg));
  310. return 0;
  311. }
  312. /*
  313. * We can't sleep here, because it is also called from
  314. * interrupt context.
  315. */
  316. timeout--;
  317. if (!timeout)
  318. return -ETIMEDOUT;
  319. udelay(1);
  320. } while (1);
  321. }
  322. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  323. struct dwc3_trb *trb)
  324. {
  325. u32 offset = (char *) trb - (char *) dep->trb_pool;
  326. return dep->trb_pool_dma + offset;
  327. }
  328. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  329. {
  330. struct dwc3 *dwc = dep->dwc;
  331. if (dep->trb_pool)
  332. return 0;
  333. if (dep->number == 0 || dep->number == 1)
  334. return 0;
  335. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  336. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  337. &dep->trb_pool_dma, GFP_KERNEL);
  338. if (!dep->trb_pool) {
  339. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  340. dep->name);
  341. return -ENOMEM;
  342. }
  343. return 0;
  344. }
  345. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  346. {
  347. struct dwc3 *dwc = dep->dwc;
  348. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  349. dep->trb_pool, dep->trb_pool_dma);
  350. dep->trb_pool = NULL;
  351. dep->trb_pool_dma = 0;
  352. }
  353. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  354. {
  355. struct dwc3_gadget_ep_cmd_params params;
  356. u32 cmd;
  357. memset(&params, 0x00, sizeof(params));
  358. if (dep->number != 1) {
  359. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  360. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  361. if (dep->number > 1) {
  362. if (dwc->start_config_issued)
  363. return 0;
  364. dwc->start_config_issued = true;
  365. cmd |= DWC3_DEPCMD_PARAM(2);
  366. }
  367. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  368. }
  369. return 0;
  370. }
  371. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  372. const struct usb_endpoint_descriptor *desc,
  373. const struct usb_ss_ep_comp_descriptor *comp_desc)
  374. {
  375. struct dwc3_gadget_ep_cmd_params params;
  376. memset(&params, 0x00, sizeof(params));
  377. params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
  378. | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc))
  379. | DWC3_DEPCFG_BURST_SIZE(dep->endpoint.maxburst);
  380. params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
  381. | DWC3_DEPCFG_XFER_NOT_READY_EN;
  382. if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
  383. params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
  384. | DWC3_DEPCFG_STREAM_EVENT_EN;
  385. dep->stream_capable = true;
  386. }
  387. if (usb_endpoint_xfer_isoc(desc))
  388. params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
  389. /*
  390. * We are doing 1:1 mapping for endpoints, meaning
  391. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  392. * so on. We consider the direction bit as part of the physical
  393. * endpoint number. So USB endpoint 0x81 is 0x03.
  394. */
  395. params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
  396. /*
  397. * We must use the lower 16 TX FIFOs even though
  398. * HW might have more
  399. */
  400. if (dep->direction)
  401. params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
  402. if (desc->bInterval) {
  403. params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
  404. dep->interval = 1 << (desc->bInterval - 1);
  405. }
  406. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  407. DWC3_DEPCMD_SETEPCONFIG, &params);
  408. }
  409. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  410. {
  411. struct dwc3_gadget_ep_cmd_params params;
  412. memset(&params, 0x00, sizeof(params));
  413. params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
  414. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  415. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  416. }
  417. /**
  418. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  419. * @dep: endpoint to be initialized
  420. * @desc: USB Endpoint Descriptor
  421. *
  422. * Caller should take care of locking
  423. */
  424. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  425. const struct usb_endpoint_descriptor *desc,
  426. const struct usb_ss_ep_comp_descriptor *comp_desc)
  427. {
  428. struct dwc3 *dwc = dep->dwc;
  429. u32 reg;
  430. int ret = -ENOMEM;
  431. if (!(dep->flags & DWC3_EP_ENABLED)) {
  432. ret = dwc3_gadget_start_config(dwc, dep);
  433. if (ret)
  434. return ret;
  435. }
  436. ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc);
  437. if (ret)
  438. return ret;
  439. if (!(dep->flags & DWC3_EP_ENABLED)) {
  440. struct dwc3_trb *trb_st_hw;
  441. struct dwc3_trb *trb_link;
  442. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  443. if (ret)
  444. return ret;
  445. dep->desc = desc;
  446. dep->comp_desc = comp_desc;
  447. dep->type = usb_endpoint_type(desc);
  448. dep->flags |= DWC3_EP_ENABLED;
  449. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  450. reg |= DWC3_DALEPENA_EP(dep->number);
  451. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  452. if (!usb_endpoint_xfer_isoc(desc))
  453. return 0;
  454. memset(&trb_link, 0, sizeof(trb_link));
  455. /* Link TRB for ISOC. The HWO bit is never reset */
  456. trb_st_hw = &dep->trb_pool[0];
  457. trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
  458. trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  459. trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  460. trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
  461. trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
  462. }
  463. return 0;
  464. }
  465. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
  466. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  467. {
  468. struct dwc3_request *req;
  469. if (!list_empty(&dep->req_queued))
  470. dwc3_stop_active_transfer(dwc, dep->number);
  471. while (!list_empty(&dep->request_list)) {
  472. req = next_request(&dep->request_list);
  473. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  474. }
  475. }
  476. /**
  477. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  478. * @dep: the endpoint to disable
  479. *
  480. * This function also removes requests which are currently processed ny the
  481. * hardware and those which are not yet scheduled.
  482. * Caller should take care of locking.
  483. */
  484. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  485. {
  486. struct dwc3 *dwc = dep->dwc;
  487. u32 reg;
  488. dwc3_remove_requests(dwc, dep);
  489. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  490. reg &= ~DWC3_DALEPENA_EP(dep->number);
  491. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  492. dep->stream_capable = false;
  493. dep->desc = NULL;
  494. dep->comp_desc = NULL;
  495. dep->type = 0;
  496. dep->flags = 0;
  497. return 0;
  498. }
  499. /* -------------------------------------------------------------------------- */
  500. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  501. const struct usb_endpoint_descriptor *desc)
  502. {
  503. return -EINVAL;
  504. }
  505. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  506. {
  507. return -EINVAL;
  508. }
  509. /* -------------------------------------------------------------------------- */
  510. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  511. const struct usb_endpoint_descriptor *desc)
  512. {
  513. struct dwc3_ep *dep;
  514. struct dwc3 *dwc;
  515. unsigned long flags;
  516. int ret;
  517. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  518. pr_debug("dwc3: invalid parameters\n");
  519. return -EINVAL;
  520. }
  521. if (!desc->wMaxPacketSize) {
  522. pr_debug("dwc3: missing wMaxPacketSize\n");
  523. return -EINVAL;
  524. }
  525. dep = to_dwc3_ep(ep);
  526. dwc = dep->dwc;
  527. switch (usb_endpoint_type(desc)) {
  528. case USB_ENDPOINT_XFER_CONTROL:
  529. strncat(dep->name, "-control", sizeof(dep->name));
  530. break;
  531. case USB_ENDPOINT_XFER_ISOC:
  532. strncat(dep->name, "-isoc", sizeof(dep->name));
  533. break;
  534. case USB_ENDPOINT_XFER_BULK:
  535. strncat(dep->name, "-bulk", sizeof(dep->name));
  536. break;
  537. case USB_ENDPOINT_XFER_INT:
  538. strncat(dep->name, "-int", sizeof(dep->name));
  539. break;
  540. default:
  541. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  542. }
  543. if (dep->flags & DWC3_EP_ENABLED) {
  544. dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
  545. dep->name);
  546. return 0;
  547. }
  548. dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
  549. spin_lock_irqsave(&dwc->lock, flags);
  550. ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc);
  551. spin_unlock_irqrestore(&dwc->lock, flags);
  552. return ret;
  553. }
  554. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  555. {
  556. struct dwc3_ep *dep;
  557. struct dwc3 *dwc;
  558. unsigned long flags;
  559. int ret;
  560. if (!ep) {
  561. pr_debug("dwc3: invalid parameters\n");
  562. return -EINVAL;
  563. }
  564. dep = to_dwc3_ep(ep);
  565. dwc = dep->dwc;
  566. if (!(dep->flags & DWC3_EP_ENABLED)) {
  567. dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
  568. dep->name);
  569. return 0;
  570. }
  571. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  572. dep->number >> 1,
  573. (dep->number & 1) ? "in" : "out");
  574. spin_lock_irqsave(&dwc->lock, flags);
  575. ret = __dwc3_gadget_ep_disable(dep);
  576. spin_unlock_irqrestore(&dwc->lock, flags);
  577. return ret;
  578. }
  579. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  580. gfp_t gfp_flags)
  581. {
  582. struct dwc3_request *req;
  583. struct dwc3_ep *dep = to_dwc3_ep(ep);
  584. struct dwc3 *dwc = dep->dwc;
  585. req = kzalloc(sizeof(*req), gfp_flags);
  586. if (!req) {
  587. dev_err(dwc->dev, "not enough memory\n");
  588. return NULL;
  589. }
  590. req->epnum = dep->number;
  591. req->dep = dep;
  592. req->request.dma = DMA_ADDR_INVALID;
  593. return &req->request;
  594. }
  595. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  596. struct usb_request *request)
  597. {
  598. struct dwc3_request *req = to_dwc3_request(request);
  599. kfree(req);
  600. }
  601. /**
  602. * dwc3_prepare_one_trb - setup one TRB from one request
  603. * @dep: endpoint for which this request is prepared
  604. * @req: dwc3_request pointer
  605. */
  606. static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
  607. struct dwc3_request *req, dma_addr_t dma,
  608. unsigned length, unsigned last, unsigned chain)
  609. {
  610. struct dwc3 *dwc = dep->dwc;
  611. struct dwc3_trb *trb;
  612. unsigned int cur_slot;
  613. dev_vdbg(dwc->dev, "%s: req %p dma %08llx length %d%s%s\n",
  614. dep->name, req, (unsigned long long) dma,
  615. length, last ? " last" : "",
  616. chain ? " chain" : "");
  617. trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  618. cur_slot = dep->free_slot;
  619. dep->free_slot++;
  620. /* Skip the LINK-TRB on ISOC */
  621. if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  622. usb_endpoint_xfer_isoc(dep->desc))
  623. return;
  624. if (!req->trb) {
  625. dwc3_gadget_move_request_queued(req);
  626. req->trb = trb;
  627. req->trb_dma = dwc3_trb_dma_offset(dep, trb);
  628. }
  629. trb->size = DWC3_TRB_SIZE_LENGTH(length);
  630. trb->bpl = lower_32_bits(dma);
  631. trb->bph = upper_32_bits(dma);
  632. switch (usb_endpoint_type(dep->desc)) {
  633. case USB_ENDPOINT_XFER_CONTROL:
  634. trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
  635. break;
  636. case USB_ENDPOINT_XFER_ISOC:
  637. trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  638. /* IOC every DWC3_TRB_NUM / 4 so we can refill */
  639. if (!(cur_slot % (DWC3_TRB_NUM / 4)))
  640. trb->ctrl |= DWC3_TRB_CTRL_IOC;
  641. break;
  642. case USB_ENDPOINT_XFER_BULK:
  643. case USB_ENDPOINT_XFER_INT:
  644. trb->ctrl = DWC3_TRBCTL_NORMAL;
  645. break;
  646. default:
  647. /*
  648. * This is only possible with faulty memory because we
  649. * checked it already :)
  650. */
  651. BUG();
  652. }
  653. if (usb_endpoint_xfer_isoc(dep->desc)) {
  654. trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
  655. trb->ctrl |= DWC3_TRB_CTRL_CSP;
  656. } else {
  657. if (chain)
  658. trb->ctrl |= DWC3_TRB_CTRL_CHN;
  659. if (last)
  660. trb->ctrl |= DWC3_TRB_CTRL_LST;
  661. }
  662. if (usb_endpoint_xfer_bulk(dep->desc) && dep->stream_capable)
  663. trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
  664. trb->ctrl |= DWC3_TRB_CTRL_HWO;
  665. }
  666. /*
  667. * dwc3_prepare_trbs - setup TRBs from requests
  668. * @dep: endpoint for which requests are being prepared
  669. * @starting: true if the endpoint is idle and no requests are queued.
  670. *
  671. * The function goes through the requests list and sets up TRBs for the
  672. * transfers. The function returns once there are no more TRBs available or
  673. * it runs out of requests.
  674. */
  675. static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
  676. {
  677. struct dwc3_request *req, *n;
  678. u32 trbs_left;
  679. unsigned int last_one = 0;
  680. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  681. /* the first request must not be queued */
  682. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  683. /*
  684. * If busy & slot are equal than it is either full or empty. If we are
  685. * starting to process requests then we are empty. Otherwise we are
  686. * full and don't do anything
  687. */
  688. if (!trbs_left) {
  689. if (!starting)
  690. return;
  691. trbs_left = DWC3_TRB_NUM;
  692. /*
  693. * In case we start from scratch, we queue the ISOC requests
  694. * starting from slot 1. This is done because we use ring
  695. * buffer and have no LST bit to stop us. Instead, we place
  696. * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
  697. * after the first request so we start at slot 1 and have
  698. * 7 requests proceed before we hit the first IOC.
  699. * Other transfer types don't use the ring buffer and are
  700. * processed from the first TRB until the last one. Since we
  701. * don't wrap around we have to start at the beginning.
  702. */
  703. if (usb_endpoint_xfer_isoc(dep->desc)) {
  704. dep->busy_slot = 1;
  705. dep->free_slot = 1;
  706. } else {
  707. dep->busy_slot = 0;
  708. dep->free_slot = 0;
  709. }
  710. }
  711. /* The last TRB is a link TRB, not used for xfer */
  712. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->desc))
  713. return;
  714. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  715. unsigned length;
  716. dma_addr_t dma;
  717. if (req->request.num_mapped_sgs > 0) {
  718. struct usb_request *request = &req->request;
  719. struct scatterlist *sg = request->sg;
  720. struct scatterlist *s;
  721. int i;
  722. for_each_sg(sg, s, request->num_mapped_sgs, i) {
  723. unsigned chain = true;
  724. length = sg_dma_len(s);
  725. dma = sg_dma_address(s);
  726. if (i == (request->num_mapped_sgs - 1) ||
  727. sg_is_last(s)) {
  728. last_one = true;
  729. chain = false;
  730. }
  731. trbs_left--;
  732. if (!trbs_left)
  733. last_one = true;
  734. if (last_one)
  735. chain = false;
  736. dwc3_prepare_one_trb(dep, req, dma, length,
  737. last_one, chain);
  738. if (last_one)
  739. break;
  740. }
  741. } else {
  742. dma = req->request.dma;
  743. length = req->request.length;
  744. trbs_left--;
  745. if (!trbs_left)
  746. last_one = 1;
  747. /* Is this the last request? */
  748. if (list_is_last(&req->list, &dep->request_list))
  749. last_one = 1;
  750. dwc3_prepare_one_trb(dep, req, dma, length,
  751. last_one, false);
  752. if (last_one)
  753. break;
  754. }
  755. }
  756. }
  757. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  758. int start_new)
  759. {
  760. struct dwc3_gadget_ep_cmd_params params;
  761. struct dwc3_request *req;
  762. struct dwc3 *dwc = dep->dwc;
  763. int ret;
  764. u32 cmd;
  765. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  766. dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
  767. return -EBUSY;
  768. }
  769. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  770. /*
  771. * If we are getting here after a short-out-packet we don't enqueue any
  772. * new requests as we try to set the IOC bit only on the last request.
  773. */
  774. if (start_new) {
  775. if (list_empty(&dep->req_queued))
  776. dwc3_prepare_trbs(dep, start_new);
  777. /* req points to the first request which will be sent */
  778. req = next_request(&dep->req_queued);
  779. } else {
  780. dwc3_prepare_trbs(dep, start_new);
  781. /*
  782. * req points to the first request where HWO changed from 0 to 1
  783. */
  784. req = next_request(&dep->req_queued);
  785. }
  786. if (!req) {
  787. dep->flags |= DWC3_EP_PENDING_REQUEST;
  788. return 0;
  789. }
  790. memset(&params, 0, sizeof(params));
  791. params.param0 = upper_32_bits(req->trb_dma);
  792. params.param1 = lower_32_bits(req->trb_dma);
  793. if (start_new)
  794. cmd = DWC3_DEPCMD_STARTTRANSFER;
  795. else
  796. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  797. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  798. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  799. if (ret < 0) {
  800. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  801. /*
  802. * FIXME we need to iterate over the list of requests
  803. * here and stop, unmap, free and del each of the linked
  804. * requests instead of what we do now.
  805. */
  806. dwc3_unmap_buffer_from_dma(req);
  807. list_del(&req->list);
  808. return ret;
  809. }
  810. dep->flags |= DWC3_EP_BUSY;
  811. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  812. dep->number);
  813. WARN_ON_ONCE(!dep->res_trans_idx);
  814. return 0;
  815. }
  816. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  817. {
  818. req->request.actual = 0;
  819. req->request.status = -EINPROGRESS;
  820. req->direction = dep->direction;
  821. req->epnum = dep->number;
  822. /*
  823. * We only add to our list of requests now and
  824. * start consuming the list once we get XferNotReady
  825. * IRQ.
  826. *
  827. * That way, we avoid doing anything that we don't need
  828. * to do now and defer it until the point we receive a
  829. * particular token from the Host side.
  830. *
  831. * This will also avoid Host cancelling URBs due to too
  832. * many NAKs.
  833. */
  834. dwc3_map_buffer_to_dma(req);
  835. list_add_tail(&req->list, &dep->request_list);
  836. /*
  837. * There is one special case: XferNotReady with
  838. * empty list of requests. We need to kick the
  839. * transfer here in that situation, otherwise
  840. * we will be NAKing forever.
  841. *
  842. * If we get XferNotReady before gadget driver
  843. * has a chance to queue a request, we will ACK
  844. * the IRQ but won't be able to receive the data
  845. * until the next request is queued. The following
  846. * code is handling exactly that.
  847. */
  848. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  849. int ret;
  850. int start_trans;
  851. start_trans = 1;
  852. if (usb_endpoint_xfer_isoc(dep->desc) &&
  853. (dep->flags & DWC3_EP_BUSY))
  854. start_trans = 0;
  855. ret = __dwc3_gadget_kick_transfer(dep, 0, start_trans);
  856. if (ret && ret != -EBUSY) {
  857. struct dwc3 *dwc = dep->dwc;
  858. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  859. dep->name);
  860. }
  861. };
  862. return 0;
  863. }
  864. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  865. gfp_t gfp_flags)
  866. {
  867. struct dwc3_request *req = to_dwc3_request(request);
  868. struct dwc3_ep *dep = to_dwc3_ep(ep);
  869. struct dwc3 *dwc = dep->dwc;
  870. unsigned long flags;
  871. int ret;
  872. if (!dep->desc) {
  873. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  874. request, ep->name);
  875. return -ESHUTDOWN;
  876. }
  877. dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
  878. request, ep->name, request->length);
  879. spin_lock_irqsave(&dwc->lock, flags);
  880. ret = __dwc3_gadget_ep_queue(dep, req);
  881. spin_unlock_irqrestore(&dwc->lock, flags);
  882. return ret;
  883. }
  884. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  885. struct usb_request *request)
  886. {
  887. struct dwc3_request *req = to_dwc3_request(request);
  888. struct dwc3_request *r = NULL;
  889. struct dwc3_ep *dep = to_dwc3_ep(ep);
  890. struct dwc3 *dwc = dep->dwc;
  891. unsigned long flags;
  892. int ret = 0;
  893. spin_lock_irqsave(&dwc->lock, flags);
  894. list_for_each_entry(r, &dep->request_list, list) {
  895. if (r == req)
  896. break;
  897. }
  898. if (r != req) {
  899. list_for_each_entry(r, &dep->req_queued, list) {
  900. if (r == req)
  901. break;
  902. }
  903. if (r == req) {
  904. /* wait until it is processed */
  905. dwc3_stop_active_transfer(dwc, dep->number);
  906. goto out0;
  907. }
  908. dev_err(dwc->dev, "request %p was not queued to %s\n",
  909. request, ep->name);
  910. ret = -EINVAL;
  911. goto out0;
  912. }
  913. /* giveback the request */
  914. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  915. out0:
  916. spin_unlock_irqrestore(&dwc->lock, flags);
  917. return ret;
  918. }
  919. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
  920. {
  921. struct dwc3_gadget_ep_cmd_params params;
  922. struct dwc3 *dwc = dep->dwc;
  923. int ret;
  924. memset(&params, 0x00, sizeof(params));
  925. if (value) {
  926. if (dep->number == 0 || dep->number == 1) {
  927. /*
  928. * Whenever EP0 is stalled, we will restart
  929. * the state machine, thus moving back to
  930. * Setup Phase
  931. */
  932. dwc->ep0state = EP0_SETUP_PHASE;
  933. }
  934. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  935. DWC3_DEPCMD_SETSTALL, &params);
  936. if (ret)
  937. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  938. value ? "set" : "clear",
  939. dep->name);
  940. else
  941. dep->flags |= DWC3_EP_STALL;
  942. } else {
  943. if (dep->flags & DWC3_EP_WEDGE)
  944. return 0;
  945. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  946. DWC3_DEPCMD_CLEARSTALL, &params);
  947. if (ret)
  948. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  949. value ? "set" : "clear",
  950. dep->name);
  951. else
  952. dep->flags &= ~DWC3_EP_STALL;
  953. }
  954. return ret;
  955. }
  956. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  957. {
  958. struct dwc3_ep *dep = to_dwc3_ep(ep);
  959. struct dwc3 *dwc = dep->dwc;
  960. unsigned long flags;
  961. int ret;
  962. spin_lock_irqsave(&dwc->lock, flags);
  963. if (usb_endpoint_xfer_isoc(dep->desc)) {
  964. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  965. ret = -EINVAL;
  966. goto out;
  967. }
  968. ret = __dwc3_gadget_ep_set_halt(dep, value);
  969. out:
  970. spin_unlock_irqrestore(&dwc->lock, flags);
  971. return ret;
  972. }
  973. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  974. {
  975. struct dwc3_ep *dep = to_dwc3_ep(ep);
  976. dep->flags |= DWC3_EP_WEDGE;
  977. return dwc3_gadget_ep_set_halt(ep, 1);
  978. }
  979. /* -------------------------------------------------------------------------- */
  980. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  981. .bLength = USB_DT_ENDPOINT_SIZE,
  982. .bDescriptorType = USB_DT_ENDPOINT,
  983. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  984. };
  985. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  986. .enable = dwc3_gadget_ep0_enable,
  987. .disable = dwc3_gadget_ep0_disable,
  988. .alloc_request = dwc3_gadget_ep_alloc_request,
  989. .free_request = dwc3_gadget_ep_free_request,
  990. .queue = dwc3_gadget_ep0_queue,
  991. .dequeue = dwc3_gadget_ep_dequeue,
  992. .set_halt = dwc3_gadget_ep_set_halt,
  993. .set_wedge = dwc3_gadget_ep_set_wedge,
  994. };
  995. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  996. .enable = dwc3_gadget_ep_enable,
  997. .disable = dwc3_gadget_ep_disable,
  998. .alloc_request = dwc3_gadget_ep_alloc_request,
  999. .free_request = dwc3_gadget_ep_free_request,
  1000. .queue = dwc3_gadget_ep_queue,
  1001. .dequeue = dwc3_gadget_ep_dequeue,
  1002. .set_halt = dwc3_gadget_ep_set_halt,
  1003. .set_wedge = dwc3_gadget_ep_set_wedge,
  1004. };
  1005. /* -------------------------------------------------------------------------- */
  1006. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  1007. {
  1008. struct dwc3 *dwc = gadget_to_dwc(g);
  1009. u32 reg;
  1010. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1011. return DWC3_DSTS_SOFFN(reg);
  1012. }
  1013. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  1014. {
  1015. struct dwc3 *dwc = gadget_to_dwc(g);
  1016. unsigned long timeout;
  1017. unsigned long flags;
  1018. u32 reg;
  1019. int ret = 0;
  1020. u8 link_state;
  1021. u8 speed;
  1022. spin_lock_irqsave(&dwc->lock, flags);
  1023. /*
  1024. * According to the Databook Remote wakeup request should
  1025. * be issued only when the device is in early suspend state.
  1026. *
  1027. * We can check that via USB Link State bits in DSTS register.
  1028. */
  1029. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1030. speed = reg & DWC3_DSTS_CONNECTSPD;
  1031. if (speed == DWC3_DSTS_SUPERSPEED) {
  1032. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  1033. ret = -EINVAL;
  1034. goto out;
  1035. }
  1036. link_state = DWC3_DSTS_USBLNKST(reg);
  1037. switch (link_state) {
  1038. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  1039. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  1040. break;
  1041. default:
  1042. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  1043. link_state);
  1044. ret = -EINVAL;
  1045. goto out;
  1046. }
  1047. ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
  1048. if (ret < 0) {
  1049. dev_err(dwc->dev, "failed to put link in Recovery\n");
  1050. goto out;
  1051. }
  1052. /* write zeroes to Link Change Request */
  1053. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  1054. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1055. /* poll until Link State changes to ON */
  1056. timeout = jiffies + msecs_to_jiffies(100);
  1057. while (!time_after(jiffies, timeout)) {
  1058. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1059. /* in HS, means ON */
  1060. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  1061. break;
  1062. }
  1063. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  1064. dev_err(dwc->dev, "failed to send remote wakeup\n");
  1065. ret = -EINVAL;
  1066. }
  1067. out:
  1068. spin_unlock_irqrestore(&dwc->lock, flags);
  1069. return ret;
  1070. }
  1071. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  1072. int is_selfpowered)
  1073. {
  1074. struct dwc3 *dwc = gadget_to_dwc(g);
  1075. dwc->is_selfpowered = !!is_selfpowered;
  1076. return 0;
  1077. }
  1078. static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
  1079. {
  1080. u32 reg;
  1081. u32 timeout = 500;
  1082. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1083. if (is_on) {
  1084. reg &= ~DWC3_DCTL_TRGTULST_MASK;
  1085. reg |= (DWC3_DCTL_RUN_STOP
  1086. | DWC3_DCTL_TRGTULST_RX_DET);
  1087. } else {
  1088. reg &= ~DWC3_DCTL_RUN_STOP;
  1089. }
  1090. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1091. do {
  1092. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1093. if (is_on) {
  1094. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  1095. break;
  1096. } else {
  1097. if (reg & DWC3_DSTS_DEVCTRLHLT)
  1098. break;
  1099. }
  1100. timeout--;
  1101. if (!timeout)
  1102. break;
  1103. udelay(1);
  1104. } while (1);
  1105. dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
  1106. dwc->gadget_driver
  1107. ? dwc->gadget_driver->function : "no-function",
  1108. is_on ? "connect" : "disconnect");
  1109. }
  1110. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  1111. {
  1112. struct dwc3 *dwc = gadget_to_dwc(g);
  1113. unsigned long flags;
  1114. is_on = !!is_on;
  1115. spin_lock_irqsave(&dwc->lock, flags);
  1116. dwc3_gadget_run_stop(dwc, is_on);
  1117. spin_unlock_irqrestore(&dwc->lock, flags);
  1118. return 0;
  1119. }
  1120. static int dwc3_gadget_start(struct usb_gadget *g,
  1121. struct usb_gadget_driver *driver)
  1122. {
  1123. struct dwc3 *dwc = gadget_to_dwc(g);
  1124. struct dwc3_ep *dep;
  1125. unsigned long flags;
  1126. int ret = 0;
  1127. u32 reg;
  1128. spin_lock_irqsave(&dwc->lock, flags);
  1129. if (dwc->gadget_driver) {
  1130. dev_err(dwc->dev, "%s is already bound to %s\n",
  1131. dwc->gadget.name,
  1132. dwc->gadget_driver->driver.name);
  1133. ret = -EBUSY;
  1134. goto err0;
  1135. }
  1136. dwc->gadget_driver = driver;
  1137. dwc->gadget.dev.driver = &driver->driver;
  1138. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1139. reg &= ~(DWC3_DCFG_SPEED_MASK);
  1140. reg |= dwc->maximum_speed;
  1141. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1142. dwc->start_config_issued = false;
  1143. /* Start with SuperSpeed Default */
  1144. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1145. dep = dwc->eps[0];
  1146. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1147. if (ret) {
  1148. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1149. goto err0;
  1150. }
  1151. dep = dwc->eps[1];
  1152. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1153. if (ret) {
  1154. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1155. goto err1;
  1156. }
  1157. /* begin to receive SETUP packets */
  1158. dwc->ep0state = EP0_SETUP_PHASE;
  1159. dwc3_ep0_out_start(dwc);
  1160. spin_unlock_irqrestore(&dwc->lock, flags);
  1161. return 0;
  1162. err1:
  1163. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1164. err0:
  1165. spin_unlock_irqrestore(&dwc->lock, flags);
  1166. return ret;
  1167. }
  1168. static int dwc3_gadget_stop(struct usb_gadget *g,
  1169. struct usb_gadget_driver *driver)
  1170. {
  1171. struct dwc3 *dwc = gadget_to_dwc(g);
  1172. unsigned long flags;
  1173. spin_lock_irqsave(&dwc->lock, flags);
  1174. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1175. __dwc3_gadget_ep_disable(dwc->eps[1]);
  1176. dwc->gadget_driver = NULL;
  1177. dwc->gadget.dev.driver = NULL;
  1178. spin_unlock_irqrestore(&dwc->lock, flags);
  1179. return 0;
  1180. }
  1181. static const struct usb_gadget_ops dwc3_gadget_ops = {
  1182. .get_frame = dwc3_gadget_get_frame,
  1183. .wakeup = dwc3_gadget_wakeup,
  1184. .set_selfpowered = dwc3_gadget_set_selfpowered,
  1185. .pullup = dwc3_gadget_pullup,
  1186. .udc_start = dwc3_gadget_start,
  1187. .udc_stop = dwc3_gadget_stop,
  1188. };
  1189. /* -------------------------------------------------------------------------- */
  1190. static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  1191. {
  1192. struct dwc3_ep *dep;
  1193. u8 epnum;
  1194. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1195. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1196. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1197. if (!dep) {
  1198. dev_err(dwc->dev, "can't allocate endpoint %d\n",
  1199. epnum);
  1200. return -ENOMEM;
  1201. }
  1202. dep->dwc = dwc;
  1203. dep->number = epnum;
  1204. dwc->eps[epnum] = dep;
  1205. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1206. (epnum & 1) ? "in" : "out");
  1207. dep->endpoint.name = dep->name;
  1208. dep->direction = (epnum & 1);
  1209. if (epnum == 0 || epnum == 1) {
  1210. dep->endpoint.maxpacket = 512;
  1211. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1212. if (!epnum)
  1213. dwc->gadget.ep0 = &dep->endpoint;
  1214. } else {
  1215. int ret;
  1216. dep->endpoint.maxpacket = 1024;
  1217. dep->endpoint.max_streams = 15;
  1218. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1219. list_add_tail(&dep->endpoint.ep_list,
  1220. &dwc->gadget.ep_list);
  1221. ret = dwc3_alloc_trb_pool(dep);
  1222. if (ret)
  1223. return ret;
  1224. }
  1225. INIT_LIST_HEAD(&dep->request_list);
  1226. INIT_LIST_HEAD(&dep->req_queued);
  1227. }
  1228. return 0;
  1229. }
  1230. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1231. {
  1232. struct dwc3_ep *dep;
  1233. u8 epnum;
  1234. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1235. dep = dwc->eps[epnum];
  1236. dwc3_free_trb_pool(dep);
  1237. if (epnum != 0 && epnum != 1)
  1238. list_del(&dep->endpoint.ep_list);
  1239. kfree(dep);
  1240. }
  1241. }
  1242. static void dwc3_gadget_release(struct device *dev)
  1243. {
  1244. dev_dbg(dev, "%s\n", __func__);
  1245. }
  1246. /* -------------------------------------------------------------------------- */
  1247. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1248. const struct dwc3_event_depevt *event, int status)
  1249. {
  1250. struct dwc3_request *req;
  1251. struct dwc3_trb *trb;
  1252. unsigned int count;
  1253. unsigned int s_pkt = 0;
  1254. do {
  1255. req = next_request(&dep->req_queued);
  1256. if (!req) {
  1257. WARN_ON_ONCE(1);
  1258. return 1;
  1259. }
  1260. trb = req->trb;
  1261. if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
  1262. /*
  1263. * We continue despite the error. There is not much we
  1264. * can do. If we don't clean it up we loop forever. If
  1265. * we skip the TRB then it gets overwritten after a
  1266. * while since we use them in a ring buffer. A BUG()
  1267. * would help. Lets hope that if this occurs, someone
  1268. * fixes the root cause instead of looking away :)
  1269. */
  1270. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1271. dep->name, req->trb);
  1272. count = trb->size & DWC3_TRB_SIZE_MASK;
  1273. if (dep->direction) {
  1274. if (count) {
  1275. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1276. dep->name);
  1277. status = -ECONNRESET;
  1278. }
  1279. } else {
  1280. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1281. s_pkt = 1;
  1282. }
  1283. /*
  1284. * We assume here we will always receive the entire data block
  1285. * which we should receive. Meaning, if we program RX to
  1286. * receive 4K but we receive only 2K, we assume that's all we
  1287. * should receive and we simply bounce the request back to the
  1288. * gadget driver for further processing.
  1289. */
  1290. req->request.actual += req->request.length - count;
  1291. dwc3_gadget_giveback(dep, req, status);
  1292. if (s_pkt)
  1293. break;
  1294. if ((event->status & DEPEVT_STATUS_LST) &&
  1295. (trb->ctrl & DWC3_TRB_CTRL_LST))
  1296. break;
  1297. if ((event->status & DEPEVT_STATUS_IOC) &&
  1298. (trb->ctrl & DWC3_TRB_CTRL_IOC))
  1299. break;
  1300. } while (1);
  1301. if ((event->status & DEPEVT_STATUS_IOC) &&
  1302. (trb->ctrl & DWC3_TRB_CTRL_IOC))
  1303. return 0;
  1304. return 1;
  1305. }
  1306. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1307. struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
  1308. int start_new)
  1309. {
  1310. unsigned status = 0;
  1311. int clean_busy;
  1312. if (event->status & DEPEVT_STATUS_BUSERR)
  1313. status = -ECONNRESET;
  1314. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1315. if (clean_busy) {
  1316. dep->flags &= ~DWC3_EP_BUSY;
  1317. dep->res_trans_idx = 0;
  1318. }
  1319. /*
  1320. * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
  1321. * See dwc3_gadget_linksts_change_interrupt() for 1st half.
  1322. */
  1323. if (dwc->revision < DWC3_REVISION_183A) {
  1324. u32 reg;
  1325. int i;
  1326. for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
  1327. struct dwc3_ep *dep = dwc->eps[i];
  1328. if (!(dep->flags & DWC3_EP_ENABLED))
  1329. continue;
  1330. if (!list_empty(&dep->req_queued))
  1331. return;
  1332. }
  1333. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1334. reg |= dwc->u1u2;
  1335. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1336. dwc->u1u2 = 0;
  1337. }
  1338. }
  1339. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  1340. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1341. {
  1342. u32 uf;
  1343. if (list_empty(&dep->request_list)) {
  1344. dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
  1345. dep->name);
  1346. return;
  1347. }
  1348. if (event->parameters) {
  1349. u32 mask;
  1350. mask = ~(dep->interval - 1);
  1351. uf = event->parameters & mask;
  1352. /* 4 micro frames in the future */
  1353. uf += dep->interval * 4;
  1354. } else {
  1355. uf = 0;
  1356. }
  1357. __dwc3_gadget_kick_transfer(dep, uf, 1);
  1358. }
  1359. static void dwc3_process_ep_cmd_complete(struct dwc3_ep *dep,
  1360. const struct dwc3_event_depevt *event)
  1361. {
  1362. struct dwc3 *dwc = dep->dwc;
  1363. struct dwc3_event_depevt mod_ev = *event;
  1364. /*
  1365. * We were asked to remove one request. It is possible that this
  1366. * request and a few others were started together and have the same
  1367. * transfer index. Since we stopped the complete endpoint we don't
  1368. * know how many requests were already completed (and not yet)
  1369. * reported and how could be done (later). We purge them all until
  1370. * the end of the list.
  1371. */
  1372. mod_ev.status = DEPEVT_STATUS_LST;
  1373. dwc3_cleanup_done_reqs(dwc, dep, &mod_ev, -ESHUTDOWN);
  1374. dep->flags &= ~DWC3_EP_BUSY;
  1375. /* pending requests are ignored and are queued on XferNotReady */
  1376. }
  1377. static void dwc3_ep_cmd_compl(struct dwc3_ep *dep,
  1378. const struct dwc3_event_depevt *event)
  1379. {
  1380. u32 param = event->parameters;
  1381. u32 cmd_type = (param >> 8) & ((1 << 5) - 1);
  1382. switch (cmd_type) {
  1383. case DWC3_DEPCMD_ENDTRANSFER:
  1384. dwc3_process_ep_cmd_complete(dep, event);
  1385. break;
  1386. case DWC3_DEPCMD_STARTTRANSFER:
  1387. dep->res_trans_idx = param & 0x7f;
  1388. break;
  1389. default:
  1390. printk(KERN_ERR "%s() unknown /unexpected type: %d\n",
  1391. __func__, cmd_type);
  1392. break;
  1393. };
  1394. }
  1395. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1396. const struct dwc3_event_depevt *event)
  1397. {
  1398. struct dwc3_ep *dep;
  1399. u8 epnum = event->endpoint_number;
  1400. dep = dwc->eps[epnum];
  1401. dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
  1402. dwc3_ep_event_string(event->endpoint_event));
  1403. if (epnum == 0 || epnum == 1) {
  1404. dwc3_ep0_interrupt(dwc, event);
  1405. return;
  1406. }
  1407. switch (event->endpoint_event) {
  1408. case DWC3_DEPEVT_XFERCOMPLETE:
  1409. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1410. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1411. dep->name);
  1412. return;
  1413. }
  1414. dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
  1415. break;
  1416. case DWC3_DEPEVT_XFERINPROGRESS:
  1417. if (!usb_endpoint_xfer_isoc(dep->desc)) {
  1418. dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
  1419. dep->name);
  1420. return;
  1421. }
  1422. dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
  1423. break;
  1424. case DWC3_DEPEVT_XFERNOTREADY:
  1425. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1426. dwc3_gadget_start_isoc(dwc, dep, event);
  1427. } else {
  1428. int ret;
  1429. dev_vdbg(dwc->dev, "%s: reason %s\n",
  1430. dep->name, event->status &
  1431. DEPEVT_STATUS_TRANSFER_ACTIVE
  1432. ? "Transfer Active"
  1433. : "Transfer Not Active");
  1434. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1435. if (!ret || ret == -EBUSY)
  1436. return;
  1437. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1438. dep->name);
  1439. }
  1440. break;
  1441. case DWC3_DEPEVT_STREAMEVT:
  1442. if (!usb_endpoint_xfer_bulk(dep->desc)) {
  1443. dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
  1444. dep->name);
  1445. return;
  1446. }
  1447. switch (event->status) {
  1448. case DEPEVT_STREAMEVT_FOUND:
  1449. dev_vdbg(dwc->dev, "Stream %d found and started\n",
  1450. event->parameters);
  1451. break;
  1452. case DEPEVT_STREAMEVT_NOTFOUND:
  1453. /* FALLTHROUGH */
  1454. default:
  1455. dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
  1456. }
  1457. break;
  1458. case DWC3_DEPEVT_RXTXFIFOEVT:
  1459. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1460. break;
  1461. case DWC3_DEPEVT_EPCMDCMPLT:
  1462. dwc3_ep_cmd_compl(dep, event);
  1463. break;
  1464. }
  1465. }
  1466. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1467. {
  1468. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1469. spin_unlock(&dwc->lock);
  1470. dwc->gadget_driver->disconnect(&dwc->gadget);
  1471. spin_lock(&dwc->lock);
  1472. }
  1473. }
  1474. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
  1475. {
  1476. struct dwc3_ep *dep;
  1477. struct dwc3_gadget_ep_cmd_params params;
  1478. u32 cmd;
  1479. int ret;
  1480. dep = dwc->eps[epnum];
  1481. WARN_ON(!dep->res_trans_idx);
  1482. if (dep->res_trans_idx) {
  1483. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1484. cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
  1485. cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
  1486. memset(&params, 0, sizeof(params));
  1487. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1488. WARN_ON_ONCE(ret);
  1489. dep->res_trans_idx = 0;
  1490. }
  1491. }
  1492. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1493. {
  1494. u32 epnum;
  1495. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1496. struct dwc3_ep *dep;
  1497. dep = dwc->eps[epnum];
  1498. if (!(dep->flags & DWC3_EP_ENABLED))
  1499. continue;
  1500. dwc3_remove_requests(dwc, dep);
  1501. }
  1502. }
  1503. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1504. {
  1505. u32 epnum;
  1506. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1507. struct dwc3_ep *dep;
  1508. struct dwc3_gadget_ep_cmd_params params;
  1509. int ret;
  1510. dep = dwc->eps[epnum];
  1511. if (!(dep->flags & DWC3_EP_STALL))
  1512. continue;
  1513. dep->flags &= ~DWC3_EP_STALL;
  1514. memset(&params, 0, sizeof(params));
  1515. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1516. DWC3_DEPCMD_CLEARSTALL, &params);
  1517. WARN_ON_ONCE(ret);
  1518. }
  1519. }
  1520. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1521. {
  1522. dev_vdbg(dwc->dev, "%s\n", __func__);
  1523. #if 0
  1524. XXX
  1525. U1/U2 is powersave optimization. Skip it for now. Anyway we need to
  1526. enable it before we can disable it.
  1527. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1528. reg &= ~DWC3_DCTL_INITU1ENA;
  1529. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1530. reg &= ~DWC3_DCTL_INITU2ENA;
  1531. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1532. #endif
  1533. dwc3_stop_active_transfers(dwc);
  1534. dwc3_disconnect_gadget(dwc);
  1535. dwc->start_config_issued = false;
  1536. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1537. dwc->setup_packet_pending = false;
  1538. }
  1539. static void dwc3_gadget_usb3_phy_power(struct dwc3 *dwc, int on)
  1540. {
  1541. u32 reg;
  1542. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  1543. if (on)
  1544. reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
  1545. else
  1546. reg |= DWC3_GUSB3PIPECTL_SUSPHY;
  1547. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  1548. }
  1549. static void dwc3_gadget_usb2_phy_power(struct dwc3 *dwc, int on)
  1550. {
  1551. u32 reg;
  1552. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  1553. if (on)
  1554. reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
  1555. else
  1556. reg |= DWC3_GUSB2PHYCFG_SUSPHY;
  1557. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  1558. }
  1559. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1560. {
  1561. u32 reg;
  1562. dev_vdbg(dwc->dev, "%s\n", __func__);
  1563. /*
  1564. * WORKAROUND: DWC3 revisions <1.88a have an issue which
  1565. * would cause a missing Disconnect Event if there's a
  1566. * pending Setup Packet in the FIFO.
  1567. *
  1568. * There's no suggested workaround on the official Bug
  1569. * report, which states that "unless the driver/application
  1570. * is doing any special handling of a disconnect event,
  1571. * there is no functional issue".
  1572. *
  1573. * Unfortunately, it turns out that we _do_ some special
  1574. * handling of a disconnect event, namely complete all
  1575. * pending transfers, notify gadget driver of the
  1576. * disconnection, and so on.
  1577. *
  1578. * Our suggested workaround is to follow the Disconnect
  1579. * Event steps here, instead, based on a setup_packet_pending
  1580. * flag. Such flag gets set whenever we have a XferNotReady
  1581. * event on EP0 and gets cleared on XferComplete for the
  1582. * same endpoint.
  1583. *
  1584. * Refers to:
  1585. *
  1586. * STAR#9000466709: RTL: Device : Disconnect event not
  1587. * generated if setup packet pending in FIFO
  1588. */
  1589. if (dwc->revision < DWC3_REVISION_188A) {
  1590. if (dwc->setup_packet_pending)
  1591. dwc3_gadget_disconnect_interrupt(dwc);
  1592. }
  1593. /* after reset -> Default State */
  1594. dwc->dev_state = DWC3_DEFAULT_STATE;
  1595. /* Enable PHYs */
  1596. dwc3_gadget_usb2_phy_power(dwc, true);
  1597. dwc3_gadget_usb3_phy_power(dwc, true);
  1598. if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
  1599. dwc3_disconnect_gadget(dwc);
  1600. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1601. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1602. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1603. dwc->test_mode = false;
  1604. dwc3_stop_active_transfers(dwc);
  1605. dwc3_clear_stall_all_ep(dwc);
  1606. dwc->start_config_issued = false;
  1607. /* Reset device address to zero */
  1608. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1609. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1610. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1611. }
  1612. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1613. {
  1614. u32 reg;
  1615. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1616. /*
  1617. * We change the clock only at SS but I dunno why I would want to do
  1618. * this. Maybe it becomes part of the power saving plan.
  1619. */
  1620. if (speed != DWC3_DSTS_SUPERSPEED)
  1621. return;
  1622. /*
  1623. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1624. * each time on Connect Done.
  1625. */
  1626. if (!usb30_clock)
  1627. return;
  1628. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1629. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1630. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1631. }
  1632. static void dwc3_gadget_disable_phy(struct dwc3 *dwc, u8 speed)
  1633. {
  1634. switch (speed) {
  1635. case USB_SPEED_SUPER:
  1636. dwc3_gadget_usb2_phy_power(dwc, false);
  1637. break;
  1638. case USB_SPEED_HIGH:
  1639. case USB_SPEED_FULL:
  1640. case USB_SPEED_LOW:
  1641. dwc3_gadget_usb3_phy_power(dwc, false);
  1642. break;
  1643. }
  1644. }
  1645. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1646. {
  1647. struct dwc3_gadget_ep_cmd_params params;
  1648. struct dwc3_ep *dep;
  1649. int ret;
  1650. u32 reg;
  1651. u8 speed;
  1652. dev_vdbg(dwc->dev, "%s\n", __func__);
  1653. memset(&params, 0x00, sizeof(params));
  1654. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1655. speed = reg & DWC3_DSTS_CONNECTSPD;
  1656. dwc->speed = speed;
  1657. dwc3_update_ram_clk_sel(dwc, speed);
  1658. switch (speed) {
  1659. case DWC3_DCFG_SUPERSPEED:
  1660. /*
  1661. * WORKAROUND: DWC3 revisions <1.90a have an issue which
  1662. * would cause a missing USB3 Reset event.
  1663. *
  1664. * In such situations, we should force a USB3 Reset
  1665. * event by calling our dwc3_gadget_reset_interrupt()
  1666. * routine.
  1667. *
  1668. * Refers to:
  1669. *
  1670. * STAR#9000483510: RTL: SS : USB3 reset event may
  1671. * not be generated always when the link enters poll
  1672. */
  1673. if (dwc->revision < DWC3_REVISION_190A)
  1674. dwc3_gadget_reset_interrupt(dwc);
  1675. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1676. dwc->gadget.ep0->maxpacket = 512;
  1677. dwc->gadget.speed = USB_SPEED_SUPER;
  1678. break;
  1679. case DWC3_DCFG_HIGHSPEED:
  1680. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1681. dwc->gadget.ep0->maxpacket = 64;
  1682. dwc->gadget.speed = USB_SPEED_HIGH;
  1683. break;
  1684. case DWC3_DCFG_FULLSPEED2:
  1685. case DWC3_DCFG_FULLSPEED1:
  1686. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1687. dwc->gadget.ep0->maxpacket = 64;
  1688. dwc->gadget.speed = USB_SPEED_FULL;
  1689. break;
  1690. case DWC3_DCFG_LOWSPEED:
  1691. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1692. dwc->gadget.ep0->maxpacket = 8;
  1693. dwc->gadget.speed = USB_SPEED_LOW;
  1694. break;
  1695. }
  1696. /* Disable unneded PHY */
  1697. dwc3_gadget_disable_phy(dwc, dwc->gadget.speed);
  1698. dep = dwc->eps[0];
  1699. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1700. if (ret) {
  1701. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1702. return;
  1703. }
  1704. dep = dwc->eps[1];
  1705. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1706. if (ret) {
  1707. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1708. return;
  1709. }
  1710. /*
  1711. * Configure PHY via GUSB3PIPECTLn if required.
  1712. *
  1713. * Update GTXFIFOSIZn
  1714. *
  1715. * In both cases reset values should be sufficient.
  1716. */
  1717. }
  1718. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1719. {
  1720. dev_vdbg(dwc->dev, "%s\n", __func__);
  1721. /*
  1722. * TODO take core out of low power mode when that's
  1723. * implemented.
  1724. */
  1725. dwc->gadget_driver->resume(&dwc->gadget);
  1726. }
  1727. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1728. unsigned int evtinfo)
  1729. {
  1730. enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
  1731. /*
  1732. * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
  1733. * on the link partner, the USB session might do multiple entry/exit
  1734. * of low power states before a transfer takes place.
  1735. *
  1736. * Due to this problem, we might experience lower throughput. The
  1737. * suggested workaround is to disable DCTL[12:9] bits if we're
  1738. * transitioning from U1/U2 to U0 and enable those bits again
  1739. * after a transfer completes and there are no pending transfers
  1740. * on any of the enabled endpoints.
  1741. *
  1742. * This is the first half of that workaround.
  1743. *
  1744. * Refers to:
  1745. *
  1746. * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
  1747. * core send LGO_Ux entering U0
  1748. */
  1749. if (dwc->revision < DWC3_REVISION_183A) {
  1750. if (next == DWC3_LINK_STATE_U0) {
  1751. u32 u1u2;
  1752. u32 reg;
  1753. switch (dwc->link_state) {
  1754. case DWC3_LINK_STATE_U1:
  1755. case DWC3_LINK_STATE_U2:
  1756. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1757. u1u2 = reg & (DWC3_DCTL_INITU2ENA
  1758. | DWC3_DCTL_ACCEPTU2ENA
  1759. | DWC3_DCTL_INITU1ENA
  1760. | DWC3_DCTL_ACCEPTU1ENA);
  1761. if (!dwc->u1u2)
  1762. dwc->u1u2 = reg & u1u2;
  1763. reg &= ~u1u2;
  1764. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1765. break;
  1766. default:
  1767. /* do nothing */
  1768. break;
  1769. }
  1770. }
  1771. }
  1772. dwc->link_state = next;
  1773. dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
  1774. }
  1775. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  1776. const struct dwc3_event_devt *event)
  1777. {
  1778. switch (event->type) {
  1779. case DWC3_DEVICE_EVENT_DISCONNECT:
  1780. dwc3_gadget_disconnect_interrupt(dwc);
  1781. break;
  1782. case DWC3_DEVICE_EVENT_RESET:
  1783. dwc3_gadget_reset_interrupt(dwc);
  1784. break;
  1785. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  1786. dwc3_gadget_conndone_interrupt(dwc);
  1787. break;
  1788. case DWC3_DEVICE_EVENT_WAKEUP:
  1789. dwc3_gadget_wakeup_interrupt(dwc);
  1790. break;
  1791. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  1792. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  1793. break;
  1794. case DWC3_DEVICE_EVENT_EOPF:
  1795. dev_vdbg(dwc->dev, "End of Periodic Frame\n");
  1796. break;
  1797. case DWC3_DEVICE_EVENT_SOF:
  1798. dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
  1799. break;
  1800. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  1801. dev_vdbg(dwc->dev, "Erratic Error\n");
  1802. break;
  1803. case DWC3_DEVICE_EVENT_CMD_CMPL:
  1804. dev_vdbg(dwc->dev, "Command Complete\n");
  1805. break;
  1806. case DWC3_DEVICE_EVENT_OVERFLOW:
  1807. dev_vdbg(dwc->dev, "Overflow\n");
  1808. break;
  1809. default:
  1810. dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  1811. }
  1812. }
  1813. static void dwc3_process_event_entry(struct dwc3 *dwc,
  1814. const union dwc3_event *event)
  1815. {
  1816. /* Endpoint IRQ, handle it and return early */
  1817. if (event->type.is_devspec == 0) {
  1818. /* depevt */
  1819. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  1820. }
  1821. switch (event->type.type) {
  1822. case DWC3_EVENT_TYPE_DEV:
  1823. dwc3_gadget_interrupt(dwc, &event->devt);
  1824. break;
  1825. /* REVISIT what to do with Carkit and I2C events ? */
  1826. default:
  1827. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  1828. }
  1829. }
  1830. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  1831. {
  1832. struct dwc3_event_buffer *evt;
  1833. int left;
  1834. u32 count;
  1835. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  1836. count &= DWC3_GEVNTCOUNT_MASK;
  1837. if (!count)
  1838. return IRQ_NONE;
  1839. evt = dwc->ev_buffs[buf];
  1840. left = count;
  1841. while (left > 0) {
  1842. union dwc3_event event;
  1843. event.raw = *(u32 *) (evt->buf + evt->lpos);
  1844. dwc3_process_event_entry(dwc, &event);
  1845. /*
  1846. * XXX we wrap around correctly to the next entry as almost all
  1847. * entries are 4 bytes in size. There is one entry which has 12
  1848. * bytes which is a regular entry followed by 8 bytes data. ATM
  1849. * I don't know how things are organized if were get next to the
  1850. * a boundary so I worry about that once we try to handle that.
  1851. */
  1852. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  1853. left -= 4;
  1854. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  1855. }
  1856. return IRQ_HANDLED;
  1857. }
  1858. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  1859. {
  1860. struct dwc3 *dwc = _dwc;
  1861. int i;
  1862. irqreturn_t ret = IRQ_NONE;
  1863. spin_lock(&dwc->lock);
  1864. for (i = 0; i < dwc->num_event_buffers; i++) {
  1865. irqreturn_t status;
  1866. status = dwc3_process_event_buf(dwc, i);
  1867. if (status == IRQ_HANDLED)
  1868. ret = status;
  1869. }
  1870. spin_unlock(&dwc->lock);
  1871. return ret;
  1872. }
  1873. /**
  1874. * dwc3_gadget_init - Initializes gadget related registers
  1875. * @dwc: pointer to our controller context structure
  1876. *
  1877. * Returns 0 on success otherwise negative errno.
  1878. */
  1879. int __devinit dwc3_gadget_init(struct dwc3 *dwc)
  1880. {
  1881. u32 reg;
  1882. int ret;
  1883. int irq;
  1884. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1885. &dwc->ctrl_req_addr, GFP_KERNEL);
  1886. if (!dwc->ctrl_req) {
  1887. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  1888. ret = -ENOMEM;
  1889. goto err0;
  1890. }
  1891. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1892. &dwc->ep0_trb_addr, GFP_KERNEL);
  1893. if (!dwc->ep0_trb) {
  1894. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  1895. ret = -ENOMEM;
  1896. goto err1;
  1897. }
  1898. dwc->setup_buf = dma_alloc_coherent(dwc->dev,
  1899. sizeof(*dwc->setup_buf) * 2,
  1900. &dwc->setup_buf_addr, GFP_KERNEL);
  1901. if (!dwc->setup_buf) {
  1902. dev_err(dwc->dev, "failed to allocate setup buffer\n");
  1903. ret = -ENOMEM;
  1904. goto err2;
  1905. }
  1906. dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
  1907. 512, &dwc->ep0_bounce_addr, GFP_KERNEL);
  1908. if (!dwc->ep0_bounce) {
  1909. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  1910. ret = -ENOMEM;
  1911. goto err3;
  1912. }
  1913. dev_set_name(&dwc->gadget.dev, "gadget");
  1914. dwc->gadget.ops = &dwc3_gadget_ops;
  1915. dwc->gadget.max_speed = USB_SPEED_SUPER;
  1916. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1917. dwc->gadget.dev.parent = dwc->dev;
  1918. dwc->gadget.sg_supported = true;
  1919. dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
  1920. dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
  1921. dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
  1922. dwc->gadget.dev.release = dwc3_gadget_release;
  1923. dwc->gadget.name = "dwc3-gadget";
  1924. /*
  1925. * REVISIT: Here we should clear all pending IRQs to be
  1926. * sure we're starting from a well known location.
  1927. */
  1928. ret = dwc3_gadget_init_endpoints(dwc);
  1929. if (ret)
  1930. goto err4;
  1931. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1932. ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
  1933. "dwc3", dwc);
  1934. if (ret) {
  1935. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1936. irq, ret);
  1937. goto err5;
  1938. }
  1939. /* Enable all but Start and End of Frame IRQs */
  1940. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1941. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1942. DWC3_DEVTEN_CMDCMPLTEN |
  1943. DWC3_DEVTEN_ERRTICERREN |
  1944. DWC3_DEVTEN_WKUPEVTEN |
  1945. DWC3_DEVTEN_ULSTCNGEN |
  1946. DWC3_DEVTEN_CONNECTDONEEN |
  1947. DWC3_DEVTEN_USBRSTEN |
  1948. DWC3_DEVTEN_DISCONNEVTEN);
  1949. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1950. ret = device_register(&dwc->gadget.dev);
  1951. if (ret) {
  1952. dev_err(dwc->dev, "failed to register gadget device\n");
  1953. put_device(&dwc->gadget.dev);
  1954. goto err6;
  1955. }
  1956. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  1957. if (ret) {
  1958. dev_err(dwc->dev, "failed to register udc\n");
  1959. goto err7;
  1960. }
  1961. return 0;
  1962. err7:
  1963. device_unregister(&dwc->gadget.dev);
  1964. err6:
  1965. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1966. free_irq(irq, dwc);
  1967. err5:
  1968. dwc3_gadget_free_endpoints(dwc);
  1969. err4:
  1970. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1971. dwc->ep0_bounce_addr);
  1972. err3:
  1973. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1974. dwc->setup_buf, dwc->setup_buf_addr);
  1975. err2:
  1976. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1977. dwc->ep0_trb, dwc->ep0_trb_addr);
  1978. err1:
  1979. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1980. dwc->ctrl_req, dwc->ctrl_req_addr);
  1981. err0:
  1982. return ret;
  1983. }
  1984. void dwc3_gadget_exit(struct dwc3 *dwc)
  1985. {
  1986. int irq;
  1987. usb_del_gadget_udc(&dwc->gadget);
  1988. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1989. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1990. free_irq(irq, dwc);
  1991. dwc3_gadget_free_endpoints(dwc);
  1992. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1993. dwc->ep0_bounce_addr);
  1994. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1995. dwc->setup_buf, dwc->setup_buf_addr);
  1996. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1997. dwc->ep0_trb, dwc->ep0_trb_addr);
  1998. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1999. dwc->ctrl_req, dwc->ctrl_req_addr);
  2000. device_unregister(&dwc->gadget.dev);
  2001. }