hda_intel.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base
  4. * for Intel HD Audio.
  5. *
  6. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  7. *
  8. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  9. * PeiSen Hou <pshou@realtek.com.tw>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the Free
  13. * Software Foundation; either version 2 of the License, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  19. * more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along with
  22. * this program; if not, write to the Free Software Foundation, Inc., 59
  23. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. *
  25. * CONTACTS:
  26. *
  27. * Matt Jared matt.jared@intel.com
  28. * Andy Kopp andy.kopp@intel.com
  29. * Dan Kogan dan.d.kogan@intel.com
  30. *
  31. * CHANGES:
  32. *
  33. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  34. *
  35. */
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/init.h>
  43. #include <linux/slab.h>
  44. #include <linux/pci.h>
  45. #include <linux/mutex.h>
  46. #include <sound/core.h>
  47. #include <sound/initval.h>
  48. #include "hda_codec.h"
  49. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
  50. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
  51. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
  52. static char *model[SNDRV_CARDS];
  53. static int position_fix[SNDRV_CARDS];
  54. static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  55. static int single_cmd;
  56. static int enable_msi;
  57. module_param_array(index, int, NULL, 0444);
  58. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  59. module_param_array(id, charp, NULL, 0444);
  60. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  61. module_param_array(enable, bool, NULL, 0444);
  62. MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
  63. module_param_array(model, charp, NULL, 0444);
  64. MODULE_PARM_DESC(model, "Use the given board model.");
  65. module_param_array(position_fix, int, NULL, 0444);
  66. MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
  67. "(0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  68. module_param_array(probe_mask, int, NULL, 0444);
  69. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  70. module_param(single_cmd, bool, 0444);
  71. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
  72. "(for debugging only).");
  73. module_param(enable_msi, int, 0444);
  74. MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
  75. #ifdef CONFIG_SND_HDA_POWER_SAVE
  76. /* power_save option is defined in hda_codec.c */
  77. /* reset the HD-audio controller in power save mode.
  78. * this may give more power-saving, but will take longer time to
  79. * wake up.
  80. */
  81. static int power_save_controller = 1;
  82. module_param(power_save_controller, bool, 0644);
  83. MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
  84. #endif
  85. MODULE_LICENSE("GPL");
  86. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  87. "{Intel, ICH6M},"
  88. "{Intel, ICH7},"
  89. "{Intel, ESB2},"
  90. "{Intel, ICH8},"
  91. "{Intel, ICH9},"
  92. "{ATI, SB450},"
  93. "{ATI, SB600},"
  94. "{ATI, RS600},"
  95. "{ATI, RS690},"
  96. "{ATI, RS780},"
  97. "{ATI, R600},"
  98. "{ATI, RV630},"
  99. "{ATI, RV610},"
  100. "{ATI, RV670},"
  101. "{ATI, RV635},"
  102. "{ATI, RV620},"
  103. "{ATI, RV770},"
  104. "{VIA, VT8251},"
  105. "{VIA, VT8237A},"
  106. "{SiS, SIS966},"
  107. "{ULI, M5461}}");
  108. MODULE_DESCRIPTION("Intel HDA driver");
  109. #define SFX "hda-intel: "
  110. /*
  111. * registers
  112. */
  113. #define ICH6_REG_GCAP 0x00
  114. #define ICH6_REG_VMIN 0x02
  115. #define ICH6_REG_VMAJ 0x03
  116. #define ICH6_REG_OUTPAY 0x04
  117. #define ICH6_REG_INPAY 0x06
  118. #define ICH6_REG_GCTL 0x08
  119. #define ICH6_REG_WAKEEN 0x0c
  120. #define ICH6_REG_STATESTS 0x0e
  121. #define ICH6_REG_GSTS 0x10
  122. #define ICH6_REG_INTCTL 0x20
  123. #define ICH6_REG_INTSTS 0x24
  124. #define ICH6_REG_WALCLK 0x30
  125. #define ICH6_REG_SYNC 0x34
  126. #define ICH6_REG_CORBLBASE 0x40
  127. #define ICH6_REG_CORBUBASE 0x44
  128. #define ICH6_REG_CORBWP 0x48
  129. #define ICH6_REG_CORBRP 0x4A
  130. #define ICH6_REG_CORBCTL 0x4c
  131. #define ICH6_REG_CORBSTS 0x4d
  132. #define ICH6_REG_CORBSIZE 0x4e
  133. #define ICH6_REG_RIRBLBASE 0x50
  134. #define ICH6_REG_RIRBUBASE 0x54
  135. #define ICH6_REG_RIRBWP 0x58
  136. #define ICH6_REG_RINTCNT 0x5a
  137. #define ICH6_REG_RIRBCTL 0x5c
  138. #define ICH6_REG_RIRBSTS 0x5d
  139. #define ICH6_REG_RIRBSIZE 0x5e
  140. #define ICH6_REG_IC 0x60
  141. #define ICH6_REG_IR 0x64
  142. #define ICH6_REG_IRS 0x68
  143. #define ICH6_IRS_VALID (1<<1)
  144. #define ICH6_IRS_BUSY (1<<0)
  145. #define ICH6_REG_DPLBASE 0x70
  146. #define ICH6_REG_DPUBASE 0x74
  147. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  148. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  149. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  150. /* stream register offsets from stream base */
  151. #define ICH6_REG_SD_CTL 0x00
  152. #define ICH6_REG_SD_STS 0x03
  153. #define ICH6_REG_SD_LPIB 0x04
  154. #define ICH6_REG_SD_CBL 0x08
  155. #define ICH6_REG_SD_LVI 0x0c
  156. #define ICH6_REG_SD_FIFOW 0x0e
  157. #define ICH6_REG_SD_FIFOSIZE 0x10
  158. #define ICH6_REG_SD_FORMAT 0x12
  159. #define ICH6_REG_SD_BDLPL 0x18
  160. #define ICH6_REG_SD_BDLPU 0x1c
  161. /* PCI space */
  162. #define ICH6_PCIREG_TCSEL 0x44
  163. /*
  164. * other constants
  165. */
  166. /* max number of SDs */
  167. /* ICH, ATI and VIA have 4 playback and 4 capture */
  168. #define ICH6_CAPTURE_INDEX 0
  169. #define ICH6_NUM_CAPTURE 4
  170. #define ICH6_PLAYBACK_INDEX 4
  171. #define ICH6_NUM_PLAYBACK 4
  172. /* ULI has 6 playback and 5 capture */
  173. #define ULI_CAPTURE_INDEX 0
  174. #define ULI_NUM_CAPTURE 5
  175. #define ULI_PLAYBACK_INDEX 5
  176. #define ULI_NUM_PLAYBACK 6
  177. /* ATI HDMI has 1 playback and 0 capture */
  178. #define ATIHDMI_CAPTURE_INDEX 0
  179. #define ATIHDMI_NUM_CAPTURE 0
  180. #define ATIHDMI_PLAYBACK_INDEX 0
  181. #define ATIHDMI_NUM_PLAYBACK 1
  182. /* this number is statically defined for simplicity */
  183. #define MAX_AZX_DEV 16
  184. /* max number of fragments - we may use more if allocating more pages for BDL */
  185. #define BDL_SIZE PAGE_ALIGN(8192)
  186. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  187. /* max buffer size - no h/w limit, you can increase as you like */
  188. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  189. /* max number of PCM devics per card */
  190. #define AZX_MAX_AUDIO_PCMS 6
  191. #define AZX_MAX_MODEM_PCMS 2
  192. #define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
  193. /* RIRB int mask: overrun[2], response[0] */
  194. #define RIRB_INT_RESPONSE 0x01
  195. #define RIRB_INT_OVERRUN 0x04
  196. #define RIRB_INT_MASK 0x05
  197. /* STATESTS int mask: SD2,SD1,SD0 */
  198. #define AZX_MAX_CODECS 3
  199. #define STATESTS_INT_MASK 0x07
  200. /* SD_CTL bits */
  201. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  202. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  203. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  204. #define SD_CTL_STREAM_TAG_SHIFT 20
  205. /* SD_CTL and SD_STS */
  206. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  207. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  208. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  209. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
  210. SD_INT_COMPLETE)
  211. /* SD_STS */
  212. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  213. /* INTCTL and INTSTS */
  214. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  215. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  216. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  217. /* GCTL unsolicited response enable bit */
  218. #define ICH6_GCTL_UREN (1<<8)
  219. /* GCTL reset bit */
  220. #define ICH6_GCTL_RESET (1<<0)
  221. /* CORB/RIRB control, read/write pointer */
  222. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  223. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  224. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  225. /* below are so far hardcoded - should read registers in future */
  226. #define ICH6_MAX_CORB_ENTRIES 256
  227. #define ICH6_MAX_RIRB_ENTRIES 256
  228. /* position fix mode */
  229. enum {
  230. POS_FIX_AUTO,
  231. POS_FIX_NONE,
  232. POS_FIX_POSBUF,
  233. POS_FIX_FIFO,
  234. };
  235. /* Defines for ATI HD Audio support in SB450 south bridge */
  236. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  237. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  238. /* Defines for Nvidia HDA support */
  239. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  240. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  241. /*
  242. */
  243. struct azx_dev {
  244. u32 *bdl; /* virtual address of the BDL */
  245. dma_addr_t bdl_addr; /* physical address of the BDL */
  246. u32 *posbuf; /* position buffer pointer */
  247. unsigned int bufsize; /* size of the play buffer in bytes */
  248. unsigned int fragsize; /* size of each period in bytes */
  249. unsigned int frags; /* number for period in the play buffer */
  250. unsigned int fifo_size; /* FIFO size */
  251. void __iomem *sd_addr; /* stream descriptor pointer */
  252. u32 sd_int_sta_mask; /* stream int status mask */
  253. /* pcm support */
  254. struct snd_pcm_substream *substream; /* assigned substream,
  255. * set in PCM open
  256. */
  257. unsigned int format_val; /* format value to be set in the
  258. * controller and the codec
  259. */
  260. unsigned char stream_tag; /* assigned stream */
  261. unsigned char index; /* stream index */
  262. /* for sanity check of position buffer */
  263. unsigned int period_intr;
  264. unsigned int opened :1;
  265. unsigned int running :1;
  266. };
  267. /* CORB/RIRB */
  268. struct azx_rb {
  269. u32 *buf; /* CORB/RIRB buffer
  270. * Each CORB entry is 4byte, RIRB is 8byte
  271. */
  272. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  273. /* for RIRB */
  274. unsigned short rp, wp; /* read/write pointers */
  275. int cmds; /* number of pending requests */
  276. u32 res; /* last read value */
  277. };
  278. struct azx {
  279. struct snd_card *card;
  280. struct pci_dev *pci;
  281. /* chip type specific */
  282. int driver_type;
  283. int playback_streams;
  284. int playback_index_offset;
  285. int capture_streams;
  286. int capture_index_offset;
  287. int num_streams;
  288. /* pci resources */
  289. unsigned long addr;
  290. void __iomem *remap_addr;
  291. int irq;
  292. /* locks */
  293. spinlock_t reg_lock;
  294. struct mutex open_mutex;
  295. /* streams (x num_streams) */
  296. struct azx_dev *azx_dev;
  297. /* PCM */
  298. unsigned int pcm_devs;
  299. struct snd_pcm *pcm[AZX_MAX_PCMS];
  300. /* HD codec */
  301. unsigned short codec_mask;
  302. struct hda_bus *bus;
  303. /* CORB/RIRB */
  304. struct azx_rb corb;
  305. struct azx_rb rirb;
  306. /* BDL, CORB/RIRB and position buffers */
  307. struct snd_dma_buffer bdl;
  308. struct snd_dma_buffer rb;
  309. struct snd_dma_buffer posbuf;
  310. /* flags */
  311. int position_fix;
  312. unsigned int running :1;
  313. unsigned int initialized :1;
  314. unsigned int single_cmd :1;
  315. unsigned int polling_mode :1;
  316. unsigned int msi :1;
  317. /* for debugging */
  318. unsigned int last_cmd; /* last issued command (to sync) */
  319. };
  320. /* driver types */
  321. enum {
  322. AZX_DRIVER_ICH,
  323. AZX_DRIVER_ATI,
  324. AZX_DRIVER_ATIHDMI,
  325. AZX_DRIVER_VIA,
  326. AZX_DRIVER_SIS,
  327. AZX_DRIVER_ULI,
  328. AZX_DRIVER_NVIDIA,
  329. };
  330. static char *driver_short_names[] __devinitdata = {
  331. [AZX_DRIVER_ICH] = "HDA Intel",
  332. [AZX_DRIVER_ATI] = "HDA ATI SB",
  333. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  334. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  335. [AZX_DRIVER_SIS] = "HDA SIS966",
  336. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  337. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  338. };
  339. /*
  340. * macros for easy use
  341. */
  342. #define azx_writel(chip,reg,value) \
  343. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  344. #define azx_readl(chip,reg) \
  345. readl((chip)->remap_addr + ICH6_REG_##reg)
  346. #define azx_writew(chip,reg,value) \
  347. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  348. #define azx_readw(chip,reg) \
  349. readw((chip)->remap_addr + ICH6_REG_##reg)
  350. #define azx_writeb(chip,reg,value) \
  351. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  352. #define azx_readb(chip,reg) \
  353. readb((chip)->remap_addr + ICH6_REG_##reg)
  354. #define azx_sd_writel(dev,reg,value) \
  355. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  356. #define azx_sd_readl(dev,reg) \
  357. readl((dev)->sd_addr + ICH6_REG_##reg)
  358. #define azx_sd_writew(dev,reg,value) \
  359. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  360. #define azx_sd_readw(dev,reg) \
  361. readw((dev)->sd_addr + ICH6_REG_##reg)
  362. #define azx_sd_writeb(dev,reg,value) \
  363. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  364. #define azx_sd_readb(dev,reg) \
  365. readb((dev)->sd_addr + ICH6_REG_##reg)
  366. /* for pcm support */
  367. #define get_azx_dev(substream) (substream->runtime->private_data)
  368. /* Get the upper 32bit of the given dma_addr_t
  369. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  370. */
  371. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  372. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  373. /*
  374. * Interface for HD codec
  375. */
  376. /*
  377. * CORB / RIRB interface
  378. */
  379. static int azx_alloc_cmd_io(struct azx *chip)
  380. {
  381. int err;
  382. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  383. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  384. snd_dma_pci_data(chip->pci),
  385. PAGE_SIZE, &chip->rb);
  386. if (err < 0) {
  387. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  388. return err;
  389. }
  390. return 0;
  391. }
  392. static void azx_init_cmd_io(struct azx *chip)
  393. {
  394. /* CORB set up */
  395. chip->corb.addr = chip->rb.addr;
  396. chip->corb.buf = (u32 *)chip->rb.area;
  397. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  398. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  399. /* set the corb size to 256 entries (ULI requires explicitly) */
  400. azx_writeb(chip, CORBSIZE, 0x02);
  401. /* set the corb write pointer to 0 */
  402. azx_writew(chip, CORBWP, 0);
  403. /* reset the corb hw read pointer */
  404. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  405. /* enable corb dma */
  406. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  407. /* RIRB set up */
  408. chip->rirb.addr = chip->rb.addr + 2048;
  409. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  410. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  411. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  412. /* set the rirb size to 256 entries (ULI requires explicitly) */
  413. azx_writeb(chip, RIRBSIZE, 0x02);
  414. /* reset the rirb hw write pointer */
  415. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  416. /* set N=1, get RIRB response interrupt for new entry */
  417. azx_writew(chip, RINTCNT, 1);
  418. /* enable rirb dma and response irq */
  419. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  420. chip->rirb.rp = chip->rirb.cmds = 0;
  421. }
  422. static void azx_free_cmd_io(struct azx *chip)
  423. {
  424. /* disable ringbuffer DMAs */
  425. azx_writeb(chip, RIRBCTL, 0);
  426. azx_writeb(chip, CORBCTL, 0);
  427. }
  428. /* send a command */
  429. static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
  430. {
  431. struct azx *chip = codec->bus->private_data;
  432. unsigned int wp;
  433. /* add command to corb */
  434. wp = azx_readb(chip, CORBWP);
  435. wp++;
  436. wp %= ICH6_MAX_CORB_ENTRIES;
  437. spin_lock_irq(&chip->reg_lock);
  438. chip->rirb.cmds++;
  439. chip->corb.buf[wp] = cpu_to_le32(val);
  440. azx_writel(chip, CORBWP, wp);
  441. spin_unlock_irq(&chip->reg_lock);
  442. return 0;
  443. }
  444. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  445. /* retrieve RIRB entry - called from interrupt handler */
  446. static void azx_update_rirb(struct azx *chip)
  447. {
  448. unsigned int rp, wp;
  449. u32 res, res_ex;
  450. wp = azx_readb(chip, RIRBWP);
  451. if (wp == chip->rirb.wp)
  452. return;
  453. chip->rirb.wp = wp;
  454. while (chip->rirb.rp != wp) {
  455. chip->rirb.rp++;
  456. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  457. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  458. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  459. res = le32_to_cpu(chip->rirb.buf[rp]);
  460. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  461. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  462. else if (chip->rirb.cmds) {
  463. chip->rirb.cmds--;
  464. chip->rirb.res = res;
  465. }
  466. }
  467. }
  468. /* receive a response */
  469. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  470. {
  471. struct azx *chip = codec->bus->private_data;
  472. unsigned long timeout;
  473. again:
  474. timeout = jiffies + msecs_to_jiffies(1000);
  475. for (;;) {
  476. if (chip->polling_mode) {
  477. spin_lock_irq(&chip->reg_lock);
  478. azx_update_rirb(chip);
  479. spin_unlock_irq(&chip->reg_lock);
  480. }
  481. if (!chip->rirb.cmds)
  482. return chip->rirb.res; /* the last value */
  483. if (time_after(jiffies, timeout))
  484. break;
  485. if (codec->bus->needs_damn_long_delay)
  486. msleep(2); /* temporary workaround */
  487. else {
  488. udelay(10);
  489. cond_resched();
  490. }
  491. }
  492. if (chip->msi) {
  493. snd_printk(KERN_WARNING "hda_intel: No response from codec, "
  494. "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
  495. free_irq(chip->irq, chip);
  496. chip->irq = -1;
  497. pci_disable_msi(chip->pci);
  498. chip->msi = 0;
  499. if (azx_acquire_irq(chip, 1) < 0)
  500. return -1;
  501. goto again;
  502. }
  503. if (!chip->polling_mode) {
  504. snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
  505. "switching to polling mode: last cmd=0x%08x\n",
  506. chip->last_cmd);
  507. chip->polling_mode = 1;
  508. goto again;
  509. }
  510. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  511. "switching to single_cmd mode: last cmd=0x%08x\n",
  512. chip->last_cmd);
  513. chip->rirb.rp = azx_readb(chip, RIRBWP);
  514. chip->rirb.cmds = 0;
  515. /* switch to single_cmd mode */
  516. chip->single_cmd = 1;
  517. azx_free_cmd_io(chip);
  518. return -1;
  519. }
  520. /*
  521. * Use the single immediate command instead of CORB/RIRB for simplicity
  522. *
  523. * Note: according to Intel, this is not preferred use. The command was
  524. * intended for the BIOS only, and may get confused with unsolicited
  525. * responses. So, we shouldn't use it for normal operation from the
  526. * driver.
  527. * I left the codes, however, for debugging/testing purposes.
  528. */
  529. /* send a command */
  530. static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
  531. {
  532. struct azx *chip = codec->bus->private_data;
  533. int timeout = 50;
  534. while (timeout--) {
  535. /* check ICB busy bit */
  536. if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
  537. /* Clear IRV valid bit */
  538. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  539. ICH6_IRS_VALID);
  540. azx_writel(chip, IC, val);
  541. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  542. ICH6_IRS_BUSY);
  543. return 0;
  544. }
  545. udelay(1);
  546. }
  547. if (printk_ratelimit())
  548. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
  549. azx_readw(chip, IRS), val);
  550. return -EIO;
  551. }
  552. /* receive a response */
  553. static unsigned int azx_single_get_response(struct hda_codec *codec)
  554. {
  555. struct azx *chip = codec->bus->private_data;
  556. int timeout = 50;
  557. while (timeout--) {
  558. /* check IRV busy bit */
  559. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  560. return azx_readl(chip, IR);
  561. udelay(1);
  562. }
  563. if (printk_ratelimit())
  564. snd_printd(SFX "get_response timeout: IRS=0x%x\n",
  565. azx_readw(chip, IRS));
  566. return (unsigned int)-1;
  567. }
  568. /*
  569. * The below are the main callbacks from hda_codec.
  570. *
  571. * They are just the skeleton to call sub-callbacks according to the
  572. * current setting of chip->single_cmd.
  573. */
  574. /* send a command */
  575. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  576. int direct, unsigned int verb,
  577. unsigned int para)
  578. {
  579. struct azx *chip = codec->bus->private_data;
  580. u32 val;
  581. val = (u32)(codec->addr & 0x0f) << 28;
  582. val |= (u32)direct << 27;
  583. val |= (u32)nid << 20;
  584. val |= verb << 8;
  585. val |= para;
  586. chip->last_cmd = val;
  587. if (chip->single_cmd)
  588. return azx_single_send_cmd(codec, val);
  589. else
  590. return azx_corb_send_cmd(codec, val);
  591. }
  592. /* get a response */
  593. static unsigned int azx_get_response(struct hda_codec *codec)
  594. {
  595. struct azx *chip = codec->bus->private_data;
  596. if (chip->single_cmd)
  597. return azx_single_get_response(codec);
  598. else
  599. return azx_rirb_get_response(codec);
  600. }
  601. #ifdef CONFIG_SND_HDA_POWER_SAVE
  602. static void azx_power_notify(struct hda_codec *codec);
  603. #endif
  604. /* reset codec link */
  605. static int azx_reset(struct azx *chip)
  606. {
  607. int count;
  608. /* clear STATESTS */
  609. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  610. /* reset controller */
  611. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  612. count = 50;
  613. while (azx_readb(chip, GCTL) && --count)
  614. msleep(1);
  615. /* delay for >= 100us for codec PLL to settle per spec
  616. * Rev 0.9 section 5.5.1
  617. */
  618. msleep(1);
  619. /* Bring controller out of reset */
  620. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  621. count = 50;
  622. while (!azx_readb(chip, GCTL) && --count)
  623. msleep(1);
  624. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  625. msleep(1);
  626. /* check to see if controller is ready */
  627. if (!azx_readb(chip, GCTL)) {
  628. snd_printd("azx_reset: controller not ready!\n");
  629. return -EBUSY;
  630. }
  631. /* Accept unsolicited responses */
  632. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  633. /* detect codecs */
  634. if (!chip->codec_mask) {
  635. chip->codec_mask = azx_readw(chip, STATESTS);
  636. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  637. }
  638. return 0;
  639. }
  640. /*
  641. * Lowlevel interface
  642. */
  643. /* enable interrupts */
  644. static void azx_int_enable(struct azx *chip)
  645. {
  646. /* enable controller CIE and GIE */
  647. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  648. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  649. }
  650. /* disable interrupts */
  651. static void azx_int_disable(struct azx *chip)
  652. {
  653. int i;
  654. /* disable interrupts in stream descriptor */
  655. for (i = 0; i < chip->num_streams; i++) {
  656. struct azx_dev *azx_dev = &chip->azx_dev[i];
  657. azx_sd_writeb(azx_dev, SD_CTL,
  658. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  659. }
  660. /* disable SIE for all streams */
  661. azx_writeb(chip, INTCTL, 0);
  662. /* disable controller CIE and GIE */
  663. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  664. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  665. }
  666. /* clear interrupts */
  667. static void azx_int_clear(struct azx *chip)
  668. {
  669. int i;
  670. /* clear stream status */
  671. for (i = 0; i < chip->num_streams; i++) {
  672. struct azx_dev *azx_dev = &chip->azx_dev[i];
  673. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  674. }
  675. /* clear STATESTS */
  676. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  677. /* clear rirb status */
  678. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  679. /* clear int status */
  680. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  681. }
  682. /* start a stream */
  683. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  684. {
  685. /* enable SIE */
  686. azx_writeb(chip, INTCTL,
  687. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  688. /* set DMA start and interrupt mask */
  689. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  690. SD_CTL_DMA_START | SD_INT_MASK);
  691. }
  692. /* stop a stream */
  693. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  694. {
  695. /* stop DMA */
  696. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  697. ~(SD_CTL_DMA_START | SD_INT_MASK));
  698. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  699. /* disable SIE */
  700. azx_writeb(chip, INTCTL,
  701. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  702. }
  703. /*
  704. * reset and start the controller registers
  705. */
  706. static void azx_init_chip(struct azx *chip)
  707. {
  708. if (chip->initialized)
  709. return;
  710. /* reset controller */
  711. azx_reset(chip);
  712. /* initialize interrupts */
  713. azx_int_clear(chip);
  714. azx_int_enable(chip);
  715. /* initialize the codec command I/O */
  716. if (!chip->single_cmd)
  717. azx_init_cmd_io(chip);
  718. /* program the position buffer */
  719. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  720. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  721. chip->initialized = 1;
  722. }
  723. /*
  724. * initialize the PCI registers
  725. */
  726. /* update bits in a PCI register byte */
  727. static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
  728. unsigned char mask, unsigned char val)
  729. {
  730. unsigned char data;
  731. pci_read_config_byte(pci, reg, &data);
  732. data &= ~mask;
  733. data |= (val & mask);
  734. pci_write_config_byte(pci, reg, data);
  735. }
  736. static void azx_init_pci(struct azx *chip)
  737. {
  738. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  739. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  740. * Ensuring these bits are 0 clears playback static on some HD Audio
  741. * codecs
  742. */
  743. update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
  744. switch (chip->driver_type) {
  745. case AZX_DRIVER_ATI:
  746. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  747. update_pci_byte(chip->pci,
  748. ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  749. 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  750. break;
  751. case AZX_DRIVER_NVIDIA:
  752. /* For NVIDIA HDA, enable snoop */
  753. update_pci_byte(chip->pci,
  754. NVIDIA_HDA_TRANSREG_ADDR,
  755. 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
  756. break;
  757. }
  758. }
  759. /*
  760. * interrupt handler
  761. */
  762. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  763. {
  764. struct azx *chip = dev_id;
  765. struct azx_dev *azx_dev;
  766. u32 status;
  767. int i;
  768. spin_lock(&chip->reg_lock);
  769. status = azx_readl(chip, INTSTS);
  770. if (status == 0) {
  771. spin_unlock(&chip->reg_lock);
  772. return IRQ_NONE;
  773. }
  774. for (i = 0; i < chip->num_streams; i++) {
  775. azx_dev = &chip->azx_dev[i];
  776. if (status & azx_dev->sd_int_sta_mask) {
  777. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  778. if (azx_dev->substream && azx_dev->running) {
  779. azx_dev->period_intr++;
  780. spin_unlock(&chip->reg_lock);
  781. snd_pcm_period_elapsed(azx_dev->substream);
  782. spin_lock(&chip->reg_lock);
  783. }
  784. }
  785. }
  786. /* clear rirb int */
  787. status = azx_readb(chip, RIRBSTS);
  788. if (status & RIRB_INT_MASK) {
  789. if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
  790. azx_update_rirb(chip);
  791. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  792. }
  793. #if 0
  794. /* clear state status int */
  795. if (azx_readb(chip, STATESTS) & 0x04)
  796. azx_writeb(chip, STATESTS, 0x04);
  797. #endif
  798. spin_unlock(&chip->reg_lock);
  799. return IRQ_HANDLED;
  800. }
  801. /*
  802. * set up BDL entries
  803. */
  804. static void azx_setup_periods(struct azx_dev *azx_dev)
  805. {
  806. u32 *bdl = azx_dev->bdl;
  807. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  808. int idx;
  809. /* reset BDL address */
  810. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  811. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  812. /* program the initial BDL entries */
  813. for (idx = 0; idx < azx_dev->frags; idx++) {
  814. unsigned int off = idx << 2; /* 4 dword step */
  815. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  816. /* program the address field of the BDL entry */
  817. bdl[off] = cpu_to_le32((u32)addr);
  818. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  819. /* program the size field of the BDL entry */
  820. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  821. /* program the IOC to enable interrupt when buffer completes */
  822. bdl[off+3] = cpu_to_le32(0x01);
  823. }
  824. }
  825. /*
  826. * set up the SD for streaming
  827. */
  828. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  829. {
  830. unsigned char val;
  831. int timeout;
  832. /* make sure the run bit is zero for SD */
  833. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  834. ~SD_CTL_DMA_START);
  835. /* reset stream */
  836. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  837. SD_CTL_STREAM_RESET);
  838. udelay(3);
  839. timeout = 300;
  840. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  841. --timeout)
  842. ;
  843. val &= ~SD_CTL_STREAM_RESET;
  844. azx_sd_writeb(azx_dev, SD_CTL, val);
  845. udelay(3);
  846. timeout = 300;
  847. /* waiting for hardware to report that the stream is out of reset */
  848. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  849. --timeout)
  850. ;
  851. /* program the stream_tag */
  852. azx_sd_writel(azx_dev, SD_CTL,
  853. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
  854. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  855. /* program the length of samples in cyclic buffer */
  856. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  857. /* program the stream format */
  858. /* this value needs to be the same as the one programmed */
  859. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  860. /* program the stream LVI (last valid index) of the BDL */
  861. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  862. /* program the BDL address */
  863. /* lower BDL address */
  864. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  865. /* upper BDL address */
  866. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  867. /* enable the position buffer */
  868. if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  869. azx_writel(chip, DPLBASE,
  870. (u32)chip->posbuf.addr |ICH6_DPLBASE_ENABLE);
  871. /* set the interrupt enable bits in the descriptor control register */
  872. azx_sd_writel(azx_dev, SD_CTL,
  873. azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  874. return 0;
  875. }
  876. /*
  877. * Codec initialization
  878. */
  879. static unsigned int azx_max_codecs[] __devinitdata = {
  880. [AZX_DRIVER_ICH] = 3,
  881. [AZX_DRIVER_ATI] = 4,
  882. [AZX_DRIVER_ATIHDMI] = 4,
  883. [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
  884. [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
  885. [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
  886. [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
  887. };
  888. static int __devinit azx_codec_create(struct azx *chip, const char *model,
  889. unsigned int codec_probe_mask)
  890. {
  891. struct hda_bus_template bus_temp;
  892. int c, codecs, audio_codecs, err;
  893. memset(&bus_temp, 0, sizeof(bus_temp));
  894. bus_temp.private_data = chip;
  895. bus_temp.modelname = model;
  896. bus_temp.pci = chip->pci;
  897. bus_temp.ops.command = azx_send_cmd;
  898. bus_temp.ops.get_response = azx_get_response;
  899. #ifdef CONFIG_SND_HDA_POWER_SAVE
  900. bus_temp.ops.pm_notify = azx_power_notify;
  901. #endif
  902. err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
  903. if (err < 0)
  904. return err;
  905. codecs = audio_codecs = 0;
  906. for (c = 0; c < AZX_MAX_CODECS; c++) {
  907. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  908. struct hda_codec *codec;
  909. err = snd_hda_codec_new(chip->bus, c, &codec);
  910. if (err < 0)
  911. continue;
  912. codecs++;
  913. if (codec->afg)
  914. audio_codecs++;
  915. }
  916. }
  917. if (!audio_codecs) {
  918. /* probe additional slots if no codec is found */
  919. for (; c < azx_max_codecs[chip->driver_type]; c++) {
  920. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  921. err = snd_hda_codec_new(chip->bus, c, NULL);
  922. if (err < 0)
  923. continue;
  924. codecs++;
  925. }
  926. }
  927. }
  928. if (!codecs) {
  929. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  930. return -ENXIO;
  931. }
  932. return 0;
  933. }
  934. /*
  935. * PCM support
  936. */
  937. /* assign a stream for the PCM */
  938. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  939. {
  940. int dev, i, nums;
  941. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  942. dev = chip->playback_index_offset;
  943. nums = chip->playback_streams;
  944. } else {
  945. dev = chip->capture_index_offset;
  946. nums = chip->capture_streams;
  947. }
  948. for (i = 0; i < nums; i++, dev++)
  949. if (!chip->azx_dev[dev].opened) {
  950. chip->azx_dev[dev].opened = 1;
  951. return &chip->azx_dev[dev];
  952. }
  953. return NULL;
  954. }
  955. /* release the assigned stream */
  956. static inline void azx_release_device(struct azx_dev *azx_dev)
  957. {
  958. azx_dev->opened = 0;
  959. }
  960. static struct snd_pcm_hardware azx_pcm_hw = {
  961. .info = (SNDRV_PCM_INFO_MMAP |
  962. SNDRV_PCM_INFO_INTERLEAVED |
  963. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  964. SNDRV_PCM_INFO_MMAP_VALID |
  965. /* No full-resume yet implemented */
  966. /* SNDRV_PCM_INFO_RESUME |*/
  967. SNDRV_PCM_INFO_PAUSE),
  968. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  969. .rates = SNDRV_PCM_RATE_48000,
  970. .rate_min = 48000,
  971. .rate_max = 48000,
  972. .channels_min = 2,
  973. .channels_max = 2,
  974. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  975. .period_bytes_min = 128,
  976. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  977. .periods_min = 2,
  978. .periods_max = AZX_MAX_FRAG,
  979. .fifo_size = 0,
  980. };
  981. struct azx_pcm {
  982. struct azx *chip;
  983. struct hda_codec *codec;
  984. struct hda_pcm_stream *hinfo[2];
  985. };
  986. static int azx_pcm_open(struct snd_pcm_substream *substream)
  987. {
  988. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  989. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  990. struct azx *chip = apcm->chip;
  991. struct azx_dev *azx_dev;
  992. struct snd_pcm_runtime *runtime = substream->runtime;
  993. unsigned long flags;
  994. int err;
  995. mutex_lock(&chip->open_mutex);
  996. azx_dev = azx_assign_device(chip, substream->stream);
  997. if (azx_dev == NULL) {
  998. mutex_unlock(&chip->open_mutex);
  999. return -EBUSY;
  1000. }
  1001. runtime->hw = azx_pcm_hw;
  1002. runtime->hw.channels_min = hinfo->channels_min;
  1003. runtime->hw.channels_max = hinfo->channels_max;
  1004. runtime->hw.formats = hinfo->formats;
  1005. runtime->hw.rates = hinfo->rates;
  1006. snd_pcm_limit_hw_rates(runtime);
  1007. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  1008. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1009. 128);
  1010. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1011. 128);
  1012. snd_hda_power_up(apcm->codec);
  1013. err = hinfo->ops.open(hinfo, apcm->codec, substream);
  1014. if (err < 0) {
  1015. azx_release_device(azx_dev);
  1016. snd_hda_power_down(apcm->codec);
  1017. mutex_unlock(&chip->open_mutex);
  1018. return err;
  1019. }
  1020. spin_lock_irqsave(&chip->reg_lock, flags);
  1021. azx_dev->substream = substream;
  1022. azx_dev->running = 0;
  1023. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1024. runtime->private_data = azx_dev;
  1025. mutex_unlock(&chip->open_mutex);
  1026. return 0;
  1027. }
  1028. static int azx_pcm_close(struct snd_pcm_substream *substream)
  1029. {
  1030. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1031. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1032. struct azx *chip = apcm->chip;
  1033. struct azx_dev *azx_dev = get_azx_dev(substream);
  1034. unsigned long flags;
  1035. mutex_lock(&chip->open_mutex);
  1036. spin_lock_irqsave(&chip->reg_lock, flags);
  1037. azx_dev->substream = NULL;
  1038. azx_dev->running = 0;
  1039. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1040. azx_release_device(azx_dev);
  1041. hinfo->ops.close(hinfo, apcm->codec, substream);
  1042. snd_hda_power_down(apcm->codec);
  1043. mutex_unlock(&chip->open_mutex);
  1044. return 0;
  1045. }
  1046. static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
  1047. struct snd_pcm_hw_params *hw_params)
  1048. {
  1049. return snd_pcm_lib_malloc_pages(substream,
  1050. params_buffer_bytes(hw_params));
  1051. }
  1052. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  1053. {
  1054. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1055. struct azx_dev *azx_dev = get_azx_dev(substream);
  1056. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1057. /* reset BDL address */
  1058. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  1059. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  1060. azx_sd_writel(azx_dev, SD_CTL, 0);
  1061. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  1062. return snd_pcm_lib_free_pages(substream);
  1063. }
  1064. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  1065. {
  1066. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1067. struct azx *chip = apcm->chip;
  1068. struct azx_dev *azx_dev = get_azx_dev(substream);
  1069. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1070. struct snd_pcm_runtime *runtime = substream->runtime;
  1071. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  1072. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  1073. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  1074. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  1075. runtime->channels,
  1076. runtime->format,
  1077. hinfo->maxbps);
  1078. if (!azx_dev->format_val) {
  1079. snd_printk(KERN_ERR SFX
  1080. "invalid format_val, rate=%d, ch=%d, format=%d\n",
  1081. runtime->rate, runtime->channels, runtime->format);
  1082. return -EINVAL;
  1083. }
  1084. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, "
  1085. "format=0x%x\n",
  1086. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  1087. azx_setup_periods(azx_dev);
  1088. azx_setup_controller(chip, azx_dev);
  1089. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1090. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  1091. else
  1092. azx_dev->fifo_size = 0;
  1093. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  1094. azx_dev->format_val, substream);
  1095. }
  1096. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  1097. {
  1098. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1099. struct azx_dev *azx_dev = get_azx_dev(substream);
  1100. struct azx *chip = apcm->chip;
  1101. int err = 0;
  1102. spin_lock(&chip->reg_lock);
  1103. switch (cmd) {
  1104. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1105. case SNDRV_PCM_TRIGGER_RESUME:
  1106. case SNDRV_PCM_TRIGGER_START:
  1107. azx_stream_start(chip, azx_dev);
  1108. azx_dev->running = 1;
  1109. break;
  1110. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1111. case SNDRV_PCM_TRIGGER_SUSPEND:
  1112. case SNDRV_PCM_TRIGGER_STOP:
  1113. azx_stream_stop(chip, azx_dev);
  1114. azx_dev->running = 0;
  1115. break;
  1116. default:
  1117. err = -EINVAL;
  1118. }
  1119. spin_unlock(&chip->reg_lock);
  1120. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  1121. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  1122. cmd == SNDRV_PCM_TRIGGER_STOP) {
  1123. int timeout = 5000;
  1124. while ((azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START) &&
  1125. --timeout)
  1126. ;
  1127. }
  1128. return err;
  1129. }
  1130. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1131. {
  1132. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1133. struct azx *chip = apcm->chip;
  1134. struct azx_dev *azx_dev = get_azx_dev(substream);
  1135. unsigned int pos;
  1136. if (chip->position_fix == POS_FIX_POSBUF ||
  1137. chip->position_fix == POS_FIX_AUTO) {
  1138. /* use the position buffer */
  1139. pos = le32_to_cpu(*azx_dev->posbuf);
  1140. if (chip->position_fix == POS_FIX_AUTO &&
  1141. azx_dev->period_intr == 1 && !pos) {
  1142. printk(KERN_WARNING
  1143. "hda-intel: Invalid position buffer, "
  1144. "using LPIB read method instead.\n");
  1145. chip->position_fix = POS_FIX_NONE;
  1146. goto read_lpib;
  1147. }
  1148. } else {
  1149. read_lpib:
  1150. /* read LPIB */
  1151. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1152. if (chip->position_fix == POS_FIX_FIFO)
  1153. pos += azx_dev->fifo_size;
  1154. }
  1155. if (pos >= azx_dev->bufsize)
  1156. pos = 0;
  1157. return bytes_to_frames(substream->runtime, pos);
  1158. }
  1159. static struct snd_pcm_ops azx_pcm_ops = {
  1160. .open = azx_pcm_open,
  1161. .close = azx_pcm_close,
  1162. .ioctl = snd_pcm_lib_ioctl,
  1163. .hw_params = azx_pcm_hw_params,
  1164. .hw_free = azx_pcm_hw_free,
  1165. .prepare = azx_pcm_prepare,
  1166. .trigger = azx_pcm_trigger,
  1167. .pointer = azx_pcm_pointer,
  1168. };
  1169. static void azx_pcm_free(struct snd_pcm *pcm)
  1170. {
  1171. kfree(pcm->private_data);
  1172. }
  1173. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1174. struct hda_pcm *cpcm, int pcm_dev)
  1175. {
  1176. int err;
  1177. struct snd_pcm *pcm;
  1178. struct azx_pcm *apcm;
  1179. /* if no substreams are defined for both playback and capture,
  1180. * it's just a placeholder. ignore it.
  1181. */
  1182. if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
  1183. return 0;
  1184. snd_assert(cpcm->name, return -EINVAL);
  1185. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1186. cpcm->stream[0].substreams,
  1187. cpcm->stream[1].substreams,
  1188. &pcm);
  1189. if (err < 0)
  1190. return err;
  1191. strcpy(pcm->name, cpcm->name);
  1192. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1193. if (apcm == NULL)
  1194. return -ENOMEM;
  1195. apcm->chip = chip;
  1196. apcm->codec = codec;
  1197. apcm->hinfo[0] = &cpcm->stream[0];
  1198. apcm->hinfo[1] = &cpcm->stream[1];
  1199. pcm->private_data = apcm;
  1200. pcm->private_free = azx_pcm_free;
  1201. if (cpcm->stream[0].substreams)
  1202. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1203. if (cpcm->stream[1].substreams)
  1204. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1205. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1206. snd_dma_pci_data(chip->pci),
  1207. 1024 * 64, 1024 * 1024);
  1208. chip->pcm[pcm_dev] = pcm;
  1209. if (chip->pcm_devs < pcm_dev + 1)
  1210. chip->pcm_devs = pcm_dev + 1;
  1211. return 0;
  1212. }
  1213. static int __devinit azx_pcm_create(struct azx *chip)
  1214. {
  1215. struct hda_codec *codec;
  1216. int c, err;
  1217. int pcm_dev;
  1218. err = snd_hda_build_pcms(chip->bus);
  1219. if (err < 0)
  1220. return err;
  1221. /* create audio PCMs */
  1222. pcm_dev = 0;
  1223. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1224. for (c = 0; c < codec->num_pcms; c++) {
  1225. if (codec->pcm_info[c].is_modem)
  1226. continue; /* create later */
  1227. if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
  1228. snd_printk(KERN_ERR SFX
  1229. "Too many audio PCMs\n");
  1230. return -EINVAL;
  1231. }
  1232. err = create_codec_pcm(chip, codec,
  1233. &codec->pcm_info[c], pcm_dev);
  1234. if (err < 0)
  1235. return err;
  1236. pcm_dev++;
  1237. }
  1238. }
  1239. /* create modem PCMs */
  1240. pcm_dev = AZX_MAX_AUDIO_PCMS;
  1241. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1242. for (c = 0; c < codec->num_pcms; c++) {
  1243. if (!codec->pcm_info[c].is_modem)
  1244. continue; /* already created */
  1245. if (pcm_dev >= AZX_MAX_PCMS) {
  1246. snd_printk(KERN_ERR SFX
  1247. "Too many modem PCMs\n");
  1248. return -EINVAL;
  1249. }
  1250. err = create_codec_pcm(chip, codec,
  1251. &codec->pcm_info[c], pcm_dev);
  1252. if (err < 0)
  1253. return err;
  1254. chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
  1255. pcm_dev++;
  1256. }
  1257. }
  1258. return 0;
  1259. }
  1260. /*
  1261. * mixer creation - all stuff is implemented in hda module
  1262. */
  1263. static int __devinit azx_mixer_create(struct azx *chip)
  1264. {
  1265. return snd_hda_build_controls(chip->bus);
  1266. }
  1267. /*
  1268. * initialize SD streams
  1269. */
  1270. static int __devinit azx_init_stream(struct azx *chip)
  1271. {
  1272. int i;
  1273. /* initialize each stream (aka device)
  1274. * assign the starting bdl address to each stream (device)
  1275. * and initialize
  1276. */
  1277. for (i = 0; i < chip->num_streams; i++) {
  1278. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1279. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1280. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1281. azx_dev->bdl_addr = chip->bdl.addr + off;
  1282. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1283. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1284. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1285. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1286. azx_dev->sd_int_sta_mask = 1 << i;
  1287. /* stream tag: must be non-zero and unique */
  1288. azx_dev->index = i;
  1289. azx_dev->stream_tag = i + 1;
  1290. }
  1291. return 0;
  1292. }
  1293. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1294. {
  1295. if (request_irq(chip->pci->irq, azx_interrupt,
  1296. chip->msi ? 0 : IRQF_SHARED,
  1297. "HDA Intel", chip)) {
  1298. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1299. "disabling device\n", chip->pci->irq);
  1300. if (do_disconnect)
  1301. snd_card_disconnect(chip->card);
  1302. return -1;
  1303. }
  1304. chip->irq = chip->pci->irq;
  1305. pci_intx(chip->pci, !chip->msi);
  1306. return 0;
  1307. }
  1308. static void azx_stop_chip(struct azx *chip)
  1309. {
  1310. if (!chip->initialized)
  1311. return;
  1312. /* disable interrupts */
  1313. azx_int_disable(chip);
  1314. azx_int_clear(chip);
  1315. /* disable CORB/RIRB */
  1316. azx_free_cmd_io(chip);
  1317. /* disable position buffer */
  1318. azx_writel(chip, DPLBASE, 0);
  1319. azx_writel(chip, DPUBASE, 0);
  1320. chip->initialized = 0;
  1321. }
  1322. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1323. /* power-up/down the controller */
  1324. static void azx_power_notify(struct hda_codec *codec)
  1325. {
  1326. struct azx *chip = codec->bus->private_data;
  1327. struct hda_codec *c;
  1328. int power_on = 0;
  1329. list_for_each_entry(c, &codec->bus->codec_list, list) {
  1330. if (c->power_on) {
  1331. power_on = 1;
  1332. break;
  1333. }
  1334. }
  1335. if (power_on)
  1336. azx_init_chip(chip);
  1337. else if (chip->running && power_save_controller)
  1338. azx_stop_chip(chip);
  1339. }
  1340. #endif /* CONFIG_SND_HDA_POWER_SAVE */
  1341. #ifdef CONFIG_PM
  1342. /*
  1343. * power management
  1344. */
  1345. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1346. {
  1347. struct snd_card *card = pci_get_drvdata(pci);
  1348. struct azx *chip = card->private_data;
  1349. int i;
  1350. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1351. for (i = 0; i < chip->pcm_devs; i++)
  1352. snd_pcm_suspend_all(chip->pcm[i]);
  1353. if (chip->initialized)
  1354. snd_hda_suspend(chip->bus, state);
  1355. azx_stop_chip(chip);
  1356. if (chip->irq >= 0) {
  1357. synchronize_irq(chip->irq);
  1358. free_irq(chip->irq, chip);
  1359. chip->irq = -1;
  1360. }
  1361. if (chip->msi)
  1362. pci_disable_msi(chip->pci);
  1363. pci_disable_device(pci);
  1364. pci_save_state(pci);
  1365. pci_set_power_state(pci, pci_choose_state(pci, state));
  1366. return 0;
  1367. }
  1368. static int azx_resume(struct pci_dev *pci)
  1369. {
  1370. struct snd_card *card = pci_get_drvdata(pci);
  1371. struct azx *chip = card->private_data;
  1372. pci_set_power_state(pci, PCI_D0);
  1373. pci_restore_state(pci);
  1374. if (pci_enable_device(pci) < 0) {
  1375. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1376. "disabling device\n");
  1377. snd_card_disconnect(card);
  1378. return -EIO;
  1379. }
  1380. pci_set_master(pci);
  1381. if (chip->msi)
  1382. if (pci_enable_msi(pci) < 0)
  1383. chip->msi = 0;
  1384. if (azx_acquire_irq(chip, 1) < 0)
  1385. return -EIO;
  1386. azx_init_pci(chip);
  1387. if (snd_hda_codecs_inuse(chip->bus))
  1388. azx_init_chip(chip);
  1389. snd_hda_resume(chip->bus);
  1390. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1391. return 0;
  1392. }
  1393. #endif /* CONFIG_PM */
  1394. /*
  1395. * destructor
  1396. */
  1397. static int azx_free(struct azx *chip)
  1398. {
  1399. if (chip->initialized) {
  1400. int i;
  1401. for (i = 0; i < chip->num_streams; i++)
  1402. azx_stream_stop(chip, &chip->azx_dev[i]);
  1403. azx_stop_chip(chip);
  1404. }
  1405. if (chip->irq >= 0) {
  1406. synchronize_irq(chip->irq);
  1407. free_irq(chip->irq, (void*)chip);
  1408. }
  1409. if (chip->msi)
  1410. pci_disable_msi(chip->pci);
  1411. if (chip->remap_addr)
  1412. iounmap(chip->remap_addr);
  1413. if (chip->bdl.area)
  1414. snd_dma_free_pages(&chip->bdl);
  1415. if (chip->rb.area)
  1416. snd_dma_free_pages(&chip->rb);
  1417. if (chip->posbuf.area)
  1418. snd_dma_free_pages(&chip->posbuf);
  1419. pci_release_regions(chip->pci);
  1420. pci_disable_device(chip->pci);
  1421. kfree(chip->azx_dev);
  1422. kfree(chip);
  1423. return 0;
  1424. }
  1425. static int azx_dev_free(struct snd_device *device)
  1426. {
  1427. return azx_free(device->device_data);
  1428. }
  1429. /*
  1430. * white/black-listing for position_fix
  1431. */
  1432. static struct snd_pci_quirk position_fix_list[] __devinitdata = {
  1433. SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
  1434. SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_NONE),
  1435. {}
  1436. };
  1437. static int __devinit check_position_fix(struct azx *chip, int fix)
  1438. {
  1439. const struct snd_pci_quirk *q;
  1440. if (fix == POS_FIX_AUTO) {
  1441. q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
  1442. if (q) {
  1443. printk(KERN_INFO
  1444. "hda_intel: position_fix set to %d "
  1445. "for device %04x:%04x\n",
  1446. q->value, q->subvendor, q->subdevice);
  1447. return q->value;
  1448. }
  1449. }
  1450. return fix;
  1451. }
  1452. /*
  1453. * black-lists for probe_mask
  1454. */
  1455. static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
  1456. /* Thinkpad often breaks the controller communication when accessing
  1457. * to the non-working (or non-existing) modem codec slot.
  1458. */
  1459. SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
  1460. SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
  1461. SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
  1462. {}
  1463. };
  1464. static void __devinit check_probe_mask(struct azx *chip, int dev)
  1465. {
  1466. const struct snd_pci_quirk *q;
  1467. if (probe_mask[dev] == -1) {
  1468. q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
  1469. if (q) {
  1470. printk(KERN_INFO
  1471. "hda_intel: probe_mask set to 0x%x "
  1472. "for device %04x:%04x\n",
  1473. q->value, q->subvendor, q->subdevice);
  1474. probe_mask[dev] = q->value;
  1475. }
  1476. }
  1477. }
  1478. /*
  1479. * constructor
  1480. */
  1481. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1482. int dev, int driver_type,
  1483. struct azx **rchip)
  1484. {
  1485. struct azx *chip;
  1486. int err;
  1487. unsigned short gcap;
  1488. static struct snd_device_ops ops = {
  1489. .dev_free = azx_dev_free,
  1490. };
  1491. *rchip = NULL;
  1492. err = pci_enable_device(pci);
  1493. if (err < 0)
  1494. return err;
  1495. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1496. if (!chip) {
  1497. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1498. pci_disable_device(pci);
  1499. return -ENOMEM;
  1500. }
  1501. spin_lock_init(&chip->reg_lock);
  1502. mutex_init(&chip->open_mutex);
  1503. chip->card = card;
  1504. chip->pci = pci;
  1505. chip->irq = -1;
  1506. chip->driver_type = driver_type;
  1507. chip->msi = enable_msi;
  1508. chip->position_fix = check_position_fix(chip, position_fix[dev]);
  1509. check_probe_mask(chip, dev);
  1510. chip->single_cmd = single_cmd;
  1511. #if BITS_PER_LONG != 64
  1512. /* Fix up base address on ULI M5461 */
  1513. if (chip->driver_type == AZX_DRIVER_ULI) {
  1514. u16 tmp3;
  1515. pci_read_config_word(pci, 0x40, &tmp3);
  1516. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1517. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1518. }
  1519. #endif
  1520. err = pci_request_regions(pci, "ICH HD audio");
  1521. if (err < 0) {
  1522. kfree(chip);
  1523. pci_disable_device(pci);
  1524. return err;
  1525. }
  1526. chip->addr = pci_resource_start(pci, 0);
  1527. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1528. if (chip->remap_addr == NULL) {
  1529. snd_printk(KERN_ERR SFX "ioremap error\n");
  1530. err = -ENXIO;
  1531. goto errout;
  1532. }
  1533. if (chip->msi)
  1534. if (pci_enable_msi(pci) < 0)
  1535. chip->msi = 0;
  1536. if (azx_acquire_irq(chip, 0) < 0) {
  1537. err = -EBUSY;
  1538. goto errout;
  1539. }
  1540. pci_set_master(pci);
  1541. synchronize_irq(chip->irq);
  1542. gcap = azx_readw(chip, GCAP);
  1543. snd_printdd("chipset global capabilities = 0x%x\n", gcap);
  1544. if (gcap) {
  1545. /* read number of streams from GCAP register instead of using
  1546. * hardcoded value
  1547. */
  1548. chip->playback_streams = (gcap & (0xF << 12)) >> 12;
  1549. chip->capture_streams = (gcap & (0xF << 8)) >> 8;
  1550. chip->playback_index_offset = (gcap & (0xF << 12)) >> 12;
  1551. chip->capture_index_offset = 0;
  1552. } else {
  1553. /* gcap didn't give any info, switching to old method */
  1554. switch (chip->driver_type) {
  1555. case AZX_DRIVER_ULI:
  1556. chip->playback_streams = ULI_NUM_PLAYBACK;
  1557. chip->capture_streams = ULI_NUM_CAPTURE;
  1558. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1559. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1560. break;
  1561. case AZX_DRIVER_ATIHDMI:
  1562. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1563. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1564. chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
  1565. chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
  1566. break;
  1567. default:
  1568. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1569. chip->capture_streams = ICH6_NUM_CAPTURE;
  1570. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1571. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1572. break;
  1573. }
  1574. }
  1575. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1576. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
  1577. GFP_KERNEL);
  1578. if (!chip->azx_dev) {
  1579. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1580. goto errout;
  1581. }
  1582. /* allocate memory for the BDL for each stream */
  1583. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1584. snd_dma_pci_data(chip->pci),
  1585. BDL_SIZE, &chip->bdl);
  1586. if (err < 0) {
  1587. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1588. goto errout;
  1589. }
  1590. /* allocate memory for the position buffer */
  1591. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1592. snd_dma_pci_data(chip->pci),
  1593. chip->num_streams * 8, &chip->posbuf);
  1594. if (err < 0) {
  1595. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1596. goto errout;
  1597. }
  1598. /* allocate CORB/RIRB */
  1599. if (!chip->single_cmd) {
  1600. err = azx_alloc_cmd_io(chip);
  1601. if (err < 0)
  1602. goto errout;
  1603. }
  1604. /* initialize streams */
  1605. azx_init_stream(chip);
  1606. /* initialize chip */
  1607. azx_init_pci(chip);
  1608. azx_init_chip(chip);
  1609. /* codec detection */
  1610. if (!chip->codec_mask) {
  1611. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1612. err = -ENODEV;
  1613. goto errout;
  1614. }
  1615. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
  1616. if (err <0) {
  1617. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1618. goto errout;
  1619. }
  1620. strcpy(card->driver, "HDA-Intel");
  1621. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1622. sprintf(card->longname, "%s at 0x%lx irq %i",
  1623. card->shortname, chip->addr, chip->irq);
  1624. *rchip = chip;
  1625. return 0;
  1626. errout:
  1627. azx_free(chip);
  1628. return err;
  1629. }
  1630. static void power_down_all_codecs(struct azx *chip)
  1631. {
  1632. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1633. /* The codecs were powered up in snd_hda_codec_new().
  1634. * Now all initialization done, so turn them down if possible
  1635. */
  1636. struct hda_codec *codec;
  1637. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1638. snd_hda_power_down(codec);
  1639. }
  1640. #endif
  1641. }
  1642. static int __devinit azx_probe(struct pci_dev *pci,
  1643. const struct pci_device_id *pci_id)
  1644. {
  1645. static int dev;
  1646. struct snd_card *card;
  1647. struct azx *chip;
  1648. int err;
  1649. if (dev >= SNDRV_CARDS)
  1650. return -ENODEV;
  1651. if (!enable[dev]) {
  1652. dev++;
  1653. return -ENOENT;
  1654. }
  1655. card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
  1656. if (!card) {
  1657. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1658. return -ENOMEM;
  1659. }
  1660. err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
  1661. if (err < 0) {
  1662. snd_card_free(card);
  1663. return err;
  1664. }
  1665. card->private_data = chip;
  1666. /* create codec instances */
  1667. err = azx_codec_create(chip, model[dev], probe_mask[dev]);
  1668. if (err < 0) {
  1669. snd_card_free(card);
  1670. return err;
  1671. }
  1672. /* create PCM streams */
  1673. err = azx_pcm_create(chip);
  1674. if (err < 0) {
  1675. snd_card_free(card);
  1676. return err;
  1677. }
  1678. /* create mixer controls */
  1679. err = azx_mixer_create(chip);
  1680. if (err < 0) {
  1681. snd_card_free(card);
  1682. return err;
  1683. }
  1684. snd_card_set_dev(card, &pci->dev);
  1685. err = snd_card_register(card);
  1686. if (err < 0) {
  1687. snd_card_free(card);
  1688. return err;
  1689. }
  1690. pci_set_drvdata(pci, card);
  1691. chip->running = 1;
  1692. power_down_all_codecs(chip);
  1693. dev++;
  1694. return err;
  1695. }
  1696. static void __devexit azx_remove(struct pci_dev *pci)
  1697. {
  1698. snd_card_free(pci_get_drvdata(pci));
  1699. pci_set_drvdata(pci, NULL);
  1700. }
  1701. /* PCI IDs */
  1702. static struct pci_device_id azx_ids[] = {
  1703. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1704. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1705. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1706. { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
  1707. { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
  1708. { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
  1709. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1710. { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
  1711. { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
  1712. { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
  1713. { 0x1002, 0x960f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
  1714. { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
  1715. { 0x1002, 0xaa08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV630 HDMI */
  1716. { 0x1002, 0xaa10, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV610 HDMI */
  1717. { 0x1002, 0xaa18, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV670 HDMI */
  1718. { 0x1002, 0xaa20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV635 HDMI */
  1719. { 0x1002, 0xaa28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV620 HDMI */
  1720. { 0x1002, 0xaa30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV770 HDMI */
  1721. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1722. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1723. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1724. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
  1725. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
  1726. { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
  1727. { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
  1728. { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
  1729. { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
  1730. { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
  1731. { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
  1732. { 0x10de, 0x07fc, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
  1733. { 0x10de, 0x07fd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
  1734. { 0x10de, 0x0774, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1735. { 0x10de, 0x0775, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1736. { 0x10de, 0x0776, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1737. { 0x10de, 0x0777, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1738. { 0x10de, 0x0ac0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1739. { 0x10de, 0x0ac1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1740. { 0x10de, 0x0ac2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1741. { 0x10de, 0x0ac3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1742. { 0, }
  1743. };
  1744. MODULE_DEVICE_TABLE(pci, azx_ids);
  1745. /* pci_driver definition */
  1746. static struct pci_driver driver = {
  1747. .name = "HDA Intel",
  1748. .id_table = azx_ids,
  1749. .probe = azx_probe,
  1750. .remove = __devexit_p(azx_remove),
  1751. #ifdef CONFIG_PM
  1752. .suspend = azx_suspend,
  1753. .resume = azx_resume,
  1754. #endif
  1755. };
  1756. static int __init alsa_card_azx_init(void)
  1757. {
  1758. return pci_register_driver(&driver);
  1759. }
  1760. static void __exit alsa_card_azx_exit(void)
  1761. {
  1762. pci_unregister_driver(&driver);
  1763. }
  1764. module_init(alsa_card_azx_init)
  1765. module_exit(alsa_card_azx_exit)