msi.h 2.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677
  1. /*
  2. * Copyright (C) 2003-2004 Intel
  3. * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
  4. */
  5. #ifndef MSI_H
  6. #define MSI_H
  7. #include <asm/msi.h>
  8. /*
  9. * MSI-X Address Register
  10. */
  11. #define PCI_MSIX_FLAGS_QSIZE 0x7FF
  12. #define PCI_MSIX_FLAGS_ENABLE (1 << 15)
  13. #define PCI_MSIX_FLAGS_BIRMASK (7 << 0)
  14. #define PCI_MSIX_FLAGS_BITMASK (1 << 0)
  15. #define PCI_MSIX_ENTRY_SIZE 16
  16. #define PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET 0
  17. #define PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET 4
  18. #define PCI_MSIX_ENTRY_DATA_OFFSET 8
  19. #define PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET 12
  20. #define msi_control_reg(base) (base + PCI_MSI_FLAGS)
  21. #define msi_lower_address_reg(base) (base + PCI_MSI_ADDRESS_LO)
  22. #define msi_upper_address_reg(base) (base + PCI_MSI_ADDRESS_HI)
  23. #define msi_data_reg(base, is64bit) \
  24. ( (is64bit == 1) ? base+PCI_MSI_DATA_64 : base+PCI_MSI_DATA_32 )
  25. #define msi_mask_bits_reg(base, is64bit) \
  26. ( (is64bit == 1) ? base+PCI_MSI_MASK_BIT : base+PCI_MSI_MASK_BIT-4)
  27. #define msi_disable(control) control &= ~PCI_MSI_FLAGS_ENABLE
  28. #define multi_msi_capable(control) \
  29. (1 << ((control & PCI_MSI_FLAGS_QMASK) >> 1))
  30. #define multi_msi_enable(control, num) \
  31. control |= (((num >> 1) << 4) & PCI_MSI_FLAGS_QSIZE);
  32. #define is_64bit_address(control) (!!(control & PCI_MSI_FLAGS_64BIT))
  33. #define is_mask_bit_support(control) (!!(control & PCI_MSI_FLAGS_MASKBIT))
  34. #define msi_enable(control, num) multi_msi_enable(control, num); \
  35. control |= PCI_MSI_FLAGS_ENABLE
  36. #define msix_table_offset_reg(base) (base + 0x04)
  37. #define msix_pba_offset_reg(base) (base + 0x08)
  38. #define msix_enable(control) control |= PCI_MSIX_FLAGS_ENABLE
  39. #define msix_disable(control) control &= ~PCI_MSIX_FLAGS_ENABLE
  40. #define msix_table_size(control) ((control & PCI_MSIX_FLAGS_QSIZE)+1)
  41. #define multi_msix_capable msix_table_size
  42. #define msix_unmask(address) (address & ~PCI_MSIX_FLAGS_BITMASK)
  43. #define msix_mask(address) (address | PCI_MSIX_FLAGS_BITMASK)
  44. #define msix_is_pending(address) (address & PCI_MSIX_FLAGS_PENDMASK)
  45. struct msi_desc {
  46. struct {
  47. __u8 type : 5; /* {0: unused, 5h:MSI, 11h:MSI-X} */
  48. __u8 maskbit : 1; /* mask-pending bit supported ? */
  49. __u8 state : 1; /* {0: free, 1: busy} */
  50. __u8 is_64 : 1; /* Address size: 0=32bit 1=64bit */
  51. __u8 pos; /* Location of the msi capability */
  52. __u16 entry_nr; /* specific enabled entry */
  53. unsigned default_irq; /* default pre-assigned irq */
  54. }msi_attrib;
  55. struct {
  56. __u16 head;
  57. __u16 tail;
  58. }link;
  59. void __iomem *mask_base;
  60. struct pci_dev *dev;
  61. #ifdef CONFIG_PM
  62. /* PM save area for MSIX address/data */
  63. struct msi_msg msg_save;
  64. #endif
  65. };
  66. #endif /* MSI_H */