ohci.c 95 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/bitops.h>
  21. #include <linux/bug.h>
  22. #include <linux/compiler.h>
  23. #include <linux/delay.h>
  24. #include <linux/device.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/firewire.h>
  27. #include <linux/firewire-constants.h>
  28. #include <linux/init.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/io.h>
  31. #include <linux/kernel.h>
  32. #include <linux/list.h>
  33. #include <linux/mm.h>
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/mutex.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/string.h>
  42. #include <linux/time.h>
  43. #include <linux/vmalloc.h>
  44. #include <asm/byteorder.h>
  45. #include <asm/page.h>
  46. #include <asm/system.h>
  47. #ifdef CONFIG_PPC_PMAC
  48. #include <asm/pmac_feature.h>
  49. #endif
  50. #include "core.h"
  51. #include "ohci.h"
  52. #define DESCRIPTOR_OUTPUT_MORE 0
  53. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  54. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  55. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  56. #define DESCRIPTOR_STATUS (1 << 11)
  57. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  58. #define DESCRIPTOR_PING (1 << 7)
  59. #define DESCRIPTOR_YY (1 << 6)
  60. #define DESCRIPTOR_NO_IRQ (0 << 4)
  61. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  62. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  63. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  64. #define DESCRIPTOR_WAIT (3 << 0)
  65. struct descriptor {
  66. __le16 req_count;
  67. __le16 control;
  68. __le32 data_address;
  69. __le32 branch_address;
  70. __le16 res_count;
  71. __le16 transfer_status;
  72. } __attribute__((aligned(16)));
  73. #define CONTROL_SET(regs) (regs)
  74. #define CONTROL_CLEAR(regs) ((regs) + 4)
  75. #define COMMAND_PTR(regs) ((regs) + 12)
  76. #define CONTEXT_MATCH(regs) ((regs) + 16)
  77. #define AR_BUFFER_SIZE (32*1024)
  78. #define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
  79. /* we need at least two pages for proper list management */
  80. #define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
  81. #define MAX_ASYNC_PAYLOAD 4096
  82. #define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
  83. #define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
  84. struct ar_context {
  85. struct fw_ohci *ohci;
  86. struct page *pages[AR_BUFFERS];
  87. void *buffer;
  88. struct descriptor *descriptors;
  89. dma_addr_t descriptors_bus;
  90. void *pointer;
  91. unsigned int last_buffer_index;
  92. u32 regs;
  93. struct tasklet_struct tasklet;
  94. };
  95. struct context;
  96. typedef int (*descriptor_callback_t)(struct context *ctx,
  97. struct descriptor *d,
  98. struct descriptor *last);
  99. /*
  100. * A buffer that contains a block of DMA-able coherent memory used for
  101. * storing a portion of a DMA descriptor program.
  102. */
  103. struct descriptor_buffer {
  104. struct list_head list;
  105. dma_addr_t buffer_bus;
  106. size_t buffer_size;
  107. size_t used;
  108. struct descriptor buffer[0];
  109. };
  110. struct context {
  111. struct fw_ohci *ohci;
  112. u32 regs;
  113. int total_allocation;
  114. bool running;
  115. bool flushing;
  116. /*
  117. * List of page-sized buffers for storing DMA descriptors.
  118. * Head of list contains buffers in use and tail of list contains
  119. * free buffers.
  120. */
  121. struct list_head buffer_list;
  122. /*
  123. * Pointer to a buffer inside buffer_list that contains the tail
  124. * end of the current DMA program.
  125. */
  126. struct descriptor_buffer *buffer_tail;
  127. /*
  128. * The descriptor containing the branch address of the first
  129. * descriptor that has not yet been filled by the device.
  130. */
  131. struct descriptor *last;
  132. /*
  133. * The last descriptor in the DMA program. It contains the branch
  134. * address that must be updated upon appending a new descriptor.
  135. */
  136. struct descriptor *prev;
  137. descriptor_callback_t callback;
  138. struct tasklet_struct tasklet;
  139. };
  140. #define IT_HEADER_SY(v) ((v) << 0)
  141. #define IT_HEADER_TCODE(v) ((v) << 4)
  142. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  143. #define IT_HEADER_TAG(v) ((v) << 14)
  144. #define IT_HEADER_SPEED(v) ((v) << 16)
  145. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  146. struct iso_context {
  147. struct fw_iso_context base;
  148. struct context context;
  149. int excess_bytes;
  150. void *header;
  151. size_t header_length;
  152. u8 sync;
  153. u8 tags;
  154. };
  155. #define CONFIG_ROM_SIZE 1024
  156. struct fw_ohci {
  157. struct fw_card card;
  158. __iomem char *registers;
  159. int node_id;
  160. int generation;
  161. int request_generation; /* for timestamping incoming requests */
  162. unsigned quirks;
  163. unsigned int pri_req_max;
  164. u32 bus_time;
  165. bool is_root;
  166. bool csr_state_setclear_abdicate;
  167. int n_ir;
  168. int n_it;
  169. /*
  170. * Spinlock for accessing fw_ohci data. Never call out of
  171. * this driver with this lock held.
  172. */
  173. spinlock_t lock;
  174. struct mutex phy_reg_mutex;
  175. void *misc_buffer;
  176. dma_addr_t misc_buffer_bus;
  177. struct ar_context ar_request_ctx;
  178. struct ar_context ar_response_ctx;
  179. struct context at_request_ctx;
  180. struct context at_response_ctx;
  181. u32 it_context_support;
  182. u32 it_context_mask; /* unoccupied IT contexts */
  183. struct iso_context *it_context_list;
  184. u64 ir_context_channels; /* unoccupied channels */
  185. u32 ir_context_support;
  186. u32 ir_context_mask; /* unoccupied IR contexts */
  187. struct iso_context *ir_context_list;
  188. u64 mc_channels; /* channels in use by the multichannel IR context */
  189. bool mc_allocated;
  190. __be32 *config_rom;
  191. dma_addr_t config_rom_bus;
  192. __be32 *next_config_rom;
  193. dma_addr_t next_config_rom_bus;
  194. __be32 next_header;
  195. __le32 *self_id_cpu;
  196. dma_addr_t self_id_bus;
  197. struct tasklet_struct bus_reset_tasklet;
  198. u32 self_id_buffer[512];
  199. };
  200. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  201. {
  202. return container_of(card, struct fw_ohci, card);
  203. }
  204. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  205. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  206. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  207. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  208. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  209. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  210. #define CONTEXT_RUN 0x8000
  211. #define CONTEXT_WAKE 0x1000
  212. #define CONTEXT_DEAD 0x0800
  213. #define CONTEXT_ACTIVE 0x0400
  214. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  215. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  216. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  217. #define OHCI1394_REGISTER_SIZE 0x800
  218. #define OHCI1394_PCI_HCI_Control 0x40
  219. #define SELF_ID_BUF_SIZE 0x800
  220. #define OHCI_TCODE_PHY_PACKET 0x0e
  221. #define OHCI_VERSION_1_1 0x010010
  222. static char ohci_driver_name[] = KBUILD_MODNAME;
  223. #define PCI_DEVICE_ID_AGERE_FW643 0x5901
  224. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  225. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  226. #define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
  227. #define QUIRK_CYCLE_TIMER 1
  228. #define QUIRK_RESET_PACKET 2
  229. #define QUIRK_BE_HEADERS 4
  230. #define QUIRK_NO_1394A 8
  231. #define QUIRK_NO_MSI 16
  232. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  233. static const struct {
  234. unsigned short vendor, device, revision, flags;
  235. } ohci_quirks[] = {
  236. {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
  237. QUIRK_CYCLE_TIMER},
  238. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
  239. QUIRK_BE_HEADERS},
  240. {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
  241. QUIRK_NO_MSI},
  242. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
  243. QUIRK_NO_MSI},
  244. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
  245. QUIRK_CYCLE_TIMER},
  246. {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
  247. QUIRK_NO_MSI},
  248. {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
  249. QUIRK_CYCLE_TIMER},
  250. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
  251. QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
  252. {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
  253. QUIRK_RESET_PACKET},
  254. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
  255. QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
  256. };
  257. /* This overrides anything that was found in ohci_quirks[]. */
  258. static int param_quirks;
  259. module_param_named(quirks, param_quirks, int, 0644);
  260. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  261. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  262. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  263. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  264. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  265. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  266. ")");
  267. #define OHCI_PARAM_DEBUG_AT_AR 1
  268. #define OHCI_PARAM_DEBUG_SELFIDS 2
  269. #define OHCI_PARAM_DEBUG_IRQS 4
  270. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  271. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  272. static int param_debug;
  273. module_param_named(debug, param_debug, int, 0644);
  274. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  275. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  276. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  277. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  278. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  279. ", or a combination, or all = -1)");
  280. static void log_irqs(u32 evt)
  281. {
  282. if (likely(!(param_debug &
  283. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  284. return;
  285. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  286. !(evt & OHCI1394_busReset))
  287. return;
  288. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  289. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  290. evt & OHCI1394_RQPkt ? " AR_req" : "",
  291. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  292. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  293. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  294. evt & OHCI1394_isochRx ? " IR" : "",
  295. evt & OHCI1394_isochTx ? " IT" : "",
  296. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  297. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  298. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  299. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  300. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  301. evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
  302. evt & OHCI1394_busReset ? " busReset" : "",
  303. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  304. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  305. OHCI1394_respTxComplete | OHCI1394_isochRx |
  306. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  307. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  308. OHCI1394_cycleInconsistent |
  309. OHCI1394_regAccessFail | OHCI1394_busReset)
  310. ? " ?" : "");
  311. }
  312. static const char *speed[] = {
  313. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  314. };
  315. static const char *power[] = {
  316. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  317. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  318. };
  319. static const char port[] = { '.', '-', 'p', 'c', };
  320. static char _p(u32 *s, int shift)
  321. {
  322. return port[*s >> shift & 3];
  323. }
  324. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  325. {
  326. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  327. return;
  328. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  329. self_id_count, generation, node_id);
  330. for (; self_id_count--; ++s)
  331. if ((*s & 1 << 23) == 0)
  332. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  333. "%s gc=%d %s %s%s%s\n",
  334. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  335. speed[*s >> 14 & 3], *s >> 16 & 63,
  336. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  337. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  338. else
  339. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  340. *s, *s >> 24 & 63,
  341. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  342. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  343. }
  344. static const char *evts[] = {
  345. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  346. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  347. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  348. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  349. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  350. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  351. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  352. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  353. [0x10] = "-reserved-", [0x11] = "ack_complete",
  354. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  355. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  356. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  357. [0x18] = "-reserved-", [0x19] = "-reserved-",
  358. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  359. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  360. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  361. [0x20] = "pending/cancelled",
  362. };
  363. static const char *tcodes[] = {
  364. [0x0] = "QW req", [0x1] = "BW req",
  365. [0x2] = "W resp", [0x3] = "-reserved-",
  366. [0x4] = "QR req", [0x5] = "BR req",
  367. [0x6] = "QR resp", [0x7] = "BR resp",
  368. [0x8] = "cycle start", [0x9] = "Lk req",
  369. [0xa] = "async stream packet", [0xb] = "Lk resp",
  370. [0xc] = "-reserved-", [0xd] = "-reserved-",
  371. [0xe] = "link internal", [0xf] = "-reserved-",
  372. };
  373. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  374. {
  375. int tcode = header[0] >> 4 & 0xf;
  376. char specific[12];
  377. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  378. return;
  379. if (unlikely(evt >= ARRAY_SIZE(evts)))
  380. evt = 0x1f;
  381. if (evt == OHCI1394_evt_bus_reset) {
  382. fw_notify("A%c evt_bus_reset, generation %d\n",
  383. dir, (header[2] >> 16) & 0xff);
  384. return;
  385. }
  386. switch (tcode) {
  387. case 0x0: case 0x6: case 0x8:
  388. snprintf(specific, sizeof(specific), " = %08x",
  389. be32_to_cpu((__force __be32)header[3]));
  390. break;
  391. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  392. snprintf(specific, sizeof(specific), " %x,%x",
  393. header[3] >> 16, header[3] & 0xffff);
  394. break;
  395. default:
  396. specific[0] = '\0';
  397. }
  398. switch (tcode) {
  399. case 0xa:
  400. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  401. break;
  402. case 0xe:
  403. fw_notify("A%c %s, PHY %08x %08x\n",
  404. dir, evts[evt], header[1], header[2]);
  405. break;
  406. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  407. fw_notify("A%c spd %x tl %02x, "
  408. "%04x -> %04x, %s, "
  409. "%s, %04x%08x%s\n",
  410. dir, speed, header[0] >> 10 & 0x3f,
  411. header[1] >> 16, header[0] >> 16, evts[evt],
  412. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  413. break;
  414. default:
  415. fw_notify("A%c spd %x tl %02x, "
  416. "%04x -> %04x, %s, "
  417. "%s%s\n",
  418. dir, speed, header[0] >> 10 & 0x3f,
  419. header[1] >> 16, header[0] >> 16, evts[evt],
  420. tcodes[tcode], specific);
  421. }
  422. }
  423. #else
  424. #define param_debug 0
  425. static inline void log_irqs(u32 evt) {}
  426. static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
  427. static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
  428. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  429. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  430. {
  431. writel(data, ohci->registers + offset);
  432. }
  433. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  434. {
  435. return readl(ohci->registers + offset);
  436. }
  437. static inline void flush_writes(const struct fw_ohci *ohci)
  438. {
  439. /* Do a dummy read to flush writes. */
  440. reg_read(ohci, OHCI1394_Version);
  441. }
  442. /*
  443. * Beware! read_phy_reg(), write_phy_reg(), update_phy_reg(), and
  444. * read_paged_phy_reg() require the caller to hold ohci->phy_reg_mutex.
  445. * In other words, only use ohci_read_phy_reg() and ohci_update_phy_reg()
  446. * directly. Exceptions are intrinsically serialized contexts like pci_probe.
  447. */
  448. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  449. {
  450. u32 val;
  451. int i;
  452. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  453. for (i = 0; i < 3 + 100; i++) {
  454. val = reg_read(ohci, OHCI1394_PhyControl);
  455. if (!~val)
  456. return -ENODEV; /* Card was ejected. */
  457. if (val & OHCI1394_PhyControl_ReadDone)
  458. return OHCI1394_PhyControl_ReadData(val);
  459. /*
  460. * Try a few times without waiting. Sleeping is necessary
  461. * only when the link/PHY interface is busy.
  462. */
  463. if (i >= 3)
  464. msleep(1);
  465. }
  466. fw_error("failed to read phy reg\n");
  467. return -EBUSY;
  468. }
  469. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  470. {
  471. int i;
  472. reg_write(ohci, OHCI1394_PhyControl,
  473. OHCI1394_PhyControl_Write(addr, val));
  474. for (i = 0; i < 3 + 100; i++) {
  475. val = reg_read(ohci, OHCI1394_PhyControl);
  476. if (!~val)
  477. return -ENODEV; /* Card was ejected. */
  478. if (!(val & OHCI1394_PhyControl_WritePending))
  479. return 0;
  480. if (i >= 3)
  481. msleep(1);
  482. }
  483. fw_error("failed to write phy reg\n");
  484. return -EBUSY;
  485. }
  486. static int update_phy_reg(struct fw_ohci *ohci, int addr,
  487. int clear_bits, int set_bits)
  488. {
  489. int ret = read_phy_reg(ohci, addr);
  490. if (ret < 0)
  491. return ret;
  492. /*
  493. * The interrupt status bits are cleared by writing a one bit.
  494. * Avoid clearing them unless explicitly requested in set_bits.
  495. */
  496. if (addr == 5)
  497. clear_bits |= PHY_INT_STATUS_BITS;
  498. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  499. }
  500. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  501. {
  502. int ret;
  503. ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
  504. if (ret < 0)
  505. return ret;
  506. return read_phy_reg(ohci, addr);
  507. }
  508. static int ohci_read_phy_reg(struct fw_card *card, int addr)
  509. {
  510. struct fw_ohci *ohci = fw_ohci(card);
  511. int ret;
  512. mutex_lock(&ohci->phy_reg_mutex);
  513. ret = read_phy_reg(ohci, addr);
  514. mutex_unlock(&ohci->phy_reg_mutex);
  515. return ret;
  516. }
  517. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  518. int clear_bits, int set_bits)
  519. {
  520. struct fw_ohci *ohci = fw_ohci(card);
  521. int ret;
  522. mutex_lock(&ohci->phy_reg_mutex);
  523. ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
  524. mutex_unlock(&ohci->phy_reg_mutex);
  525. return ret;
  526. }
  527. static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
  528. {
  529. return page_private(ctx->pages[i]);
  530. }
  531. static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
  532. {
  533. struct descriptor *d;
  534. d = &ctx->descriptors[index];
  535. d->branch_address &= cpu_to_le32(~0xf);
  536. d->res_count = cpu_to_le16(PAGE_SIZE);
  537. d->transfer_status = 0;
  538. wmb(); /* finish init of new descriptors before branch_address update */
  539. d = &ctx->descriptors[ctx->last_buffer_index];
  540. d->branch_address |= cpu_to_le32(1);
  541. ctx->last_buffer_index = index;
  542. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  543. }
  544. static void ar_context_release(struct ar_context *ctx)
  545. {
  546. unsigned int i;
  547. if (ctx->buffer)
  548. vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
  549. for (i = 0; i < AR_BUFFERS; i++)
  550. if (ctx->pages[i]) {
  551. dma_unmap_page(ctx->ohci->card.device,
  552. ar_buffer_bus(ctx, i),
  553. PAGE_SIZE, DMA_FROM_DEVICE);
  554. __free_page(ctx->pages[i]);
  555. }
  556. }
  557. static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
  558. {
  559. if (reg_read(ctx->ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
  560. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  561. flush_writes(ctx->ohci);
  562. fw_error("AR error: %s; DMA stopped\n", error_msg);
  563. }
  564. /* FIXME: restart? */
  565. }
  566. static inline unsigned int ar_next_buffer_index(unsigned int index)
  567. {
  568. return (index + 1) % AR_BUFFERS;
  569. }
  570. static inline unsigned int ar_prev_buffer_index(unsigned int index)
  571. {
  572. return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
  573. }
  574. static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
  575. {
  576. return ar_next_buffer_index(ctx->last_buffer_index);
  577. }
  578. /*
  579. * We search for the buffer that contains the last AR packet DMA data written
  580. * by the controller.
  581. */
  582. static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
  583. unsigned int *buffer_offset)
  584. {
  585. unsigned int i, next_i, last = ctx->last_buffer_index;
  586. __le16 res_count, next_res_count;
  587. i = ar_first_buffer_index(ctx);
  588. res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
  589. /* A buffer that is not yet completely filled must be the last one. */
  590. while (i != last && res_count == 0) {
  591. /* Peek at the next descriptor. */
  592. next_i = ar_next_buffer_index(i);
  593. rmb(); /* read descriptors in order */
  594. next_res_count = ACCESS_ONCE(
  595. ctx->descriptors[next_i].res_count);
  596. /*
  597. * If the next descriptor is still empty, we must stop at this
  598. * descriptor.
  599. */
  600. if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
  601. /*
  602. * The exception is when the DMA data for one packet is
  603. * split over three buffers; in this case, the middle
  604. * buffer's descriptor might be never updated by the
  605. * controller and look still empty, and we have to peek
  606. * at the third one.
  607. */
  608. if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
  609. next_i = ar_next_buffer_index(next_i);
  610. rmb();
  611. next_res_count = ACCESS_ONCE(
  612. ctx->descriptors[next_i].res_count);
  613. if (next_res_count != cpu_to_le16(PAGE_SIZE))
  614. goto next_buffer_is_active;
  615. }
  616. break;
  617. }
  618. next_buffer_is_active:
  619. i = next_i;
  620. res_count = next_res_count;
  621. }
  622. rmb(); /* read res_count before the DMA data */
  623. *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
  624. if (*buffer_offset > PAGE_SIZE) {
  625. *buffer_offset = 0;
  626. ar_context_abort(ctx, "corrupted descriptor");
  627. }
  628. return i;
  629. }
  630. static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
  631. unsigned int end_buffer_index,
  632. unsigned int end_buffer_offset)
  633. {
  634. unsigned int i;
  635. i = ar_first_buffer_index(ctx);
  636. while (i != end_buffer_index) {
  637. dma_sync_single_for_cpu(ctx->ohci->card.device,
  638. ar_buffer_bus(ctx, i),
  639. PAGE_SIZE, DMA_FROM_DEVICE);
  640. i = ar_next_buffer_index(i);
  641. }
  642. if (end_buffer_offset > 0)
  643. dma_sync_single_for_cpu(ctx->ohci->card.device,
  644. ar_buffer_bus(ctx, i),
  645. end_buffer_offset, DMA_FROM_DEVICE);
  646. }
  647. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  648. #define cond_le32_to_cpu(v) \
  649. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  650. #else
  651. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  652. #endif
  653. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  654. {
  655. struct fw_ohci *ohci = ctx->ohci;
  656. struct fw_packet p;
  657. u32 status, length, tcode;
  658. int evt;
  659. p.header[0] = cond_le32_to_cpu(buffer[0]);
  660. p.header[1] = cond_le32_to_cpu(buffer[1]);
  661. p.header[2] = cond_le32_to_cpu(buffer[2]);
  662. tcode = (p.header[0] >> 4) & 0x0f;
  663. switch (tcode) {
  664. case TCODE_WRITE_QUADLET_REQUEST:
  665. case TCODE_READ_QUADLET_RESPONSE:
  666. p.header[3] = (__force __u32) buffer[3];
  667. p.header_length = 16;
  668. p.payload_length = 0;
  669. break;
  670. case TCODE_READ_BLOCK_REQUEST :
  671. p.header[3] = cond_le32_to_cpu(buffer[3]);
  672. p.header_length = 16;
  673. p.payload_length = 0;
  674. break;
  675. case TCODE_WRITE_BLOCK_REQUEST:
  676. case TCODE_READ_BLOCK_RESPONSE:
  677. case TCODE_LOCK_REQUEST:
  678. case TCODE_LOCK_RESPONSE:
  679. p.header[3] = cond_le32_to_cpu(buffer[3]);
  680. p.header_length = 16;
  681. p.payload_length = p.header[3] >> 16;
  682. if (p.payload_length > MAX_ASYNC_PAYLOAD) {
  683. ar_context_abort(ctx, "invalid packet length");
  684. return NULL;
  685. }
  686. break;
  687. case TCODE_WRITE_RESPONSE:
  688. case TCODE_READ_QUADLET_REQUEST:
  689. case OHCI_TCODE_PHY_PACKET:
  690. p.header_length = 12;
  691. p.payload_length = 0;
  692. break;
  693. default:
  694. ar_context_abort(ctx, "invalid tcode");
  695. return NULL;
  696. }
  697. p.payload = (void *) buffer + p.header_length;
  698. /* FIXME: What to do about evt_* errors? */
  699. length = (p.header_length + p.payload_length + 3) / 4;
  700. status = cond_le32_to_cpu(buffer[length]);
  701. evt = (status >> 16) & 0x1f;
  702. p.ack = evt - 16;
  703. p.speed = (status >> 21) & 0x7;
  704. p.timestamp = status & 0xffff;
  705. p.generation = ohci->request_generation;
  706. log_ar_at_event('R', p.speed, p.header, evt);
  707. /*
  708. * Several controllers, notably from NEC and VIA, forget to
  709. * write ack_complete status at PHY packet reception.
  710. */
  711. if (evt == OHCI1394_evt_no_status &&
  712. (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
  713. p.ack = ACK_COMPLETE;
  714. /*
  715. * The OHCI bus reset handler synthesizes a PHY packet with
  716. * the new generation number when a bus reset happens (see
  717. * section 8.4.2.3). This helps us determine when a request
  718. * was received and make sure we send the response in the same
  719. * generation. We only need this for requests; for responses
  720. * we use the unique tlabel for finding the matching
  721. * request.
  722. *
  723. * Alas some chips sometimes emit bus reset packets with a
  724. * wrong generation. We set the correct generation for these
  725. * at a slightly incorrect time (in bus_reset_tasklet).
  726. */
  727. if (evt == OHCI1394_evt_bus_reset) {
  728. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  729. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  730. } else if (ctx == &ohci->ar_request_ctx) {
  731. fw_core_handle_request(&ohci->card, &p);
  732. } else {
  733. fw_core_handle_response(&ohci->card, &p);
  734. }
  735. return buffer + length + 1;
  736. }
  737. static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
  738. {
  739. void *next;
  740. while (p < end) {
  741. next = handle_ar_packet(ctx, p);
  742. if (!next)
  743. return p;
  744. p = next;
  745. }
  746. return p;
  747. }
  748. static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
  749. {
  750. unsigned int i;
  751. i = ar_first_buffer_index(ctx);
  752. while (i != end_buffer) {
  753. dma_sync_single_for_device(ctx->ohci->card.device,
  754. ar_buffer_bus(ctx, i),
  755. PAGE_SIZE, DMA_FROM_DEVICE);
  756. ar_context_link_page(ctx, i);
  757. i = ar_next_buffer_index(i);
  758. }
  759. }
  760. static void ar_context_tasklet(unsigned long data)
  761. {
  762. struct ar_context *ctx = (struct ar_context *)data;
  763. unsigned int end_buffer_index, end_buffer_offset;
  764. void *p, *end;
  765. p = ctx->pointer;
  766. if (!p)
  767. return;
  768. end_buffer_index = ar_search_last_active_buffer(ctx,
  769. &end_buffer_offset);
  770. ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
  771. end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
  772. if (end_buffer_index < ar_first_buffer_index(ctx)) {
  773. /*
  774. * The filled part of the overall buffer wraps around; handle
  775. * all packets up to the buffer end here. If the last packet
  776. * wraps around, its tail will be visible after the buffer end
  777. * because the buffer start pages are mapped there again.
  778. */
  779. void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
  780. p = handle_ar_packets(ctx, p, buffer_end);
  781. if (p < buffer_end)
  782. goto error;
  783. /* adjust p to point back into the actual buffer */
  784. p -= AR_BUFFERS * PAGE_SIZE;
  785. }
  786. p = handle_ar_packets(ctx, p, end);
  787. if (p != end) {
  788. if (p > end)
  789. ar_context_abort(ctx, "inconsistent descriptor");
  790. goto error;
  791. }
  792. ctx->pointer = p;
  793. ar_recycle_buffers(ctx, end_buffer_index);
  794. return;
  795. error:
  796. ctx->pointer = NULL;
  797. }
  798. static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
  799. unsigned int descriptors_offset, u32 regs)
  800. {
  801. unsigned int i;
  802. dma_addr_t dma_addr;
  803. struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
  804. struct descriptor *d;
  805. ctx->regs = regs;
  806. ctx->ohci = ohci;
  807. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  808. for (i = 0; i < AR_BUFFERS; i++) {
  809. ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
  810. if (!ctx->pages[i])
  811. goto out_of_memory;
  812. dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
  813. 0, PAGE_SIZE, DMA_FROM_DEVICE);
  814. if (dma_mapping_error(ohci->card.device, dma_addr)) {
  815. __free_page(ctx->pages[i]);
  816. ctx->pages[i] = NULL;
  817. goto out_of_memory;
  818. }
  819. set_page_private(ctx->pages[i], dma_addr);
  820. }
  821. for (i = 0; i < AR_BUFFERS; i++)
  822. pages[i] = ctx->pages[i];
  823. for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
  824. pages[AR_BUFFERS + i] = ctx->pages[i];
  825. ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
  826. -1, PAGE_KERNEL);
  827. if (!ctx->buffer)
  828. goto out_of_memory;
  829. ctx->descriptors = ohci->misc_buffer + descriptors_offset;
  830. ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
  831. for (i = 0; i < AR_BUFFERS; i++) {
  832. d = &ctx->descriptors[i];
  833. d->req_count = cpu_to_le16(PAGE_SIZE);
  834. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  835. DESCRIPTOR_STATUS |
  836. DESCRIPTOR_BRANCH_ALWAYS);
  837. d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
  838. d->branch_address = cpu_to_le32(ctx->descriptors_bus +
  839. ar_next_buffer_index(i) * sizeof(struct descriptor));
  840. }
  841. return 0;
  842. out_of_memory:
  843. ar_context_release(ctx);
  844. return -ENOMEM;
  845. }
  846. static void ar_context_run(struct ar_context *ctx)
  847. {
  848. unsigned int i;
  849. for (i = 0; i < AR_BUFFERS; i++)
  850. ar_context_link_page(ctx, i);
  851. ctx->pointer = ctx->buffer;
  852. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
  853. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  854. }
  855. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  856. {
  857. __le16 branch;
  858. branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
  859. /* figure out which descriptor the branch address goes in */
  860. if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  861. return d;
  862. else
  863. return d + z - 1;
  864. }
  865. static void context_tasklet(unsigned long data)
  866. {
  867. struct context *ctx = (struct context *) data;
  868. struct descriptor *d, *last;
  869. u32 address;
  870. int z;
  871. struct descriptor_buffer *desc;
  872. desc = list_entry(ctx->buffer_list.next,
  873. struct descriptor_buffer, list);
  874. last = ctx->last;
  875. while (last->branch_address != 0) {
  876. struct descriptor_buffer *old_desc = desc;
  877. address = le32_to_cpu(last->branch_address);
  878. z = address & 0xf;
  879. address &= ~0xf;
  880. /* If the branch address points to a buffer outside of the
  881. * current buffer, advance to the next buffer. */
  882. if (address < desc->buffer_bus ||
  883. address >= desc->buffer_bus + desc->used)
  884. desc = list_entry(desc->list.next,
  885. struct descriptor_buffer, list);
  886. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  887. last = find_branch_descriptor(d, z);
  888. if (!ctx->callback(ctx, d, last))
  889. break;
  890. if (old_desc != desc) {
  891. /* If we've advanced to the next buffer, move the
  892. * previous buffer to the free list. */
  893. unsigned long flags;
  894. old_desc->used = 0;
  895. spin_lock_irqsave(&ctx->ohci->lock, flags);
  896. list_move_tail(&old_desc->list, &ctx->buffer_list);
  897. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  898. }
  899. ctx->last = last;
  900. }
  901. }
  902. /*
  903. * Allocate a new buffer and add it to the list of free buffers for this
  904. * context. Must be called with ohci->lock held.
  905. */
  906. static int context_add_buffer(struct context *ctx)
  907. {
  908. struct descriptor_buffer *desc;
  909. dma_addr_t uninitialized_var(bus_addr);
  910. int offset;
  911. /*
  912. * 16MB of descriptors should be far more than enough for any DMA
  913. * program. This will catch run-away userspace or DoS attacks.
  914. */
  915. if (ctx->total_allocation >= 16*1024*1024)
  916. return -ENOMEM;
  917. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  918. &bus_addr, GFP_ATOMIC);
  919. if (!desc)
  920. return -ENOMEM;
  921. offset = (void *)&desc->buffer - (void *)desc;
  922. desc->buffer_size = PAGE_SIZE - offset;
  923. desc->buffer_bus = bus_addr + offset;
  924. desc->used = 0;
  925. list_add_tail(&desc->list, &ctx->buffer_list);
  926. ctx->total_allocation += PAGE_SIZE;
  927. return 0;
  928. }
  929. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  930. u32 regs, descriptor_callback_t callback)
  931. {
  932. ctx->ohci = ohci;
  933. ctx->regs = regs;
  934. ctx->total_allocation = 0;
  935. INIT_LIST_HEAD(&ctx->buffer_list);
  936. if (context_add_buffer(ctx) < 0)
  937. return -ENOMEM;
  938. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  939. struct descriptor_buffer, list);
  940. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  941. ctx->callback = callback;
  942. /*
  943. * We put a dummy descriptor in the buffer that has a NULL
  944. * branch address and looks like it's been sent. That way we
  945. * have a descriptor to append DMA programs to.
  946. */
  947. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  948. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  949. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  950. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  951. ctx->last = ctx->buffer_tail->buffer;
  952. ctx->prev = ctx->buffer_tail->buffer;
  953. return 0;
  954. }
  955. static void context_release(struct context *ctx)
  956. {
  957. struct fw_card *card = &ctx->ohci->card;
  958. struct descriptor_buffer *desc, *tmp;
  959. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  960. dma_free_coherent(card->device, PAGE_SIZE, desc,
  961. desc->buffer_bus -
  962. ((void *)&desc->buffer - (void *)desc));
  963. }
  964. /* Must be called with ohci->lock held */
  965. static struct descriptor *context_get_descriptors(struct context *ctx,
  966. int z, dma_addr_t *d_bus)
  967. {
  968. struct descriptor *d = NULL;
  969. struct descriptor_buffer *desc = ctx->buffer_tail;
  970. if (z * sizeof(*d) > desc->buffer_size)
  971. return NULL;
  972. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  973. /* No room for the descriptor in this buffer, so advance to the
  974. * next one. */
  975. if (desc->list.next == &ctx->buffer_list) {
  976. /* If there is no free buffer next in the list,
  977. * allocate one. */
  978. if (context_add_buffer(ctx) < 0)
  979. return NULL;
  980. }
  981. desc = list_entry(desc->list.next,
  982. struct descriptor_buffer, list);
  983. ctx->buffer_tail = desc;
  984. }
  985. d = desc->buffer + desc->used / sizeof(*d);
  986. memset(d, 0, z * sizeof(*d));
  987. *d_bus = desc->buffer_bus + desc->used;
  988. return d;
  989. }
  990. static void context_run(struct context *ctx, u32 extra)
  991. {
  992. struct fw_ohci *ohci = ctx->ohci;
  993. reg_write(ohci, COMMAND_PTR(ctx->regs),
  994. le32_to_cpu(ctx->last->branch_address));
  995. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  996. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  997. ctx->running = true;
  998. flush_writes(ohci);
  999. }
  1000. static void context_append(struct context *ctx,
  1001. struct descriptor *d, int z, int extra)
  1002. {
  1003. dma_addr_t d_bus;
  1004. struct descriptor_buffer *desc = ctx->buffer_tail;
  1005. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  1006. desc->used += (z + extra) * sizeof(*d);
  1007. wmb(); /* finish init of new descriptors before branch_address update */
  1008. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  1009. ctx->prev = find_branch_descriptor(d, z);
  1010. }
  1011. static void context_stop(struct context *ctx)
  1012. {
  1013. u32 reg;
  1014. int i;
  1015. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  1016. ctx->running = false;
  1017. for (i = 0; i < 1000; i++) {
  1018. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  1019. if ((reg & CONTEXT_ACTIVE) == 0)
  1020. return;
  1021. if (i)
  1022. udelay(10);
  1023. }
  1024. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  1025. }
  1026. struct driver_data {
  1027. u8 inline_data[8];
  1028. struct fw_packet *packet;
  1029. };
  1030. /*
  1031. * This function apppends a packet to the DMA queue for transmission.
  1032. * Must always be called with the ochi->lock held to ensure proper
  1033. * generation handling and locking around packet queue manipulation.
  1034. */
  1035. static int at_context_queue_packet(struct context *ctx,
  1036. struct fw_packet *packet)
  1037. {
  1038. struct fw_ohci *ohci = ctx->ohci;
  1039. dma_addr_t d_bus, uninitialized_var(payload_bus);
  1040. struct driver_data *driver_data;
  1041. struct descriptor *d, *last;
  1042. __le32 *header;
  1043. int z, tcode;
  1044. d = context_get_descriptors(ctx, 4, &d_bus);
  1045. if (d == NULL) {
  1046. packet->ack = RCODE_SEND_ERROR;
  1047. return -1;
  1048. }
  1049. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1050. d[0].res_count = cpu_to_le16(packet->timestamp);
  1051. /*
  1052. * The DMA format for asyncronous link packets is different
  1053. * from the IEEE1394 layout, so shift the fields around
  1054. * accordingly.
  1055. */
  1056. tcode = (packet->header[0] >> 4) & 0x0f;
  1057. header = (__le32 *) &d[1];
  1058. switch (tcode) {
  1059. case TCODE_WRITE_QUADLET_REQUEST:
  1060. case TCODE_WRITE_BLOCK_REQUEST:
  1061. case TCODE_WRITE_RESPONSE:
  1062. case TCODE_READ_QUADLET_REQUEST:
  1063. case TCODE_READ_BLOCK_REQUEST:
  1064. case TCODE_READ_QUADLET_RESPONSE:
  1065. case TCODE_READ_BLOCK_RESPONSE:
  1066. case TCODE_LOCK_REQUEST:
  1067. case TCODE_LOCK_RESPONSE:
  1068. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1069. (packet->speed << 16));
  1070. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  1071. (packet->header[0] & 0xffff0000));
  1072. header[2] = cpu_to_le32(packet->header[2]);
  1073. if (TCODE_IS_BLOCK_PACKET(tcode))
  1074. header[3] = cpu_to_le32(packet->header[3]);
  1075. else
  1076. header[3] = (__force __le32) packet->header[3];
  1077. d[0].req_count = cpu_to_le16(packet->header_length);
  1078. break;
  1079. case TCODE_LINK_INTERNAL:
  1080. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  1081. (packet->speed << 16));
  1082. header[1] = cpu_to_le32(packet->header[1]);
  1083. header[2] = cpu_to_le32(packet->header[2]);
  1084. d[0].req_count = cpu_to_le16(12);
  1085. if (is_ping_packet(&packet->header[1]))
  1086. d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
  1087. break;
  1088. case TCODE_STREAM_DATA:
  1089. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1090. (packet->speed << 16));
  1091. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  1092. d[0].req_count = cpu_to_le16(8);
  1093. break;
  1094. default:
  1095. /* BUG(); */
  1096. packet->ack = RCODE_SEND_ERROR;
  1097. return -1;
  1098. }
  1099. BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
  1100. driver_data = (struct driver_data *) &d[3];
  1101. driver_data->packet = packet;
  1102. packet->driver_data = driver_data;
  1103. if (packet->payload_length > 0) {
  1104. if (packet->payload_length > sizeof(driver_data->inline_data)) {
  1105. payload_bus = dma_map_single(ohci->card.device,
  1106. packet->payload,
  1107. packet->payload_length,
  1108. DMA_TO_DEVICE);
  1109. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  1110. packet->ack = RCODE_SEND_ERROR;
  1111. return -1;
  1112. }
  1113. packet->payload_bus = payload_bus;
  1114. packet->payload_mapped = true;
  1115. } else {
  1116. memcpy(driver_data->inline_data, packet->payload,
  1117. packet->payload_length);
  1118. payload_bus = d_bus + 3 * sizeof(*d);
  1119. }
  1120. d[2].req_count = cpu_to_le16(packet->payload_length);
  1121. d[2].data_address = cpu_to_le32(payload_bus);
  1122. last = &d[2];
  1123. z = 3;
  1124. } else {
  1125. last = &d[0];
  1126. z = 2;
  1127. }
  1128. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1129. DESCRIPTOR_IRQ_ALWAYS |
  1130. DESCRIPTOR_BRANCH_ALWAYS);
  1131. /* FIXME: Document how the locking works. */
  1132. if (ohci->generation != packet->generation) {
  1133. if (packet->payload_mapped)
  1134. dma_unmap_single(ohci->card.device, payload_bus,
  1135. packet->payload_length, DMA_TO_DEVICE);
  1136. packet->ack = RCODE_GENERATION;
  1137. return -1;
  1138. }
  1139. context_append(ctx, d, z, 4 - z);
  1140. if (ctx->running)
  1141. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  1142. else
  1143. context_run(ctx, 0);
  1144. return 0;
  1145. }
  1146. static void at_context_flush(struct context *ctx)
  1147. {
  1148. tasklet_disable(&ctx->tasklet);
  1149. ctx->flushing = true;
  1150. context_tasklet((unsigned long)ctx);
  1151. ctx->flushing = false;
  1152. tasklet_enable(&ctx->tasklet);
  1153. }
  1154. static int handle_at_packet(struct context *context,
  1155. struct descriptor *d,
  1156. struct descriptor *last)
  1157. {
  1158. struct driver_data *driver_data;
  1159. struct fw_packet *packet;
  1160. struct fw_ohci *ohci = context->ohci;
  1161. int evt;
  1162. if (last->transfer_status == 0 && !context->flushing)
  1163. /* This descriptor isn't done yet, stop iteration. */
  1164. return 0;
  1165. driver_data = (struct driver_data *) &d[3];
  1166. packet = driver_data->packet;
  1167. if (packet == NULL)
  1168. /* This packet was cancelled, just continue. */
  1169. return 1;
  1170. if (packet->payload_mapped)
  1171. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1172. packet->payload_length, DMA_TO_DEVICE);
  1173. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  1174. packet->timestamp = le16_to_cpu(last->res_count);
  1175. log_ar_at_event('T', packet->speed, packet->header, evt);
  1176. switch (evt) {
  1177. case OHCI1394_evt_timeout:
  1178. /* Async response transmit timed out. */
  1179. packet->ack = RCODE_CANCELLED;
  1180. break;
  1181. case OHCI1394_evt_flushed:
  1182. /*
  1183. * The packet was flushed should give same error as
  1184. * when we try to use a stale generation count.
  1185. */
  1186. packet->ack = RCODE_GENERATION;
  1187. break;
  1188. case OHCI1394_evt_missing_ack:
  1189. if (context->flushing)
  1190. packet->ack = RCODE_GENERATION;
  1191. else {
  1192. /*
  1193. * Using a valid (current) generation count, but the
  1194. * node is not on the bus or not sending acks.
  1195. */
  1196. packet->ack = RCODE_NO_ACK;
  1197. }
  1198. break;
  1199. case ACK_COMPLETE + 0x10:
  1200. case ACK_PENDING + 0x10:
  1201. case ACK_BUSY_X + 0x10:
  1202. case ACK_BUSY_A + 0x10:
  1203. case ACK_BUSY_B + 0x10:
  1204. case ACK_DATA_ERROR + 0x10:
  1205. case ACK_TYPE_ERROR + 0x10:
  1206. packet->ack = evt - 0x10;
  1207. break;
  1208. case OHCI1394_evt_no_status:
  1209. if (context->flushing) {
  1210. packet->ack = RCODE_GENERATION;
  1211. break;
  1212. }
  1213. /* fall through */
  1214. default:
  1215. packet->ack = RCODE_SEND_ERROR;
  1216. break;
  1217. }
  1218. packet->callback(packet, &ohci->card, packet->ack);
  1219. return 1;
  1220. }
  1221. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  1222. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  1223. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  1224. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1225. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1226. static void handle_local_rom(struct fw_ohci *ohci,
  1227. struct fw_packet *packet, u32 csr)
  1228. {
  1229. struct fw_packet response;
  1230. int tcode, length, i;
  1231. tcode = HEADER_GET_TCODE(packet->header[0]);
  1232. if (TCODE_IS_BLOCK_PACKET(tcode))
  1233. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1234. else
  1235. length = 4;
  1236. i = csr - CSR_CONFIG_ROM;
  1237. if (i + length > CONFIG_ROM_SIZE) {
  1238. fw_fill_response(&response, packet->header,
  1239. RCODE_ADDRESS_ERROR, NULL, 0);
  1240. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1241. fw_fill_response(&response, packet->header,
  1242. RCODE_TYPE_ERROR, NULL, 0);
  1243. } else {
  1244. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1245. (void *) ohci->config_rom + i, length);
  1246. }
  1247. fw_core_handle_response(&ohci->card, &response);
  1248. }
  1249. static void handle_local_lock(struct fw_ohci *ohci,
  1250. struct fw_packet *packet, u32 csr)
  1251. {
  1252. struct fw_packet response;
  1253. int tcode, length, ext_tcode, sel, try;
  1254. __be32 *payload, lock_old;
  1255. u32 lock_arg, lock_data;
  1256. tcode = HEADER_GET_TCODE(packet->header[0]);
  1257. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1258. payload = packet->payload;
  1259. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1260. if (tcode == TCODE_LOCK_REQUEST &&
  1261. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1262. lock_arg = be32_to_cpu(payload[0]);
  1263. lock_data = be32_to_cpu(payload[1]);
  1264. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1265. lock_arg = 0;
  1266. lock_data = 0;
  1267. } else {
  1268. fw_fill_response(&response, packet->header,
  1269. RCODE_TYPE_ERROR, NULL, 0);
  1270. goto out;
  1271. }
  1272. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1273. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1274. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1275. reg_write(ohci, OHCI1394_CSRControl, sel);
  1276. for (try = 0; try < 20; try++)
  1277. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
  1278. lock_old = cpu_to_be32(reg_read(ohci,
  1279. OHCI1394_CSRData));
  1280. fw_fill_response(&response, packet->header,
  1281. RCODE_COMPLETE,
  1282. &lock_old, sizeof(lock_old));
  1283. goto out;
  1284. }
  1285. fw_error("swap not done (CSR lock timeout)\n");
  1286. fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
  1287. out:
  1288. fw_core_handle_response(&ohci->card, &response);
  1289. }
  1290. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1291. {
  1292. u64 offset, csr;
  1293. if (ctx == &ctx->ohci->at_request_ctx) {
  1294. packet->ack = ACK_PENDING;
  1295. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1296. }
  1297. offset =
  1298. ((unsigned long long)
  1299. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1300. packet->header[2];
  1301. csr = offset - CSR_REGISTER_BASE;
  1302. /* Handle config rom reads. */
  1303. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1304. handle_local_rom(ctx->ohci, packet, csr);
  1305. else switch (csr) {
  1306. case CSR_BUS_MANAGER_ID:
  1307. case CSR_BANDWIDTH_AVAILABLE:
  1308. case CSR_CHANNELS_AVAILABLE_HI:
  1309. case CSR_CHANNELS_AVAILABLE_LO:
  1310. handle_local_lock(ctx->ohci, packet, csr);
  1311. break;
  1312. default:
  1313. if (ctx == &ctx->ohci->at_request_ctx)
  1314. fw_core_handle_request(&ctx->ohci->card, packet);
  1315. else
  1316. fw_core_handle_response(&ctx->ohci->card, packet);
  1317. break;
  1318. }
  1319. if (ctx == &ctx->ohci->at_response_ctx) {
  1320. packet->ack = ACK_COMPLETE;
  1321. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1322. }
  1323. }
  1324. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1325. {
  1326. unsigned long flags;
  1327. int ret;
  1328. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1329. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1330. ctx->ohci->generation == packet->generation) {
  1331. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1332. handle_local_request(ctx, packet);
  1333. return;
  1334. }
  1335. ret = at_context_queue_packet(ctx, packet);
  1336. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1337. if (ret < 0)
  1338. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1339. }
  1340. static void detect_dead_context(struct fw_ohci *ohci,
  1341. const char *name, unsigned int regs)
  1342. {
  1343. u32 ctl;
  1344. ctl = reg_read(ohci, CONTROL_SET(regs));
  1345. if (ctl & CONTEXT_DEAD) {
  1346. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  1347. fw_error("DMA context %s has stopped, error code: %s\n",
  1348. name, evts[ctl & 0x1f]);
  1349. #else
  1350. fw_error("DMA context %s has stopped, error code: %#x\n",
  1351. name, ctl & 0x1f);
  1352. #endif
  1353. }
  1354. }
  1355. static void handle_dead_contexts(struct fw_ohci *ohci)
  1356. {
  1357. unsigned int i;
  1358. char name[8];
  1359. detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
  1360. detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
  1361. detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
  1362. detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
  1363. for (i = 0; i < 32; ++i) {
  1364. if (!(ohci->it_context_support & (1 << i)))
  1365. continue;
  1366. sprintf(name, "IT%u", i);
  1367. detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
  1368. }
  1369. for (i = 0; i < 32; ++i) {
  1370. if (!(ohci->ir_context_support & (1 << i)))
  1371. continue;
  1372. sprintf(name, "IR%u", i);
  1373. detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
  1374. }
  1375. /* TODO: maybe try to flush and restart the dead contexts */
  1376. }
  1377. static u32 cycle_timer_ticks(u32 cycle_timer)
  1378. {
  1379. u32 ticks;
  1380. ticks = cycle_timer & 0xfff;
  1381. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1382. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1383. return ticks;
  1384. }
  1385. /*
  1386. * Some controllers exhibit one or more of the following bugs when updating the
  1387. * iso cycle timer register:
  1388. * - When the lowest six bits are wrapping around to zero, a read that happens
  1389. * at the same time will return garbage in the lowest ten bits.
  1390. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1391. * not incremented for about 60 ns.
  1392. * - Occasionally, the entire register reads zero.
  1393. *
  1394. * To catch these, we read the register three times and ensure that the
  1395. * difference between each two consecutive reads is approximately the same, i.e.
  1396. * less than twice the other. Furthermore, any negative difference indicates an
  1397. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1398. * execute, so we have enough precision to compute the ratio of the differences.)
  1399. */
  1400. static u32 get_cycle_time(struct fw_ohci *ohci)
  1401. {
  1402. u32 c0, c1, c2;
  1403. u32 t0, t1, t2;
  1404. s32 diff01, diff12;
  1405. int i;
  1406. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1407. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1408. i = 0;
  1409. c1 = c2;
  1410. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1411. do {
  1412. c0 = c1;
  1413. c1 = c2;
  1414. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1415. t0 = cycle_timer_ticks(c0);
  1416. t1 = cycle_timer_ticks(c1);
  1417. t2 = cycle_timer_ticks(c2);
  1418. diff01 = t1 - t0;
  1419. diff12 = t2 - t1;
  1420. } while ((diff01 <= 0 || diff12 <= 0 ||
  1421. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1422. && i++ < 20);
  1423. }
  1424. return c2;
  1425. }
  1426. /*
  1427. * This function has to be called at least every 64 seconds. The bus_time
  1428. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1429. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1430. * changes in this bit.
  1431. */
  1432. static u32 update_bus_time(struct fw_ohci *ohci)
  1433. {
  1434. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1435. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1436. ohci->bus_time += 0x40;
  1437. return ohci->bus_time | cycle_time_seconds;
  1438. }
  1439. static void bus_reset_tasklet(unsigned long data)
  1440. {
  1441. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1442. int self_id_count, i, j, reg;
  1443. int generation, new_generation;
  1444. unsigned long flags;
  1445. void *free_rom = NULL;
  1446. dma_addr_t free_rom_bus = 0;
  1447. bool is_new_root;
  1448. reg = reg_read(ohci, OHCI1394_NodeID);
  1449. if (!(reg & OHCI1394_NodeID_idValid)) {
  1450. fw_notify("node ID not valid, new bus reset in progress\n");
  1451. return;
  1452. }
  1453. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1454. fw_notify("malconfigured bus\n");
  1455. return;
  1456. }
  1457. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1458. OHCI1394_NodeID_nodeNumber);
  1459. is_new_root = (reg & OHCI1394_NodeID_root) != 0;
  1460. if (!(ohci->is_root && is_new_root))
  1461. reg_write(ohci, OHCI1394_LinkControlSet,
  1462. OHCI1394_LinkControl_cycleMaster);
  1463. ohci->is_root = is_new_root;
  1464. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1465. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1466. fw_notify("inconsistent self IDs\n");
  1467. return;
  1468. }
  1469. /*
  1470. * The count in the SelfIDCount register is the number of
  1471. * bytes in the self ID receive buffer. Since we also receive
  1472. * the inverted quadlets and a header quadlet, we shift one
  1473. * bit extra to get the actual number of self IDs.
  1474. */
  1475. self_id_count = (reg >> 3) & 0xff;
  1476. if (self_id_count == 0 || self_id_count > 252) {
  1477. fw_notify("inconsistent self IDs\n");
  1478. return;
  1479. }
  1480. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1481. rmb();
  1482. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1483. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1484. fw_notify("inconsistent self IDs\n");
  1485. return;
  1486. }
  1487. ohci->self_id_buffer[j] =
  1488. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1489. }
  1490. rmb();
  1491. /*
  1492. * Check the consistency of the self IDs we just read. The
  1493. * problem we face is that a new bus reset can start while we
  1494. * read out the self IDs from the DMA buffer. If this happens,
  1495. * the DMA buffer will be overwritten with new self IDs and we
  1496. * will read out inconsistent data. The OHCI specification
  1497. * (section 11.2) recommends a technique similar to
  1498. * linux/seqlock.h, where we remember the generation of the
  1499. * self IDs in the buffer before reading them out and compare
  1500. * it to the current generation after reading them out. If
  1501. * the two generations match we know we have a consistent set
  1502. * of self IDs.
  1503. */
  1504. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1505. if (new_generation != generation) {
  1506. fw_notify("recursive bus reset detected, "
  1507. "discarding self ids\n");
  1508. return;
  1509. }
  1510. /* FIXME: Document how the locking works. */
  1511. spin_lock_irqsave(&ohci->lock, flags);
  1512. ohci->generation = -1; /* prevent AT packet queueing */
  1513. context_stop(&ohci->at_request_ctx);
  1514. context_stop(&ohci->at_response_ctx);
  1515. spin_unlock_irqrestore(&ohci->lock, flags);
  1516. /*
  1517. * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
  1518. * packets in the AT queues and software needs to drain them.
  1519. * Some OHCI 1.1 controllers (JMicron) apparently require this too.
  1520. */
  1521. at_context_flush(&ohci->at_request_ctx);
  1522. at_context_flush(&ohci->at_response_ctx);
  1523. spin_lock_irqsave(&ohci->lock, flags);
  1524. ohci->generation = generation;
  1525. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1526. if (ohci->quirks & QUIRK_RESET_PACKET)
  1527. ohci->request_generation = generation;
  1528. /*
  1529. * This next bit is unrelated to the AT context stuff but we
  1530. * have to do it under the spinlock also. If a new config rom
  1531. * was set up before this reset, the old one is now no longer
  1532. * in use and we can free it. Update the config rom pointers
  1533. * to point to the current config rom and clear the
  1534. * next_config_rom pointer so a new update can take place.
  1535. */
  1536. if (ohci->next_config_rom != NULL) {
  1537. if (ohci->next_config_rom != ohci->config_rom) {
  1538. free_rom = ohci->config_rom;
  1539. free_rom_bus = ohci->config_rom_bus;
  1540. }
  1541. ohci->config_rom = ohci->next_config_rom;
  1542. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1543. ohci->next_config_rom = NULL;
  1544. /*
  1545. * Restore config_rom image and manually update
  1546. * config_rom registers. Writing the header quadlet
  1547. * will indicate that the config rom is ready, so we
  1548. * do that last.
  1549. */
  1550. reg_write(ohci, OHCI1394_BusOptions,
  1551. be32_to_cpu(ohci->config_rom[2]));
  1552. ohci->config_rom[0] = ohci->next_header;
  1553. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1554. be32_to_cpu(ohci->next_header));
  1555. }
  1556. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1557. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1558. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1559. #endif
  1560. spin_unlock_irqrestore(&ohci->lock, flags);
  1561. if (free_rom)
  1562. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1563. free_rom, free_rom_bus);
  1564. log_selfids(ohci->node_id, generation,
  1565. self_id_count, ohci->self_id_buffer);
  1566. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1567. self_id_count, ohci->self_id_buffer,
  1568. ohci->csr_state_setclear_abdicate);
  1569. ohci->csr_state_setclear_abdicate = false;
  1570. }
  1571. static irqreturn_t irq_handler(int irq, void *data)
  1572. {
  1573. struct fw_ohci *ohci = data;
  1574. u32 event, iso_event;
  1575. int i;
  1576. event = reg_read(ohci, OHCI1394_IntEventClear);
  1577. if (!event || !~event)
  1578. return IRQ_NONE;
  1579. /*
  1580. * busReset and postedWriteErr must not be cleared yet
  1581. * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
  1582. */
  1583. reg_write(ohci, OHCI1394_IntEventClear,
  1584. event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
  1585. log_irqs(event);
  1586. if (event & OHCI1394_selfIDComplete)
  1587. tasklet_schedule(&ohci->bus_reset_tasklet);
  1588. if (event & OHCI1394_RQPkt)
  1589. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1590. if (event & OHCI1394_RSPkt)
  1591. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1592. if (event & OHCI1394_reqTxComplete)
  1593. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1594. if (event & OHCI1394_respTxComplete)
  1595. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1596. if (event & OHCI1394_isochRx) {
  1597. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1598. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1599. while (iso_event) {
  1600. i = ffs(iso_event) - 1;
  1601. tasklet_schedule(
  1602. &ohci->ir_context_list[i].context.tasklet);
  1603. iso_event &= ~(1 << i);
  1604. }
  1605. }
  1606. if (event & OHCI1394_isochTx) {
  1607. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1608. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1609. while (iso_event) {
  1610. i = ffs(iso_event) - 1;
  1611. tasklet_schedule(
  1612. &ohci->it_context_list[i].context.tasklet);
  1613. iso_event &= ~(1 << i);
  1614. }
  1615. }
  1616. if (unlikely(event & OHCI1394_regAccessFail))
  1617. fw_error("Register access failure - "
  1618. "please notify linux1394-devel@lists.sf.net\n");
  1619. if (unlikely(event & OHCI1394_postedWriteErr)) {
  1620. reg_read(ohci, OHCI1394_PostedWriteAddressHi);
  1621. reg_read(ohci, OHCI1394_PostedWriteAddressLo);
  1622. reg_write(ohci, OHCI1394_IntEventClear,
  1623. OHCI1394_postedWriteErr);
  1624. fw_error("PCI posted write error\n");
  1625. }
  1626. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1627. if (printk_ratelimit())
  1628. fw_notify("isochronous cycle too long\n");
  1629. reg_write(ohci, OHCI1394_LinkControlSet,
  1630. OHCI1394_LinkControl_cycleMaster);
  1631. }
  1632. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1633. /*
  1634. * We need to clear this event bit in order to make
  1635. * cycleMatch isochronous I/O work. In theory we should
  1636. * stop active cycleMatch iso contexts now and restart
  1637. * them at least two cycles later. (FIXME?)
  1638. */
  1639. if (printk_ratelimit())
  1640. fw_notify("isochronous cycle inconsistent\n");
  1641. }
  1642. if (unlikely(event & OHCI1394_unrecoverableError))
  1643. handle_dead_contexts(ohci);
  1644. if (event & OHCI1394_cycle64Seconds) {
  1645. spin_lock(&ohci->lock);
  1646. update_bus_time(ohci);
  1647. spin_unlock(&ohci->lock);
  1648. } else
  1649. flush_writes(ohci);
  1650. return IRQ_HANDLED;
  1651. }
  1652. static int software_reset(struct fw_ohci *ohci)
  1653. {
  1654. u32 val;
  1655. int i;
  1656. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1657. for (i = 0; i < 500; i++) {
  1658. val = reg_read(ohci, OHCI1394_HCControlSet);
  1659. if (!~val)
  1660. return -ENODEV; /* Card was ejected. */
  1661. if (!(val & OHCI1394_HCControl_softReset))
  1662. return 0;
  1663. msleep(1);
  1664. }
  1665. return -EBUSY;
  1666. }
  1667. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1668. {
  1669. size_t size = length * 4;
  1670. memcpy(dest, src, size);
  1671. if (size < CONFIG_ROM_SIZE)
  1672. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1673. }
  1674. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1675. {
  1676. bool enable_1394a;
  1677. int ret, clear, set, offset;
  1678. /* Check if the driver should configure link and PHY. */
  1679. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1680. OHCI1394_HCControl_programPhyEnable))
  1681. return 0;
  1682. /* Paranoia: check whether the PHY supports 1394a, too. */
  1683. enable_1394a = false;
  1684. ret = read_phy_reg(ohci, 2);
  1685. if (ret < 0)
  1686. return ret;
  1687. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1688. ret = read_paged_phy_reg(ohci, 1, 8);
  1689. if (ret < 0)
  1690. return ret;
  1691. if (ret >= 1)
  1692. enable_1394a = true;
  1693. }
  1694. if (ohci->quirks & QUIRK_NO_1394A)
  1695. enable_1394a = false;
  1696. /* Configure PHY and link consistently. */
  1697. if (enable_1394a) {
  1698. clear = 0;
  1699. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1700. } else {
  1701. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1702. set = 0;
  1703. }
  1704. ret = update_phy_reg(ohci, 5, clear, set);
  1705. if (ret < 0)
  1706. return ret;
  1707. if (enable_1394a)
  1708. offset = OHCI1394_HCControlSet;
  1709. else
  1710. offset = OHCI1394_HCControlClear;
  1711. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1712. /* Clean up: configuration has been taken care of. */
  1713. reg_write(ohci, OHCI1394_HCControlClear,
  1714. OHCI1394_HCControl_programPhyEnable);
  1715. return 0;
  1716. }
  1717. static int ohci_enable(struct fw_card *card,
  1718. const __be32 *config_rom, size_t length)
  1719. {
  1720. struct fw_ohci *ohci = fw_ohci(card);
  1721. struct pci_dev *dev = to_pci_dev(card->device);
  1722. u32 lps, seconds, version, irqs;
  1723. int i, ret;
  1724. if (software_reset(ohci)) {
  1725. fw_error("Failed to reset ohci card.\n");
  1726. return -EBUSY;
  1727. }
  1728. /*
  1729. * Now enable LPS, which we need in order to start accessing
  1730. * most of the registers. In fact, on some cards (ALI M5251),
  1731. * accessing registers in the SClk domain without LPS enabled
  1732. * will lock up the machine. Wait 50msec to make sure we have
  1733. * full link enabled. However, with some cards (well, at least
  1734. * a JMicron PCIe card), we have to try again sometimes.
  1735. */
  1736. reg_write(ohci, OHCI1394_HCControlSet,
  1737. OHCI1394_HCControl_LPS |
  1738. OHCI1394_HCControl_postedWriteEnable);
  1739. flush_writes(ohci);
  1740. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1741. msleep(50);
  1742. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1743. OHCI1394_HCControl_LPS;
  1744. }
  1745. if (!lps) {
  1746. fw_error("Failed to set Link Power Status\n");
  1747. return -EIO;
  1748. }
  1749. reg_write(ohci, OHCI1394_HCControlClear,
  1750. OHCI1394_HCControl_noByteSwapData);
  1751. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1752. reg_write(ohci, OHCI1394_LinkControlSet,
  1753. OHCI1394_LinkControl_cycleTimerEnable |
  1754. OHCI1394_LinkControl_cycleMaster);
  1755. reg_write(ohci, OHCI1394_ATRetries,
  1756. OHCI1394_MAX_AT_REQ_RETRIES |
  1757. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1758. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1759. (200 << 16));
  1760. seconds = lower_32_bits(get_seconds());
  1761. reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
  1762. ohci->bus_time = seconds & ~0x3f;
  1763. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  1764. if (version >= OHCI_VERSION_1_1) {
  1765. reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
  1766. 0xfffffffe);
  1767. card->broadcast_channel_auto_allocated = true;
  1768. }
  1769. /* Get implemented bits of the priority arbitration request counter. */
  1770. reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
  1771. ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
  1772. reg_write(ohci, OHCI1394_FairnessControl, 0);
  1773. card->priority_budget_implemented = ohci->pri_req_max != 0;
  1774. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1775. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1776. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1777. ret = configure_1394a_enhancements(ohci);
  1778. if (ret < 0)
  1779. return ret;
  1780. /* Activate link_on bit and contender bit in our self ID packets.*/
  1781. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1782. if (ret < 0)
  1783. return ret;
  1784. /*
  1785. * When the link is not yet enabled, the atomic config rom
  1786. * update mechanism described below in ohci_set_config_rom()
  1787. * is not active. We have to update ConfigRomHeader and
  1788. * BusOptions manually, and the write to ConfigROMmap takes
  1789. * effect immediately. We tie this to the enabling of the
  1790. * link, so we have a valid config rom before enabling - the
  1791. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1792. * values before enabling.
  1793. *
  1794. * However, when the ConfigROMmap is written, some controllers
  1795. * always read back quadlets 0 and 2 from the config rom to
  1796. * the ConfigRomHeader and BusOptions registers on bus reset.
  1797. * They shouldn't do that in this initial case where the link
  1798. * isn't enabled. This means we have to use the same
  1799. * workaround here, setting the bus header to 0 and then write
  1800. * the right values in the bus reset tasklet.
  1801. */
  1802. if (config_rom) {
  1803. ohci->next_config_rom =
  1804. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1805. &ohci->next_config_rom_bus,
  1806. GFP_KERNEL);
  1807. if (ohci->next_config_rom == NULL)
  1808. return -ENOMEM;
  1809. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1810. } else {
  1811. /*
  1812. * In the suspend case, config_rom is NULL, which
  1813. * means that we just reuse the old config rom.
  1814. */
  1815. ohci->next_config_rom = ohci->config_rom;
  1816. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1817. }
  1818. ohci->next_header = ohci->next_config_rom[0];
  1819. ohci->next_config_rom[0] = 0;
  1820. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1821. reg_write(ohci, OHCI1394_BusOptions,
  1822. be32_to_cpu(ohci->next_config_rom[2]));
  1823. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1824. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1825. if (!(ohci->quirks & QUIRK_NO_MSI))
  1826. pci_enable_msi(dev);
  1827. if (request_irq(dev->irq, irq_handler,
  1828. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1829. ohci_driver_name, ohci)) {
  1830. fw_error("Failed to allocate interrupt %d.\n", dev->irq);
  1831. pci_disable_msi(dev);
  1832. if (config_rom) {
  1833. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1834. ohci->next_config_rom,
  1835. ohci->next_config_rom_bus);
  1836. ohci->next_config_rom = NULL;
  1837. }
  1838. return -EIO;
  1839. }
  1840. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1841. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1842. OHCI1394_isochTx | OHCI1394_isochRx |
  1843. OHCI1394_postedWriteErr |
  1844. OHCI1394_selfIDComplete |
  1845. OHCI1394_regAccessFail |
  1846. OHCI1394_cycle64Seconds |
  1847. OHCI1394_cycleInconsistent |
  1848. OHCI1394_unrecoverableError |
  1849. OHCI1394_cycleTooLong |
  1850. OHCI1394_masterIntEnable;
  1851. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1852. irqs |= OHCI1394_busReset;
  1853. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  1854. reg_write(ohci, OHCI1394_HCControlSet,
  1855. OHCI1394_HCControl_linkEnable |
  1856. OHCI1394_HCControl_BIBimageValid);
  1857. reg_write(ohci, OHCI1394_LinkControlSet,
  1858. OHCI1394_LinkControl_rcvSelfID |
  1859. OHCI1394_LinkControl_rcvPhyPkt);
  1860. ar_context_run(&ohci->ar_request_ctx);
  1861. ar_context_run(&ohci->ar_response_ctx);
  1862. flush_writes(ohci);
  1863. /* We are ready to go, reset bus to finish initialization. */
  1864. fw_schedule_bus_reset(&ohci->card, false, true);
  1865. return 0;
  1866. }
  1867. static int ohci_set_config_rom(struct fw_card *card,
  1868. const __be32 *config_rom, size_t length)
  1869. {
  1870. struct fw_ohci *ohci;
  1871. unsigned long flags;
  1872. __be32 *next_config_rom;
  1873. dma_addr_t uninitialized_var(next_config_rom_bus);
  1874. ohci = fw_ohci(card);
  1875. /*
  1876. * When the OHCI controller is enabled, the config rom update
  1877. * mechanism is a bit tricky, but easy enough to use. See
  1878. * section 5.5.6 in the OHCI specification.
  1879. *
  1880. * The OHCI controller caches the new config rom address in a
  1881. * shadow register (ConfigROMmapNext) and needs a bus reset
  1882. * for the changes to take place. When the bus reset is
  1883. * detected, the controller loads the new values for the
  1884. * ConfigRomHeader and BusOptions registers from the specified
  1885. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1886. * shadow register. All automatically and atomically.
  1887. *
  1888. * Now, there's a twist to this story. The automatic load of
  1889. * ConfigRomHeader and BusOptions doesn't honor the
  1890. * noByteSwapData bit, so with a be32 config rom, the
  1891. * controller will load be32 values in to these registers
  1892. * during the atomic update, even on litte endian
  1893. * architectures. The workaround we use is to put a 0 in the
  1894. * header quadlet; 0 is endian agnostic and means that the
  1895. * config rom isn't ready yet. In the bus reset tasklet we
  1896. * then set up the real values for the two registers.
  1897. *
  1898. * We use ohci->lock to avoid racing with the code that sets
  1899. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1900. */
  1901. next_config_rom =
  1902. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1903. &next_config_rom_bus, GFP_KERNEL);
  1904. if (next_config_rom == NULL)
  1905. return -ENOMEM;
  1906. spin_lock_irqsave(&ohci->lock, flags);
  1907. /*
  1908. * If there is not an already pending config_rom update,
  1909. * push our new allocation into the ohci->next_config_rom
  1910. * and then mark the local variable as null so that we
  1911. * won't deallocate the new buffer.
  1912. *
  1913. * OTOH, if there is a pending config_rom update, just
  1914. * use that buffer with the new config_rom data, and
  1915. * let this routine free the unused DMA allocation.
  1916. */
  1917. if (ohci->next_config_rom == NULL) {
  1918. ohci->next_config_rom = next_config_rom;
  1919. ohci->next_config_rom_bus = next_config_rom_bus;
  1920. next_config_rom = NULL;
  1921. }
  1922. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1923. ohci->next_header = config_rom[0];
  1924. ohci->next_config_rom[0] = 0;
  1925. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1926. spin_unlock_irqrestore(&ohci->lock, flags);
  1927. /* If we didn't use the DMA allocation, delete it. */
  1928. if (next_config_rom != NULL)
  1929. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1930. next_config_rom, next_config_rom_bus);
  1931. /*
  1932. * Now initiate a bus reset to have the changes take
  1933. * effect. We clean up the old config rom memory and DMA
  1934. * mappings in the bus reset tasklet, since the OHCI
  1935. * controller could need to access it before the bus reset
  1936. * takes effect.
  1937. */
  1938. fw_schedule_bus_reset(&ohci->card, true, true);
  1939. return 0;
  1940. }
  1941. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1942. {
  1943. struct fw_ohci *ohci = fw_ohci(card);
  1944. at_context_transmit(&ohci->at_request_ctx, packet);
  1945. }
  1946. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1947. {
  1948. struct fw_ohci *ohci = fw_ohci(card);
  1949. at_context_transmit(&ohci->at_response_ctx, packet);
  1950. }
  1951. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1952. {
  1953. struct fw_ohci *ohci = fw_ohci(card);
  1954. struct context *ctx = &ohci->at_request_ctx;
  1955. struct driver_data *driver_data = packet->driver_data;
  1956. int ret = -ENOENT;
  1957. tasklet_disable(&ctx->tasklet);
  1958. if (packet->ack != 0)
  1959. goto out;
  1960. if (packet->payload_mapped)
  1961. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1962. packet->payload_length, DMA_TO_DEVICE);
  1963. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1964. driver_data->packet = NULL;
  1965. packet->ack = RCODE_CANCELLED;
  1966. packet->callback(packet, &ohci->card, packet->ack);
  1967. ret = 0;
  1968. out:
  1969. tasklet_enable(&ctx->tasklet);
  1970. return ret;
  1971. }
  1972. static int ohci_enable_phys_dma(struct fw_card *card,
  1973. int node_id, int generation)
  1974. {
  1975. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1976. return 0;
  1977. #else
  1978. struct fw_ohci *ohci = fw_ohci(card);
  1979. unsigned long flags;
  1980. int n, ret = 0;
  1981. /*
  1982. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1983. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1984. */
  1985. spin_lock_irqsave(&ohci->lock, flags);
  1986. if (ohci->generation != generation) {
  1987. ret = -ESTALE;
  1988. goto out;
  1989. }
  1990. /*
  1991. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1992. * enabled for _all_ nodes on remote buses.
  1993. */
  1994. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1995. if (n < 32)
  1996. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1997. else
  1998. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1999. flush_writes(ohci);
  2000. out:
  2001. spin_unlock_irqrestore(&ohci->lock, flags);
  2002. return ret;
  2003. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  2004. }
  2005. static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
  2006. {
  2007. struct fw_ohci *ohci = fw_ohci(card);
  2008. unsigned long flags;
  2009. u32 value;
  2010. switch (csr_offset) {
  2011. case CSR_STATE_CLEAR:
  2012. case CSR_STATE_SET:
  2013. if (ohci->is_root &&
  2014. (reg_read(ohci, OHCI1394_LinkControlSet) &
  2015. OHCI1394_LinkControl_cycleMaster))
  2016. value = CSR_STATE_BIT_CMSTR;
  2017. else
  2018. value = 0;
  2019. if (ohci->csr_state_setclear_abdicate)
  2020. value |= CSR_STATE_BIT_ABDICATE;
  2021. return value;
  2022. case CSR_NODE_IDS:
  2023. return reg_read(ohci, OHCI1394_NodeID) << 16;
  2024. case CSR_CYCLE_TIME:
  2025. return get_cycle_time(ohci);
  2026. case CSR_BUS_TIME:
  2027. /*
  2028. * We might be called just after the cycle timer has wrapped
  2029. * around but just before the cycle64Seconds handler, so we
  2030. * better check here, too, if the bus time needs to be updated.
  2031. */
  2032. spin_lock_irqsave(&ohci->lock, flags);
  2033. value = update_bus_time(ohci);
  2034. spin_unlock_irqrestore(&ohci->lock, flags);
  2035. return value;
  2036. case CSR_BUSY_TIMEOUT:
  2037. value = reg_read(ohci, OHCI1394_ATRetries);
  2038. return (value >> 4) & 0x0ffff00f;
  2039. case CSR_PRIORITY_BUDGET:
  2040. return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
  2041. (ohci->pri_req_max << 8);
  2042. default:
  2043. WARN_ON(1);
  2044. return 0;
  2045. }
  2046. }
  2047. static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
  2048. {
  2049. struct fw_ohci *ohci = fw_ohci(card);
  2050. unsigned long flags;
  2051. switch (csr_offset) {
  2052. case CSR_STATE_CLEAR:
  2053. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2054. reg_write(ohci, OHCI1394_LinkControlClear,
  2055. OHCI1394_LinkControl_cycleMaster);
  2056. flush_writes(ohci);
  2057. }
  2058. if (value & CSR_STATE_BIT_ABDICATE)
  2059. ohci->csr_state_setclear_abdicate = false;
  2060. break;
  2061. case CSR_STATE_SET:
  2062. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2063. reg_write(ohci, OHCI1394_LinkControlSet,
  2064. OHCI1394_LinkControl_cycleMaster);
  2065. flush_writes(ohci);
  2066. }
  2067. if (value & CSR_STATE_BIT_ABDICATE)
  2068. ohci->csr_state_setclear_abdicate = true;
  2069. break;
  2070. case CSR_NODE_IDS:
  2071. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  2072. flush_writes(ohci);
  2073. break;
  2074. case CSR_CYCLE_TIME:
  2075. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  2076. reg_write(ohci, OHCI1394_IntEventSet,
  2077. OHCI1394_cycleInconsistent);
  2078. flush_writes(ohci);
  2079. break;
  2080. case CSR_BUS_TIME:
  2081. spin_lock_irqsave(&ohci->lock, flags);
  2082. ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
  2083. spin_unlock_irqrestore(&ohci->lock, flags);
  2084. break;
  2085. case CSR_BUSY_TIMEOUT:
  2086. value = (value & 0xf) | ((value & 0xf) << 4) |
  2087. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  2088. reg_write(ohci, OHCI1394_ATRetries, value);
  2089. flush_writes(ohci);
  2090. break;
  2091. case CSR_PRIORITY_BUDGET:
  2092. reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
  2093. flush_writes(ohci);
  2094. break;
  2095. default:
  2096. WARN_ON(1);
  2097. break;
  2098. }
  2099. }
  2100. static void copy_iso_headers(struct iso_context *ctx, void *p)
  2101. {
  2102. int i = ctx->header_length;
  2103. if (i + ctx->base.header_size > PAGE_SIZE)
  2104. return;
  2105. /*
  2106. * The iso header is byteswapped to little endian by
  2107. * the controller, but the remaining header quadlets
  2108. * are big endian. We want to present all the headers
  2109. * as big endian, so we have to swap the first quadlet.
  2110. */
  2111. if (ctx->base.header_size > 0)
  2112. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  2113. if (ctx->base.header_size > 4)
  2114. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  2115. if (ctx->base.header_size > 8)
  2116. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  2117. ctx->header_length += ctx->base.header_size;
  2118. }
  2119. static int handle_ir_packet_per_buffer(struct context *context,
  2120. struct descriptor *d,
  2121. struct descriptor *last)
  2122. {
  2123. struct iso_context *ctx =
  2124. container_of(context, struct iso_context, context);
  2125. struct descriptor *pd;
  2126. __le32 *ir_header;
  2127. void *p;
  2128. for (pd = d; pd <= last; pd++)
  2129. if (pd->transfer_status)
  2130. break;
  2131. if (pd > last)
  2132. /* Descriptor(s) not done yet, stop iteration */
  2133. return 0;
  2134. p = last + 1;
  2135. copy_iso_headers(ctx, p);
  2136. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  2137. ir_header = (__le32 *) p;
  2138. ctx->base.callback.sc(&ctx->base,
  2139. le32_to_cpu(ir_header[0]) & 0xffff,
  2140. ctx->header_length, ctx->header,
  2141. ctx->base.callback_data);
  2142. ctx->header_length = 0;
  2143. }
  2144. return 1;
  2145. }
  2146. /* d == last because each descriptor block is only a single descriptor. */
  2147. static int handle_ir_buffer_fill(struct context *context,
  2148. struct descriptor *d,
  2149. struct descriptor *last)
  2150. {
  2151. struct iso_context *ctx =
  2152. container_of(context, struct iso_context, context);
  2153. if (!last->transfer_status)
  2154. /* Descriptor(s) not done yet, stop iteration */
  2155. return 0;
  2156. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
  2157. ctx->base.callback.mc(&ctx->base,
  2158. le32_to_cpu(last->data_address) +
  2159. le16_to_cpu(last->req_count) -
  2160. le16_to_cpu(last->res_count),
  2161. ctx->base.callback_data);
  2162. return 1;
  2163. }
  2164. static int handle_it_packet(struct context *context,
  2165. struct descriptor *d,
  2166. struct descriptor *last)
  2167. {
  2168. struct iso_context *ctx =
  2169. container_of(context, struct iso_context, context);
  2170. int i;
  2171. struct descriptor *pd;
  2172. for (pd = d; pd <= last; pd++)
  2173. if (pd->transfer_status)
  2174. break;
  2175. if (pd > last)
  2176. /* Descriptor(s) not done yet, stop iteration */
  2177. return 0;
  2178. i = ctx->header_length;
  2179. if (i + 4 < PAGE_SIZE) {
  2180. /* Present this value as big-endian to match the receive code */
  2181. *(__be32 *)(ctx->header + i) = cpu_to_be32(
  2182. ((u32)le16_to_cpu(pd->transfer_status) << 16) |
  2183. le16_to_cpu(pd->res_count));
  2184. ctx->header_length += 4;
  2185. }
  2186. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  2187. ctx->base.callback.sc(&ctx->base, le16_to_cpu(last->res_count),
  2188. ctx->header_length, ctx->header,
  2189. ctx->base.callback_data);
  2190. ctx->header_length = 0;
  2191. }
  2192. return 1;
  2193. }
  2194. static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
  2195. {
  2196. u32 hi = channels >> 32, lo = channels;
  2197. reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
  2198. reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
  2199. reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
  2200. reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
  2201. mmiowb();
  2202. ohci->mc_channels = channels;
  2203. }
  2204. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  2205. int type, int channel, size_t header_size)
  2206. {
  2207. struct fw_ohci *ohci = fw_ohci(card);
  2208. struct iso_context *uninitialized_var(ctx);
  2209. descriptor_callback_t uninitialized_var(callback);
  2210. u64 *uninitialized_var(channels);
  2211. u32 *uninitialized_var(mask), uninitialized_var(regs);
  2212. unsigned long flags;
  2213. int index, ret = -EBUSY;
  2214. spin_lock_irqsave(&ohci->lock, flags);
  2215. switch (type) {
  2216. case FW_ISO_CONTEXT_TRANSMIT:
  2217. mask = &ohci->it_context_mask;
  2218. callback = handle_it_packet;
  2219. index = ffs(*mask) - 1;
  2220. if (index >= 0) {
  2221. *mask &= ~(1 << index);
  2222. regs = OHCI1394_IsoXmitContextBase(index);
  2223. ctx = &ohci->it_context_list[index];
  2224. }
  2225. break;
  2226. case FW_ISO_CONTEXT_RECEIVE:
  2227. channels = &ohci->ir_context_channels;
  2228. mask = &ohci->ir_context_mask;
  2229. callback = handle_ir_packet_per_buffer;
  2230. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  2231. if (index >= 0) {
  2232. *channels &= ~(1ULL << channel);
  2233. *mask &= ~(1 << index);
  2234. regs = OHCI1394_IsoRcvContextBase(index);
  2235. ctx = &ohci->ir_context_list[index];
  2236. }
  2237. break;
  2238. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2239. mask = &ohci->ir_context_mask;
  2240. callback = handle_ir_buffer_fill;
  2241. index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
  2242. if (index >= 0) {
  2243. ohci->mc_allocated = true;
  2244. *mask &= ~(1 << index);
  2245. regs = OHCI1394_IsoRcvContextBase(index);
  2246. ctx = &ohci->ir_context_list[index];
  2247. }
  2248. break;
  2249. default:
  2250. index = -1;
  2251. ret = -ENOSYS;
  2252. }
  2253. spin_unlock_irqrestore(&ohci->lock, flags);
  2254. if (index < 0)
  2255. return ERR_PTR(ret);
  2256. memset(ctx, 0, sizeof(*ctx));
  2257. ctx->header_length = 0;
  2258. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  2259. if (ctx->header == NULL) {
  2260. ret = -ENOMEM;
  2261. goto out;
  2262. }
  2263. ret = context_init(&ctx->context, ohci, regs, callback);
  2264. if (ret < 0)
  2265. goto out_with_header;
  2266. if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
  2267. set_multichannel_mask(ohci, 0);
  2268. return &ctx->base;
  2269. out_with_header:
  2270. free_page((unsigned long)ctx->header);
  2271. out:
  2272. spin_lock_irqsave(&ohci->lock, flags);
  2273. switch (type) {
  2274. case FW_ISO_CONTEXT_RECEIVE:
  2275. *channels |= 1ULL << channel;
  2276. break;
  2277. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2278. ohci->mc_allocated = false;
  2279. break;
  2280. }
  2281. *mask |= 1 << index;
  2282. spin_unlock_irqrestore(&ohci->lock, flags);
  2283. return ERR_PTR(ret);
  2284. }
  2285. static int ohci_start_iso(struct fw_iso_context *base,
  2286. s32 cycle, u32 sync, u32 tags)
  2287. {
  2288. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2289. struct fw_ohci *ohci = ctx->context.ohci;
  2290. u32 control = IR_CONTEXT_ISOCH_HEADER, match;
  2291. int index;
  2292. /* the controller cannot start without any queued packets */
  2293. if (ctx->context.last->branch_address == 0)
  2294. return -ENODATA;
  2295. switch (ctx->base.type) {
  2296. case FW_ISO_CONTEXT_TRANSMIT:
  2297. index = ctx - ohci->it_context_list;
  2298. match = 0;
  2299. if (cycle >= 0)
  2300. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  2301. (cycle & 0x7fff) << 16;
  2302. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  2303. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  2304. context_run(&ctx->context, match);
  2305. break;
  2306. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2307. control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
  2308. /* fall through */
  2309. case FW_ISO_CONTEXT_RECEIVE:
  2310. index = ctx - ohci->ir_context_list;
  2311. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  2312. if (cycle >= 0) {
  2313. match |= (cycle & 0x07fff) << 12;
  2314. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  2315. }
  2316. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  2317. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  2318. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  2319. context_run(&ctx->context, control);
  2320. ctx->sync = sync;
  2321. ctx->tags = tags;
  2322. break;
  2323. }
  2324. return 0;
  2325. }
  2326. static int ohci_stop_iso(struct fw_iso_context *base)
  2327. {
  2328. struct fw_ohci *ohci = fw_ohci(base->card);
  2329. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2330. int index;
  2331. switch (ctx->base.type) {
  2332. case FW_ISO_CONTEXT_TRANSMIT:
  2333. index = ctx - ohci->it_context_list;
  2334. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  2335. break;
  2336. case FW_ISO_CONTEXT_RECEIVE:
  2337. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2338. index = ctx - ohci->ir_context_list;
  2339. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  2340. break;
  2341. }
  2342. flush_writes(ohci);
  2343. context_stop(&ctx->context);
  2344. tasklet_kill(&ctx->context.tasklet);
  2345. return 0;
  2346. }
  2347. static void ohci_free_iso_context(struct fw_iso_context *base)
  2348. {
  2349. struct fw_ohci *ohci = fw_ohci(base->card);
  2350. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2351. unsigned long flags;
  2352. int index;
  2353. ohci_stop_iso(base);
  2354. context_release(&ctx->context);
  2355. free_page((unsigned long)ctx->header);
  2356. spin_lock_irqsave(&ohci->lock, flags);
  2357. switch (base->type) {
  2358. case FW_ISO_CONTEXT_TRANSMIT:
  2359. index = ctx - ohci->it_context_list;
  2360. ohci->it_context_mask |= 1 << index;
  2361. break;
  2362. case FW_ISO_CONTEXT_RECEIVE:
  2363. index = ctx - ohci->ir_context_list;
  2364. ohci->ir_context_mask |= 1 << index;
  2365. ohci->ir_context_channels |= 1ULL << base->channel;
  2366. break;
  2367. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2368. index = ctx - ohci->ir_context_list;
  2369. ohci->ir_context_mask |= 1 << index;
  2370. ohci->ir_context_channels |= ohci->mc_channels;
  2371. ohci->mc_channels = 0;
  2372. ohci->mc_allocated = false;
  2373. break;
  2374. }
  2375. spin_unlock_irqrestore(&ohci->lock, flags);
  2376. }
  2377. static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
  2378. {
  2379. struct fw_ohci *ohci = fw_ohci(base->card);
  2380. unsigned long flags;
  2381. int ret;
  2382. switch (base->type) {
  2383. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2384. spin_lock_irqsave(&ohci->lock, flags);
  2385. /* Don't allow multichannel to grab other contexts' channels. */
  2386. if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
  2387. *channels = ohci->ir_context_channels;
  2388. ret = -EBUSY;
  2389. } else {
  2390. set_multichannel_mask(ohci, *channels);
  2391. ret = 0;
  2392. }
  2393. spin_unlock_irqrestore(&ohci->lock, flags);
  2394. break;
  2395. default:
  2396. ret = -EINVAL;
  2397. }
  2398. return ret;
  2399. }
  2400. #ifdef CONFIG_PM
  2401. static void ohci_resume_iso_dma(struct fw_ohci *ohci)
  2402. {
  2403. int i;
  2404. struct iso_context *ctx;
  2405. for (i = 0 ; i < ohci->n_ir ; i++) {
  2406. ctx = &ohci->ir_context_list[i];
  2407. if (ctx->context.running)
  2408. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2409. }
  2410. for (i = 0 ; i < ohci->n_it ; i++) {
  2411. ctx = &ohci->it_context_list[i];
  2412. if (ctx->context.running)
  2413. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2414. }
  2415. }
  2416. #endif
  2417. static int queue_iso_transmit(struct iso_context *ctx,
  2418. struct fw_iso_packet *packet,
  2419. struct fw_iso_buffer *buffer,
  2420. unsigned long payload)
  2421. {
  2422. struct descriptor *d, *last, *pd;
  2423. struct fw_iso_packet *p;
  2424. __le32 *header;
  2425. dma_addr_t d_bus, page_bus;
  2426. u32 z, header_z, payload_z, irq;
  2427. u32 payload_index, payload_end_index, next_page_index;
  2428. int page, end_page, i, length, offset;
  2429. p = packet;
  2430. payload_index = payload;
  2431. if (p->skip)
  2432. z = 1;
  2433. else
  2434. z = 2;
  2435. if (p->header_length > 0)
  2436. z++;
  2437. /* Determine the first page the payload isn't contained in. */
  2438. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  2439. if (p->payload_length > 0)
  2440. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  2441. else
  2442. payload_z = 0;
  2443. z += payload_z;
  2444. /* Get header size in number of descriptors. */
  2445. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  2446. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  2447. if (d == NULL)
  2448. return -ENOMEM;
  2449. if (!p->skip) {
  2450. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  2451. d[0].req_count = cpu_to_le16(8);
  2452. /*
  2453. * Link the skip address to this descriptor itself. This causes
  2454. * a context to skip a cycle whenever lost cycles or FIFO
  2455. * overruns occur, without dropping the data. The application
  2456. * should then decide whether this is an error condition or not.
  2457. * FIXME: Make the context's cycle-lost behaviour configurable?
  2458. */
  2459. d[0].branch_address = cpu_to_le32(d_bus | z);
  2460. header = (__le32 *) &d[1];
  2461. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  2462. IT_HEADER_TAG(p->tag) |
  2463. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  2464. IT_HEADER_CHANNEL(ctx->base.channel) |
  2465. IT_HEADER_SPEED(ctx->base.speed));
  2466. header[1] =
  2467. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  2468. p->payload_length));
  2469. }
  2470. if (p->header_length > 0) {
  2471. d[2].req_count = cpu_to_le16(p->header_length);
  2472. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  2473. memcpy(&d[z], p->header, p->header_length);
  2474. }
  2475. pd = d + z - payload_z;
  2476. payload_end_index = payload_index + p->payload_length;
  2477. for (i = 0; i < payload_z; i++) {
  2478. page = payload_index >> PAGE_SHIFT;
  2479. offset = payload_index & ~PAGE_MASK;
  2480. next_page_index = (page + 1) << PAGE_SHIFT;
  2481. length =
  2482. min(next_page_index, payload_end_index) - payload_index;
  2483. pd[i].req_count = cpu_to_le16(length);
  2484. page_bus = page_private(buffer->pages[page]);
  2485. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2486. payload_index += length;
  2487. }
  2488. if (p->interrupt)
  2489. irq = DESCRIPTOR_IRQ_ALWAYS;
  2490. else
  2491. irq = DESCRIPTOR_NO_IRQ;
  2492. last = z == 2 ? d : d + z - 1;
  2493. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2494. DESCRIPTOR_STATUS |
  2495. DESCRIPTOR_BRANCH_ALWAYS |
  2496. irq);
  2497. context_append(&ctx->context, d, z, header_z);
  2498. return 0;
  2499. }
  2500. static int queue_iso_packet_per_buffer(struct iso_context *ctx,
  2501. struct fw_iso_packet *packet,
  2502. struct fw_iso_buffer *buffer,
  2503. unsigned long payload)
  2504. {
  2505. struct descriptor *d, *pd;
  2506. dma_addr_t d_bus, page_bus;
  2507. u32 z, header_z, rest;
  2508. int i, j, length;
  2509. int page, offset, packet_count, header_size, payload_per_buffer;
  2510. /*
  2511. * The OHCI controller puts the isochronous header and trailer in the
  2512. * buffer, so we need at least 8 bytes.
  2513. */
  2514. packet_count = packet->header_length / ctx->base.header_size;
  2515. header_size = max(ctx->base.header_size, (size_t)8);
  2516. /* Get header size in number of descriptors. */
  2517. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2518. page = payload >> PAGE_SHIFT;
  2519. offset = payload & ~PAGE_MASK;
  2520. payload_per_buffer = packet->payload_length / packet_count;
  2521. for (i = 0; i < packet_count; i++) {
  2522. /* d points to the header descriptor */
  2523. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2524. d = context_get_descriptors(&ctx->context,
  2525. z + header_z, &d_bus);
  2526. if (d == NULL)
  2527. return -ENOMEM;
  2528. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2529. DESCRIPTOR_INPUT_MORE);
  2530. if (packet->skip && i == 0)
  2531. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2532. d->req_count = cpu_to_le16(header_size);
  2533. d->res_count = d->req_count;
  2534. d->transfer_status = 0;
  2535. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2536. rest = payload_per_buffer;
  2537. pd = d;
  2538. for (j = 1; j < z; j++) {
  2539. pd++;
  2540. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2541. DESCRIPTOR_INPUT_MORE);
  2542. if (offset + rest < PAGE_SIZE)
  2543. length = rest;
  2544. else
  2545. length = PAGE_SIZE - offset;
  2546. pd->req_count = cpu_to_le16(length);
  2547. pd->res_count = pd->req_count;
  2548. pd->transfer_status = 0;
  2549. page_bus = page_private(buffer->pages[page]);
  2550. pd->data_address = cpu_to_le32(page_bus + offset);
  2551. offset = (offset + length) & ~PAGE_MASK;
  2552. rest -= length;
  2553. if (offset == 0)
  2554. page++;
  2555. }
  2556. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2557. DESCRIPTOR_INPUT_LAST |
  2558. DESCRIPTOR_BRANCH_ALWAYS);
  2559. if (packet->interrupt && i == packet_count - 1)
  2560. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2561. context_append(&ctx->context, d, z, header_z);
  2562. }
  2563. return 0;
  2564. }
  2565. static int queue_iso_buffer_fill(struct iso_context *ctx,
  2566. struct fw_iso_packet *packet,
  2567. struct fw_iso_buffer *buffer,
  2568. unsigned long payload)
  2569. {
  2570. struct descriptor *d;
  2571. dma_addr_t d_bus, page_bus;
  2572. int page, offset, rest, z, i, length;
  2573. page = payload >> PAGE_SHIFT;
  2574. offset = payload & ~PAGE_MASK;
  2575. rest = packet->payload_length;
  2576. /* We need one descriptor for each page in the buffer. */
  2577. z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
  2578. if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
  2579. return -EFAULT;
  2580. for (i = 0; i < z; i++) {
  2581. d = context_get_descriptors(&ctx->context, 1, &d_bus);
  2582. if (d == NULL)
  2583. return -ENOMEM;
  2584. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  2585. DESCRIPTOR_BRANCH_ALWAYS);
  2586. if (packet->skip && i == 0)
  2587. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2588. if (packet->interrupt && i == z - 1)
  2589. d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2590. if (offset + rest < PAGE_SIZE)
  2591. length = rest;
  2592. else
  2593. length = PAGE_SIZE - offset;
  2594. d->req_count = cpu_to_le16(length);
  2595. d->res_count = d->req_count;
  2596. d->transfer_status = 0;
  2597. page_bus = page_private(buffer->pages[page]);
  2598. d->data_address = cpu_to_le32(page_bus + offset);
  2599. rest -= length;
  2600. offset = 0;
  2601. page++;
  2602. context_append(&ctx->context, d, 1, 0);
  2603. }
  2604. return 0;
  2605. }
  2606. static int ohci_queue_iso(struct fw_iso_context *base,
  2607. struct fw_iso_packet *packet,
  2608. struct fw_iso_buffer *buffer,
  2609. unsigned long payload)
  2610. {
  2611. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2612. unsigned long flags;
  2613. int ret = -ENOSYS;
  2614. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2615. switch (base->type) {
  2616. case FW_ISO_CONTEXT_TRANSMIT:
  2617. ret = queue_iso_transmit(ctx, packet, buffer, payload);
  2618. break;
  2619. case FW_ISO_CONTEXT_RECEIVE:
  2620. ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
  2621. break;
  2622. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2623. ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
  2624. break;
  2625. }
  2626. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2627. return ret;
  2628. }
  2629. static void ohci_flush_queue_iso(struct fw_iso_context *base)
  2630. {
  2631. struct context *ctx =
  2632. &container_of(base, struct iso_context, base)->context;
  2633. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  2634. }
  2635. static const struct fw_card_driver ohci_driver = {
  2636. .enable = ohci_enable,
  2637. .read_phy_reg = ohci_read_phy_reg,
  2638. .update_phy_reg = ohci_update_phy_reg,
  2639. .set_config_rom = ohci_set_config_rom,
  2640. .send_request = ohci_send_request,
  2641. .send_response = ohci_send_response,
  2642. .cancel_packet = ohci_cancel_packet,
  2643. .enable_phys_dma = ohci_enable_phys_dma,
  2644. .read_csr = ohci_read_csr,
  2645. .write_csr = ohci_write_csr,
  2646. .allocate_iso_context = ohci_allocate_iso_context,
  2647. .free_iso_context = ohci_free_iso_context,
  2648. .set_iso_channels = ohci_set_iso_channels,
  2649. .queue_iso = ohci_queue_iso,
  2650. .flush_queue_iso = ohci_flush_queue_iso,
  2651. .start_iso = ohci_start_iso,
  2652. .stop_iso = ohci_stop_iso,
  2653. };
  2654. #ifdef CONFIG_PPC_PMAC
  2655. static void pmac_ohci_on(struct pci_dev *dev)
  2656. {
  2657. if (machine_is(powermac)) {
  2658. struct device_node *ofn = pci_device_to_OF_node(dev);
  2659. if (ofn) {
  2660. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2661. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2662. }
  2663. }
  2664. }
  2665. static void pmac_ohci_off(struct pci_dev *dev)
  2666. {
  2667. if (machine_is(powermac)) {
  2668. struct device_node *ofn = pci_device_to_OF_node(dev);
  2669. if (ofn) {
  2670. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2671. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2672. }
  2673. }
  2674. }
  2675. #else
  2676. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2677. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2678. #endif /* CONFIG_PPC_PMAC */
  2679. static int __devinit pci_probe(struct pci_dev *dev,
  2680. const struct pci_device_id *ent)
  2681. {
  2682. struct fw_ohci *ohci;
  2683. u32 bus_options, max_receive, link_speed, version;
  2684. u64 guid;
  2685. int i, err;
  2686. size_t size;
  2687. if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
  2688. dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
  2689. return -ENOSYS;
  2690. }
  2691. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2692. if (ohci == NULL) {
  2693. err = -ENOMEM;
  2694. goto fail;
  2695. }
  2696. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2697. pmac_ohci_on(dev);
  2698. err = pci_enable_device(dev);
  2699. if (err) {
  2700. fw_error("Failed to enable OHCI hardware\n");
  2701. goto fail_free;
  2702. }
  2703. pci_set_master(dev);
  2704. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2705. pci_set_drvdata(dev, ohci);
  2706. spin_lock_init(&ohci->lock);
  2707. mutex_init(&ohci->phy_reg_mutex);
  2708. tasklet_init(&ohci->bus_reset_tasklet,
  2709. bus_reset_tasklet, (unsigned long)ohci);
  2710. err = pci_request_region(dev, 0, ohci_driver_name);
  2711. if (err) {
  2712. fw_error("MMIO resource unavailable\n");
  2713. goto fail_disable;
  2714. }
  2715. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2716. if (ohci->registers == NULL) {
  2717. fw_error("Failed to remap registers\n");
  2718. err = -ENXIO;
  2719. goto fail_iomem;
  2720. }
  2721. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2722. if ((ohci_quirks[i].vendor == dev->vendor) &&
  2723. (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
  2724. ohci_quirks[i].device == dev->device) &&
  2725. (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
  2726. ohci_quirks[i].revision >= dev->revision)) {
  2727. ohci->quirks = ohci_quirks[i].flags;
  2728. break;
  2729. }
  2730. if (param_quirks)
  2731. ohci->quirks = param_quirks;
  2732. /*
  2733. * Because dma_alloc_coherent() allocates at least one page,
  2734. * we save space by using a common buffer for the AR request/
  2735. * response descriptors and the self IDs buffer.
  2736. */
  2737. BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
  2738. BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
  2739. ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
  2740. PAGE_SIZE,
  2741. &ohci->misc_buffer_bus,
  2742. GFP_KERNEL);
  2743. if (!ohci->misc_buffer) {
  2744. err = -ENOMEM;
  2745. goto fail_iounmap;
  2746. }
  2747. err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
  2748. OHCI1394_AsReqRcvContextControlSet);
  2749. if (err < 0)
  2750. goto fail_misc_buf;
  2751. err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
  2752. OHCI1394_AsRspRcvContextControlSet);
  2753. if (err < 0)
  2754. goto fail_arreq_ctx;
  2755. err = context_init(&ohci->at_request_ctx, ohci,
  2756. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2757. if (err < 0)
  2758. goto fail_arrsp_ctx;
  2759. err = context_init(&ohci->at_response_ctx, ohci,
  2760. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2761. if (err < 0)
  2762. goto fail_atreq_ctx;
  2763. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2764. ohci->ir_context_channels = ~0ULL;
  2765. ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2766. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2767. ohci->ir_context_mask = ohci->ir_context_support;
  2768. ohci->n_ir = hweight32(ohci->ir_context_mask);
  2769. size = sizeof(struct iso_context) * ohci->n_ir;
  2770. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2771. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2772. ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2773. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2774. ohci->it_context_mask = ohci->it_context_support;
  2775. ohci->n_it = hweight32(ohci->it_context_mask);
  2776. size = sizeof(struct iso_context) * ohci->n_it;
  2777. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2778. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2779. err = -ENOMEM;
  2780. goto fail_contexts;
  2781. }
  2782. ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
  2783. ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
  2784. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2785. max_receive = (bus_options >> 12) & 0xf;
  2786. link_speed = bus_options & 0x7;
  2787. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2788. reg_read(ohci, OHCI1394_GUIDLo);
  2789. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2790. if (err)
  2791. goto fail_contexts;
  2792. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2793. fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
  2794. "%d IR + %d IT contexts, quirks 0x%x\n",
  2795. dev_name(&dev->dev), version >> 16, version & 0xff,
  2796. ohci->n_ir, ohci->n_it, ohci->quirks);
  2797. return 0;
  2798. fail_contexts:
  2799. kfree(ohci->ir_context_list);
  2800. kfree(ohci->it_context_list);
  2801. context_release(&ohci->at_response_ctx);
  2802. fail_atreq_ctx:
  2803. context_release(&ohci->at_request_ctx);
  2804. fail_arrsp_ctx:
  2805. ar_context_release(&ohci->ar_response_ctx);
  2806. fail_arreq_ctx:
  2807. ar_context_release(&ohci->ar_request_ctx);
  2808. fail_misc_buf:
  2809. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  2810. ohci->misc_buffer, ohci->misc_buffer_bus);
  2811. fail_iounmap:
  2812. pci_iounmap(dev, ohci->registers);
  2813. fail_iomem:
  2814. pci_release_region(dev, 0);
  2815. fail_disable:
  2816. pci_disable_device(dev);
  2817. fail_free:
  2818. kfree(ohci);
  2819. pmac_ohci_off(dev);
  2820. fail:
  2821. if (err == -ENOMEM)
  2822. fw_error("Out of memory\n");
  2823. return err;
  2824. }
  2825. static void pci_remove(struct pci_dev *dev)
  2826. {
  2827. struct fw_ohci *ohci;
  2828. ohci = pci_get_drvdata(dev);
  2829. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2830. flush_writes(ohci);
  2831. fw_core_remove_card(&ohci->card);
  2832. /*
  2833. * FIXME: Fail all pending packets here, now that the upper
  2834. * layers can't queue any more.
  2835. */
  2836. software_reset(ohci);
  2837. free_irq(dev->irq, ohci);
  2838. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  2839. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2840. ohci->next_config_rom, ohci->next_config_rom_bus);
  2841. if (ohci->config_rom)
  2842. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2843. ohci->config_rom, ohci->config_rom_bus);
  2844. ar_context_release(&ohci->ar_request_ctx);
  2845. ar_context_release(&ohci->ar_response_ctx);
  2846. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  2847. ohci->misc_buffer, ohci->misc_buffer_bus);
  2848. context_release(&ohci->at_request_ctx);
  2849. context_release(&ohci->at_response_ctx);
  2850. kfree(ohci->it_context_list);
  2851. kfree(ohci->ir_context_list);
  2852. pci_disable_msi(dev);
  2853. pci_iounmap(dev, ohci->registers);
  2854. pci_release_region(dev, 0);
  2855. pci_disable_device(dev);
  2856. kfree(ohci);
  2857. pmac_ohci_off(dev);
  2858. fw_notify("Removed fw-ohci device.\n");
  2859. }
  2860. #ifdef CONFIG_PM
  2861. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2862. {
  2863. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2864. int err;
  2865. software_reset(ohci);
  2866. free_irq(dev->irq, ohci);
  2867. pci_disable_msi(dev);
  2868. err = pci_save_state(dev);
  2869. if (err) {
  2870. fw_error("pci_save_state failed\n");
  2871. return err;
  2872. }
  2873. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2874. if (err)
  2875. fw_error("pci_set_power_state failed with %d\n", err);
  2876. pmac_ohci_off(dev);
  2877. return 0;
  2878. }
  2879. static int pci_resume(struct pci_dev *dev)
  2880. {
  2881. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2882. int err;
  2883. pmac_ohci_on(dev);
  2884. pci_set_power_state(dev, PCI_D0);
  2885. pci_restore_state(dev);
  2886. err = pci_enable_device(dev);
  2887. if (err) {
  2888. fw_error("pci_enable_device failed\n");
  2889. return err;
  2890. }
  2891. /* Some systems don't setup GUID register on resume from ram */
  2892. if (!reg_read(ohci, OHCI1394_GUIDLo) &&
  2893. !reg_read(ohci, OHCI1394_GUIDHi)) {
  2894. reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
  2895. reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
  2896. }
  2897. err = ohci_enable(&ohci->card, NULL, 0);
  2898. if (err)
  2899. return err;
  2900. ohci_resume_iso_dma(ohci);
  2901. return 0;
  2902. }
  2903. #endif
  2904. static const struct pci_device_id pci_table[] = {
  2905. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2906. { }
  2907. };
  2908. MODULE_DEVICE_TABLE(pci, pci_table);
  2909. static struct pci_driver fw_ohci_pci_driver = {
  2910. .name = ohci_driver_name,
  2911. .id_table = pci_table,
  2912. .probe = pci_probe,
  2913. .remove = pci_remove,
  2914. #ifdef CONFIG_PM
  2915. .resume = pci_resume,
  2916. .suspend = pci_suspend,
  2917. #endif
  2918. };
  2919. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2920. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2921. MODULE_LICENSE("GPL");
  2922. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2923. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2924. MODULE_ALIAS("ohci1394");
  2925. #endif
  2926. static int __init fw_ohci_init(void)
  2927. {
  2928. return pci_register_driver(&fw_ohci_pci_driver);
  2929. }
  2930. static void __exit fw_ohci_cleanup(void)
  2931. {
  2932. pci_unregister_driver(&fw_ohci_pci_driver);
  2933. }
  2934. module_init(fw_ohci_init);
  2935. module_exit(fw_ohci_cleanup);