dm646x.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831
  1. /*
  2. * TI DaVinci DM644x chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/clk.h>
  14. #include <linux/serial_8250.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/gpio.h>
  17. #include <asm/mach/map.h>
  18. #include <mach/dm646x.h>
  19. #include <mach/clock.h>
  20. #include <mach/cputype.h>
  21. #include <mach/edma.h>
  22. #include <mach/irqs.h>
  23. #include <mach/psc.h>
  24. #include <mach/mux.h>
  25. #include <mach/time.h>
  26. #include <mach/serial.h>
  27. #include <mach/common.h>
  28. #include <mach/asp.h>
  29. #include "clock.h"
  30. #include "mux.h"
  31. /*
  32. * Device specific clocks
  33. */
  34. #define DM646X_REF_FREQ 27000000
  35. #define DM646X_AUX_FREQ 24000000
  36. static struct pll_data pll1_data = {
  37. .num = 1,
  38. .phys_base = DAVINCI_PLL1_BASE,
  39. };
  40. static struct pll_data pll2_data = {
  41. .num = 2,
  42. .phys_base = DAVINCI_PLL2_BASE,
  43. };
  44. static struct clk ref_clk = {
  45. .name = "ref_clk",
  46. .rate = DM646X_REF_FREQ,
  47. };
  48. static struct clk aux_clkin = {
  49. .name = "aux_clkin",
  50. .rate = DM646X_AUX_FREQ,
  51. };
  52. static struct clk pll1_clk = {
  53. .name = "pll1",
  54. .parent = &ref_clk,
  55. .pll_data = &pll1_data,
  56. .flags = CLK_PLL,
  57. };
  58. static struct clk pll1_sysclk1 = {
  59. .name = "pll1_sysclk1",
  60. .parent = &pll1_clk,
  61. .flags = CLK_PLL,
  62. .div_reg = PLLDIV1,
  63. };
  64. static struct clk pll1_sysclk2 = {
  65. .name = "pll1_sysclk2",
  66. .parent = &pll1_clk,
  67. .flags = CLK_PLL,
  68. .div_reg = PLLDIV2,
  69. };
  70. static struct clk pll1_sysclk3 = {
  71. .name = "pll1_sysclk3",
  72. .parent = &pll1_clk,
  73. .flags = CLK_PLL,
  74. .div_reg = PLLDIV3,
  75. };
  76. static struct clk pll1_sysclk4 = {
  77. .name = "pll1_sysclk4",
  78. .parent = &pll1_clk,
  79. .flags = CLK_PLL,
  80. .div_reg = PLLDIV4,
  81. };
  82. static struct clk pll1_sysclk5 = {
  83. .name = "pll1_sysclk5",
  84. .parent = &pll1_clk,
  85. .flags = CLK_PLL,
  86. .div_reg = PLLDIV5,
  87. };
  88. static struct clk pll1_sysclk6 = {
  89. .name = "pll1_sysclk6",
  90. .parent = &pll1_clk,
  91. .flags = CLK_PLL,
  92. .div_reg = PLLDIV6,
  93. };
  94. static struct clk pll1_sysclk8 = {
  95. .name = "pll1_sysclk8",
  96. .parent = &pll1_clk,
  97. .flags = CLK_PLL,
  98. .div_reg = PLLDIV8,
  99. };
  100. static struct clk pll1_sysclk9 = {
  101. .name = "pll1_sysclk9",
  102. .parent = &pll1_clk,
  103. .flags = CLK_PLL,
  104. .div_reg = PLLDIV9,
  105. };
  106. static struct clk pll1_sysclkbp = {
  107. .name = "pll1_sysclkbp",
  108. .parent = &pll1_clk,
  109. .flags = CLK_PLL | PRE_PLL,
  110. .div_reg = BPDIV,
  111. };
  112. static struct clk pll1_aux_clk = {
  113. .name = "pll1_aux_clk",
  114. .parent = &pll1_clk,
  115. .flags = CLK_PLL | PRE_PLL,
  116. };
  117. static struct clk pll2_clk = {
  118. .name = "pll2_clk",
  119. .parent = &ref_clk,
  120. .pll_data = &pll2_data,
  121. .flags = CLK_PLL,
  122. };
  123. static struct clk pll2_sysclk1 = {
  124. .name = "pll2_sysclk1",
  125. .parent = &pll2_clk,
  126. .flags = CLK_PLL,
  127. .div_reg = PLLDIV1,
  128. };
  129. static struct clk dsp_clk = {
  130. .name = "dsp",
  131. .parent = &pll1_sysclk1,
  132. .lpsc = DM646X_LPSC_C64X_CPU,
  133. .flags = PSC_DSP,
  134. .usecount = 1, /* REVISIT how to disable? */
  135. };
  136. static struct clk arm_clk = {
  137. .name = "arm",
  138. .parent = &pll1_sysclk2,
  139. .lpsc = DM646X_LPSC_ARM,
  140. .flags = ALWAYS_ENABLED,
  141. };
  142. static struct clk edma_cc_clk = {
  143. .name = "edma_cc",
  144. .parent = &pll1_sysclk2,
  145. .lpsc = DM646X_LPSC_TPCC,
  146. .flags = ALWAYS_ENABLED,
  147. };
  148. static struct clk edma_tc0_clk = {
  149. .name = "edma_tc0",
  150. .parent = &pll1_sysclk2,
  151. .lpsc = DM646X_LPSC_TPTC0,
  152. .flags = ALWAYS_ENABLED,
  153. };
  154. static struct clk edma_tc1_clk = {
  155. .name = "edma_tc1",
  156. .parent = &pll1_sysclk2,
  157. .lpsc = DM646X_LPSC_TPTC1,
  158. .flags = ALWAYS_ENABLED,
  159. };
  160. static struct clk edma_tc2_clk = {
  161. .name = "edma_tc2",
  162. .parent = &pll1_sysclk2,
  163. .lpsc = DM646X_LPSC_TPTC2,
  164. .flags = ALWAYS_ENABLED,
  165. };
  166. static struct clk edma_tc3_clk = {
  167. .name = "edma_tc3",
  168. .parent = &pll1_sysclk2,
  169. .lpsc = DM646X_LPSC_TPTC3,
  170. .flags = ALWAYS_ENABLED,
  171. };
  172. static struct clk uart0_clk = {
  173. .name = "uart0",
  174. .parent = &aux_clkin,
  175. .lpsc = DM646X_LPSC_UART0,
  176. };
  177. static struct clk uart1_clk = {
  178. .name = "uart1",
  179. .parent = &aux_clkin,
  180. .lpsc = DM646X_LPSC_UART1,
  181. };
  182. static struct clk uart2_clk = {
  183. .name = "uart2",
  184. .parent = &aux_clkin,
  185. .lpsc = DM646X_LPSC_UART2,
  186. };
  187. static struct clk i2c_clk = {
  188. .name = "I2CCLK",
  189. .parent = &pll1_sysclk3,
  190. .lpsc = DM646X_LPSC_I2C,
  191. };
  192. static struct clk gpio_clk = {
  193. .name = "gpio",
  194. .parent = &pll1_sysclk3,
  195. .lpsc = DM646X_LPSC_GPIO,
  196. };
  197. static struct clk mcasp0_clk = {
  198. .name = "mcasp0",
  199. .parent = &pll1_sysclk3,
  200. .lpsc = DM646X_LPSC_McASP0,
  201. };
  202. static struct clk mcasp1_clk = {
  203. .name = "mcasp1",
  204. .parent = &pll1_sysclk3,
  205. .lpsc = DM646X_LPSC_McASP1,
  206. };
  207. static struct clk aemif_clk = {
  208. .name = "aemif",
  209. .parent = &pll1_sysclk3,
  210. .lpsc = DM646X_LPSC_AEMIF,
  211. .flags = ALWAYS_ENABLED,
  212. };
  213. static struct clk emac_clk = {
  214. .name = "emac",
  215. .parent = &pll1_sysclk3,
  216. .lpsc = DM646X_LPSC_EMAC,
  217. };
  218. static struct clk pwm0_clk = {
  219. .name = "pwm0",
  220. .parent = &pll1_sysclk3,
  221. .lpsc = DM646X_LPSC_PWM0,
  222. .usecount = 1, /* REVIST: disabling hangs system */
  223. };
  224. static struct clk pwm1_clk = {
  225. .name = "pwm1",
  226. .parent = &pll1_sysclk3,
  227. .lpsc = DM646X_LPSC_PWM1,
  228. .usecount = 1, /* REVIST: disabling hangs system */
  229. };
  230. static struct clk timer0_clk = {
  231. .name = "timer0",
  232. .parent = &pll1_sysclk3,
  233. .lpsc = DM646X_LPSC_TIMER0,
  234. };
  235. static struct clk timer1_clk = {
  236. .name = "timer1",
  237. .parent = &pll1_sysclk3,
  238. .lpsc = DM646X_LPSC_TIMER1,
  239. };
  240. static struct clk timer2_clk = {
  241. .name = "timer2",
  242. .parent = &pll1_sysclk3,
  243. .flags = ALWAYS_ENABLED, /* no LPSC, always enabled; c.f. spruep9a */
  244. };
  245. static struct clk ide_clk = {
  246. .name = "ide",
  247. .parent = &pll1_sysclk4,
  248. .lpsc = DAVINCI_LPSC_ATA,
  249. };
  250. static struct clk vpif0_clk = {
  251. .name = "vpif0",
  252. .parent = &ref_clk,
  253. .lpsc = DM646X_LPSC_VPSSMSTR,
  254. .flags = ALWAYS_ENABLED,
  255. };
  256. static struct clk vpif1_clk = {
  257. .name = "vpif1",
  258. .parent = &ref_clk,
  259. .lpsc = DM646X_LPSC_VPSSSLV,
  260. .flags = ALWAYS_ENABLED,
  261. };
  262. struct davinci_clk dm646x_clks[] = {
  263. CLK(NULL, "ref", &ref_clk),
  264. CLK(NULL, "aux", &aux_clkin),
  265. CLK(NULL, "pll1", &pll1_clk),
  266. CLK(NULL, "pll1_sysclk", &pll1_sysclk1),
  267. CLK(NULL, "pll1_sysclk", &pll1_sysclk2),
  268. CLK(NULL, "pll1_sysclk", &pll1_sysclk3),
  269. CLK(NULL, "pll1_sysclk", &pll1_sysclk4),
  270. CLK(NULL, "pll1_sysclk", &pll1_sysclk5),
  271. CLK(NULL, "pll1_sysclk", &pll1_sysclk6),
  272. CLK(NULL, "pll1_sysclk", &pll1_sysclk8),
  273. CLK(NULL, "pll1_sysclk", &pll1_sysclk9),
  274. CLK(NULL, "pll1_sysclk", &pll1_sysclkbp),
  275. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  276. CLK(NULL, "pll2", &pll2_clk),
  277. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  278. CLK(NULL, "dsp", &dsp_clk),
  279. CLK(NULL, "arm", &arm_clk),
  280. CLK(NULL, "edma_cc", &edma_cc_clk),
  281. CLK(NULL, "edma_tc0", &edma_tc0_clk),
  282. CLK(NULL, "edma_tc1", &edma_tc1_clk),
  283. CLK(NULL, "edma_tc2", &edma_tc2_clk),
  284. CLK(NULL, "edma_tc3", &edma_tc3_clk),
  285. CLK(NULL, "uart0", &uart0_clk),
  286. CLK(NULL, "uart1", &uart1_clk),
  287. CLK(NULL, "uart2", &uart2_clk),
  288. CLK("i2c_davinci.1", NULL, &i2c_clk),
  289. CLK(NULL, "gpio", &gpio_clk),
  290. CLK(NULL, "mcasp0", &mcasp0_clk),
  291. CLK(NULL, "mcasp1", &mcasp1_clk),
  292. CLK(NULL, "aemif", &aemif_clk),
  293. CLK("davinci_emac.1", NULL, &emac_clk),
  294. CLK(NULL, "pwm0", &pwm0_clk),
  295. CLK(NULL, "pwm1", &pwm1_clk),
  296. CLK(NULL, "timer0", &timer0_clk),
  297. CLK(NULL, "timer1", &timer1_clk),
  298. CLK("watchdog", NULL, &timer2_clk),
  299. CLK("palm_bk3710", NULL, &ide_clk),
  300. CLK(NULL, "vpif0", &vpif0_clk),
  301. CLK(NULL, "vpif1", &vpif1_clk),
  302. CLK(NULL, NULL, NULL),
  303. };
  304. static struct emac_platform_data dm646x_emac_pdata = {
  305. .ctrl_reg_offset = DM646X_EMAC_CNTRL_OFFSET,
  306. .ctrl_mod_reg_offset = DM646X_EMAC_CNTRL_MOD_OFFSET,
  307. .ctrl_ram_offset = DM646X_EMAC_CNTRL_RAM_OFFSET,
  308. .mdio_reg_offset = DM646X_EMAC_MDIO_OFFSET,
  309. .ctrl_ram_size = DM646X_EMAC_CNTRL_RAM_SIZE,
  310. .version = EMAC_VERSION_2,
  311. };
  312. static struct resource dm646x_emac_resources[] = {
  313. {
  314. .start = DM646X_EMAC_BASE,
  315. .end = DM646X_EMAC_BASE + 0x47ff,
  316. .flags = IORESOURCE_MEM,
  317. },
  318. {
  319. .start = IRQ_DM646X_EMACRXTHINT,
  320. .end = IRQ_DM646X_EMACRXTHINT,
  321. .flags = IORESOURCE_IRQ,
  322. },
  323. {
  324. .start = IRQ_DM646X_EMACRXINT,
  325. .end = IRQ_DM646X_EMACRXINT,
  326. .flags = IORESOURCE_IRQ,
  327. },
  328. {
  329. .start = IRQ_DM646X_EMACTXINT,
  330. .end = IRQ_DM646X_EMACTXINT,
  331. .flags = IORESOURCE_IRQ,
  332. },
  333. {
  334. .start = IRQ_DM646X_EMACMISCINT,
  335. .end = IRQ_DM646X_EMACMISCINT,
  336. .flags = IORESOURCE_IRQ,
  337. },
  338. };
  339. static struct platform_device dm646x_emac_device = {
  340. .name = "davinci_emac",
  341. .id = 1,
  342. .dev = {
  343. .platform_data = &dm646x_emac_pdata,
  344. },
  345. .num_resources = ARRAY_SIZE(dm646x_emac_resources),
  346. .resource = dm646x_emac_resources,
  347. };
  348. #define PINMUX0 0x00
  349. #define PINMUX1 0x04
  350. /*
  351. * Device specific mux setup
  352. *
  353. * soc description mux mode mode mux dbg
  354. * reg offset mask mode
  355. */
  356. static const struct mux_config dm646x_pins[] = {
  357. #ifdef CONFIG_DAVINCI_MUX
  358. MUX_CFG(DM646X, ATAEN, 0, 0, 5, 1, true)
  359. MUX_CFG(DM646X, AUDCK1, 0, 29, 1, 0, false)
  360. MUX_CFG(DM646X, AUDCK0, 0, 28, 1, 0, false)
  361. MUX_CFG(DM646X, CRGMUX, 0, 24, 7, 5, true)
  362. MUX_CFG(DM646X, STSOMUX_DISABLE, 0, 22, 3, 0, true)
  363. MUX_CFG(DM646X, STSIMUX_DISABLE, 0, 20, 3, 0, true)
  364. MUX_CFG(DM646X, PTSOMUX_DISABLE, 0, 18, 3, 0, true)
  365. MUX_CFG(DM646X, PTSIMUX_DISABLE, 0, 16, 3, 0, true)
  366. MUX_CFG(DM646X, STSOMUX, 0, 22, 3, 2, true)
  367. MUX_CFG(DM646X, STSIMUX, 0, 20, 3, 2, true)
  368. MUX_CFG(DM646X, PTSOMUX_PARALLEL, 0, 18, 3, 2, true)
  369. MUX_CFG(DM646X, PTSIMUX_PARALLEL, 0, 16, 3, 2, true)
  370. MUX_CFG(DM646X, PTSOMUX_SERIAL, 0, 18, 3, 3, true)
  371. MUX_CFG(DM646X, PTSIMUX_SERIAL, 0, 16, 3, 3, true)
  372. #endif
  373. };
  374. static u8 dm646x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  375. [IRQ_DM646X_VP_VERTINT0] = 7,
  376. [IRQ_DM646X_VP_VERTINT1] = 7,
  377. [IRQ_DM646X_VP_VERTINT2] = 7,
  378. [IRQ_DM646X_VP_VERTINT3] = 7,
  379. [IRQ_DM646X_VP_ERRINT] = 7,
  380. [IRQ_DM646X_RESERVED_1] = 7,
  381. [IRQ_DM646X_RESERVED_2] = 7,
  382. [IRQ_DM646X_WDINT] = 7,
  383. [IRQ_DM646X_CRGENINT0] = 7,
  384. [IRQ_DM646X_CRGENINT1] = 7,
  385. [IRQ_DM646X_TSIFINT0] = 7,
  386. [IRQ_DM646X_TSIFINT1] = 7,
  387. [IRQ_DM646X_VDCEINT] = 7,
  388. [IRQ_DM646X_USBINT] = 7,
  389. [IRQ_DM646X_USBDMAINT] = 7,
  390. [IRQ_DM646X_PCIINT] = 7,
  391. [IRQ_CCINT0] = 7, /* dma */
  392. [IRQ_CCERRINT] = 7, /* dma */
  393. [IRQ_TCERRINT0] = 7, /* dma */
  394. [IRQ_TCERRINT] = 7, /* dma */
  395. [IRQ_DM646X_TCERRINT2] = 7,
  396. [IRQ_DM646X_TCERRINT3] = 7,
  397. [IRQ_DM646X_IDE] = 7,
  398. [IRQ_DM646X_HPIINT] = 7,
  399. [IRQ_DM646X_EMACRXTHINT] = 7,
  400. [IRQ_DM646X_EMACRXINT] = 7,
  401. [IRQ_DM646X_EMACTXINT] = 7,
  402. [IRQ_DM646X_EMACMISCINT] = 7,
  403. [IRQ_DM646X_MCASP0TXINT] = 7,
  404. [IRQ_DM646X_MCASP0RXINT] = 7,
  405. [IRQ_AEMIFINT] = 7,
  406. [IRQ_DM646X_RESERVED_3] = 7,
  407. [IRQ_DM646X_MCASP1TXINT] = 7, /* clockevent */
  408. [IRQ_TINT0_TINT34] = 7, /* clocksource */
  409. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  410. [IRQ_TINT1_TINT34] = 7, /* system tick */
  411. [IRQ_PWMINT0] = 7,
  412. [IRQ_PWMINT1] = 7,
  413. [IRQ_DM646X_VLQINT] = 7,
  414. [IRQ_I2C] = 7,
  415. [IRQ_UARTINT0] = 7,
  416. [IRQ_UARTINT1] = 7,
  417. [IRQ_DM646X_UARTINT2] = 7,
  418. [IRQ_DM646X_SPINT0] = 7,
  419. [IRQ_DM646X_SPINT1] = 7,
  420. [IRQ_DM646X_DSP2ARMINT] = 7,
  421. [IRQ_DM646X_RESERVED_4] = 7,
  422. [IRQ_DM646X_PSCINT] = 7,
  423. [IRQ_DM646X_GPIO0] = 7,
  424. [IRQ_DM646X_GPIO1] = 7,
  425. [IRQ_DM646X_GPIO2] = 7,
  426. [IRQ_DM646X_GPIO3] = 7,
  427. [IRQ_DM646X_GPIO4] = 7,
  428. [IRQ_DM646X_GPIO5] = 7,
  429. [IRQ_DM646X_GPIO6] = 7,
  430. [IRQ_DM646X_GPIO7] = 7,
  431. [IRQ_DM646X_GPIOBNK0] = 7,
  432. [IRQ_DM646X_GPIOBNK1] = 7,
  433. [IRQ_DM646X_GPIOBNK2] = 7,
  434. [IRQ_DM646X_DDRINT] = 7,
  435. [IRQ_DM646X_AEMIFINT] = 7,
  436. [IRQ_COMMTX] = 7,
  437. [IRQ_COMMRX] = 7,
  438. [IRQ_EMUINT] = 7,
  439. };
  440. /*----------------------------------------------------------------------*/
  441. static const s8 dma_chan_dm646x_no_event[] = {
  442. 0, 1, 2, 3, 13,
  443. 14, 15, 24, 25, 26,
  444. 27, 30, 31, 54, 55,
  445. 56,
  446. -1
  447. };
  448. /* Four Transfer Controllers on DM646x */
  449. static const s8
  450. dm646x_queue_tc_mapping[][2] = {
  451. /* {event queue no, TC no} */
  452. {0, 0},
  453. {1, 1},
  454. {2, 2},
  455. {3, 3},
  456. {-1, -1},
  457. };
  458. static const s8
  459. dm646x_queue_priority_mapping[][2] = {
  460. /* {event queue no, Priority} */
  461. {0, 4},
  462. {1, 0},
  463. {2, 5},
  464. {3, 1},
  465. {-1, -1},
  466. };
  467. static struct edma_soc_info dm646x_edma_info[] = {
  468. {
  469. .n_channel = 64,
  470. .n_region = 6, /* 0-1, 4-7 */
  471. .n_slot = 512,
  472. .n_tc = 4,
  473. .n_cc = 1,
  474. .noevent = dma_chan_dm646x_no_event,
  475. .queue_tc_mapping = dm646x_queue_tc_mapping,
  476. .queue_priority_mapping = dm646x_queue_priority_mapping,
  477. },
  478. };
  479. static struct resource edma_resources[] = {
  480. {
  481. .name = "edma_cc0",
  482. .start = 0x01c00000,
  483. .end = 0x01c00000 + SZ_64K - 1,
  484. .flags = IORESOURCE_MEM,
  485. },
  486. {
  487. .name = "edma_tc0",
  488. .start = 0x01c10000,
  489. .end = 0x01c10000 + SZ_1K - 1,
  490. .flags = IORESOURCE_MEM,
  491. },
  492. {
  493. .name = "edma_tc1",
  494. .start = 0x01c10400,
  495. .end = 0x01c10400 + SZ_1K - 1,
  496. .flags = IORESOURCE_MEM,
  497. },
  498. {
  499. .name = "edma_tc2",
  500. .start = 0x01c10800,
  501. .end = 0x01c10800 + SZ_1K - 1,
  502. .flags = IORESOURCE_MEM,
  503. },
  504. {
  505. .name = "edma_tc3",
  506. .start = 0x01c10c00,
  507. .end = 0x01c10c00 + SZ_1K - 1,
  508. .flags = IORESOURCE_MEM,
  509. },
  510. {
  511. .name = "edma0",
  512. .start = IRQ_CCINT0,
  513. .flags = IORESOURCE_IRQ,
  514. },
  515. {
  516. .name = "edma0_err",
  517. .start = IRQ_CCERRINT,
  518. .flags = IORESOURCE_IRQ,
  519. },
  520. /* not using TC*_ERR */
  521. };
  522. static struct platform_device dm646x_edma_device = {
  523. .name = "edma",
  524. .id = 0,
  525. .dev.platform_data = dm646x_edma_info,
  526. .num_resources = ARRAY_SIZE(edma_resources),
  527. .resource = edma_resources,
  528. };
  529. static struct resource ide_resources[] = {
  530. {
  531. .start = DM646X_ATA_REG_BASE,
  532. .end = DM646X_ATA_REG_BASE + 0x7ff,
  533. .flags = IORESOURCE_MEM,
  534. },
  535. {
  536. .start = IRQ_DM646X_IDE,
  537. .end = IRQ_DM646X_IDE,
  538. .flags = IORESOURCE_IRQ,
  539. },
  540. };
  541. static u64 ide_dma_mask = DMA_BIT_MASK(32);
  542. static struct platform_device ide_dev = {
  543. .name = "palm_bk3710",
  544. .id = -1,
  545. .resource = ide_resources,
  546. .num_resources = ARRAY_SIZE(ide_resources),
  547. .dev = {
  548. .dma_mask = &ide_dma_mask,
  549. .coherent_dma_mask = DMA_BIT_MASK(32),
  550. },
  551. };
  552. static struct resource dm646x_mcasp0_resources[] = {
  553. {
  554. .name = "mcasp0",
  555. .start = DAVINCI_DM646X_MCASP0_REG_BASE,
  556. .end = DAVINCI_DM646X_MCASP0_REG_BASE + (SZ_1K << 1) - 1,
  557. .flags = IORESOURCE_MEM,
  558. },
  559. /* first TX, then RX */
  560. {
  561. .start = DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
  562. .end = DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
  563. .flags = IORESOURCE_DMA,
  564. },
  565. {
  566. .start = DAVINCI_DM646X_DMA_MCASP0_AREVT0,
  567. .end = DAVINCI_DM646X_DMA_MCASP0_AREVT0,
  568. .flags = IORESOURCE_DMA,
  569. },
  570. };
  571. static struct resource dm646x_mcasp1_resources[] = {
  572. {
  573. .name = "mcasp1",
  574. .start = DAVINCI_DM646X_MCASP1_REG_BASE,
  575. .end = DAVINCI_DM646X_MCASP1_REG_BASE + (SZ_1K << 1) - 1,
  576. .flags = IORESOURCE_MEM,
  577. },
  578. /* DIT mode, only TX event */
  579. {
  580. .start = DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
  581. .end = DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
  582. .flags = IORESOURCE_DMA,
  583. },
  584. /* DIT mode, dummy entry */
  585. {
  586. .start = -1,
  587. .end = -1,
  588. .flags = IORESOURCE_DMA,
  589. },
  590. };
  591. static struct platform_device dm646x_mcasp0_device = {
  592. .name = "davinci-mcasp",
  593. .id = 0,
  594. .num_resources = ARRAY_SIZE(dm646x_mcasp0_resources),
  595. .resource = dm646x_mcasp0_resources,
  596. };
  597. static struct platform_device dm646x_mcasp1_device = {
  598. .name = "davinci-mcasp",
  599. .id = 1,
  600. .num_resources = ARRAY_SIZE(dm646x_mcasp1_resources),
  601. .resource = dm646x_mcasp1_resources,
  602. };
  603. static struct platform_device dm646x_dit_device = {
  604. .name = "spdif-dit",
  605. .id = -1,
  606. };
  607. /*----------------------------------------------------------------------*/
  608. static struct map_desc dm646x_io_desc[] = {
  609. {
  610. .virtual = IO_VIRT,
  611. .pfn = __phys_to_pfn(IO_PHYS),
  612. .length = IO_SIZE,
  613. .type = MT_DEVICE
  614. },
  615. {
  616. .virtual = SRAM_VIRT,
  617. .pfn = __phys_to_pfn(0x00010000),
  618. .length = SZ_32K,
  619. /* MT_MEMORY_NONCACHED requires supersection alignment */
  620. .type = MT_DEVICE,
  621. },
  622. };
  623. /* Contents of JTAG ID register used to identify exact cpu type */
  624. static struct davinci_id dm646x_ids[] = {
  625. {
  626. .variant = 0x0,
  627. .part_no = 0xb770,
  628. .manufacturer = 0x017,
  629. .cpu_id = DAVINCI_CPU_ID_DM6467,
  630. .name = "dm6467",
  631. },
  632. };
  633. static void __iomem *dm646x_psc_bases[] = {
  634. IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
  635. };
  636. /*
  637. * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
  638. * T0_TOP: Timer 0, top : clocksource for generic timekeeping
  639. * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
  640. * T1_TOP: Timer 1, top : <unused>
  641. */
  642. struct davinci_timer_info dm646x_timer_info = {
  643. .timers = davinci_timer_instance,
  644. .clockevent_id = T0_BOT,
  645. .clocksource_id = T0_TOP,
  646. };
  647. static struct plat_serial8250_port dm646x_serial_platform_data[] = {
  648. {
  649. .mapbase = DAVINCI_UART0_BASE,
  650. .irq = IRQ_UARTINT0,
  651. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  652. UPF_IOREMAP,
  653. .iotype = UPIO_MEM32,
  654. .regshift = 2,
  655. },
  656. {
  657. .mapbase = DAVINCI_UART1_BASE,
  658. .irq = IRQ_UARTINT1,
  659. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  660. UPF_IOREMAP,
  661. .iotype = UPIO_MEM32,
  662. .regshift = 2,
  663. },
  664. {
  665. .mapbase = DAVINCI_UART2_BASE,
  666. .irq = IRQ_DM646X_UARTINT2,
  667. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  668. UPF_IOREMAP,
  669. .iotype = UPIO_MEM32,
  670. .regshift = 2,
  671. },
  672. {
  673. .flags = 0
  674. },
  675. };
  676. static struct platform_device dm646x_serial_device = {
  677. .name = "serial8250",
  678. .id = PLAT8250_DEV_PLATFORM,
  679. .dev = {
  680. .platform_data = dm646x_serial_platform_data,
  681. },
  682. };
  683. static struct davinci_soc_info davinci_soc_info_dm646x = {
  684. .io_desc = dm646x_io_desc,
  685. .io_desc_num = ARRAY_SIZE(dm646x_io_desc),
  686. .jtag_id_base = IO_ADDRESS(0x01c40028),
  687. .ids = dm646x_ids,
  688. .ids_num = ARRAY_SIZE(dm646x_ids),
  689. .cpu_clks = dm646x_clks,
  690. .psc_bases = dm646x_psc_bases,
  691. .psc_bases_num = ARRAY_SIZE(dm646x_psc_bases),
  692. .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
  693. .pinmux_pins = dm646x_pins,
  694. .pinmux_pins_num = ARRAY_SIZE(dm646x_pins),
  695. .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
  696. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  697. .intc_irq_prios = dm646x_default_priorities,
  698. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  699. .timer_info = &dm646x_timer_info,
  700. .gpio_base = IO_ADDRESS(DAVINCI_GPIO_BASE),
  701. .gpio_num = 43, /* Only 33 usable */
  702. .gpio_irq = IRQ_DM646X_GPIOBNK0,
  703. .serial_dev = &dm646x_serial_device,
  704. .emac_pdata = &dm646x_emac_pdata,
  705. .sram_dma = 0x10010000,
  706. .sram_len = SZ_32K,
  707. };
  708. void __init dm646x_init_ide()
  709. {
  710. davinci_cfg_reg(DM646X_ATAEN);
  711. platform_device_register(&ide_dev);
  712. }
  713. void __init dm646x_init_mcasp0(struct snd_platform_data *pdata)
  714. {
  715. dm646x_mcasp0_device.dev.platform_data = pdata;
  716. platform_device_register(&dm646x_mcasp0_device);
  717. }
  718. void __init dm646x_init_mcasp1(struct snd_platform_data *pdata)
  719. {
  720. dm646x_mcasp1_device.dev.platform_data = pdata;
  721. platform_device_register(&dm646x_mcasp1_device);
  722. platform_device_register(&dm646x_dit_device);
  723. }
  724. void __init dm646x_init(void)
  725. {
  726. davinci_common_init(&davinci_soc_info_dm646x);
  727. }
  728. static int __init dm646x_init_devices(void)
  729. {
  730. if (!cpu_is_davinci_dm646x())
  731. return 0;
  732. platform_device_register(&dm646x_edma_device);
  733. platform_device_register(&dm646x_emac_device);
  734. return 0;
  735. }
  736. postcore_initcall(dm646x_init_devices);