intel_ringbuffer.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. /*
  35. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  36. * over cache flushing.
  37. */
  38. struct pipe_control {
  39. struct drm_i915_gem_object *obj;
  40. volatile u32 *cpu_page;
  41. u32 gtt_offset;
  42. };
  43. static inline int ring_space(struct intel_ring_buffer *ring)
  44. {
  45. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  46. if (space < 0)
  47. space += ring->size;
  48. return space;
  49. }
  50. static int
  51. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  52. u32 invalidate_domains,
  53. u32 flush_domains)
  54. {
  55. u32 cmd;
  56. int ret;
  57. cmd = MI_FLUSH;
  58. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  59. cmd |= MI_NO_WRITE_FLUSH;
  60. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  61. cmd |= MI_READ_FLUSH;
  62. ret = intel_ring_begin(ring, 2);
  63. if (ret)
  64. return ret;
  65. intel_ring_emit(ring, cmd);
  66. intel_ring_emit(ring, MI_NOOP);
  67. intel_ring_advance(ring);
  68. return 0;
  69. }
  70. static int
  71. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  72. u32 invalidate_domains,
  73. u32 flush_domains)
  74. {
  75. struct drm_device *dev = ring->dev;
  76. u32 cmd;
  77. int ret;
  78. /*
  79. * read/write caches:
  80. *
  81. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  82. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  83. * also flushed at 2d versus 3d pipeline switches.
  84. *
  85. * read-only caches:
  86. *
  87. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  88. * MI_READ_FLUSH is set, and is always flushed on 965.
  89. *
  90. * I915_GEM_DOMAIN_COMMAND may not exist?
  91. *
  92. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  93. * invalidated when MI_EXE_FLUSH is set.
  94. *
  95. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  96. * invalidated with every MI_FLUSH.
  97. *
  98. * TLBs:
  99. *
  100. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  101. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  102. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  103. * are flushed at any MI_FLUSH.
  104. */
  105. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  106. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  107. cmd &= ~MI_NO_WRITE_FLUSH;
  108. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  109. cmd |= MI_EXE_FLUSH;
  110. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  111. (IS_G4X(dev) || IS_GEN5(dev)))
  112. cmd |= MI_INVALIDATE_ISP;
  113. ret = intel_ring_begin(ring, 2);
  114. if (ret)
  115. return ret;
  116. intel_ring_emit(ring, cmd);
  117. intel_ring_emit(ring, MI_NOOP);
  118. intel_ring_advance(ring);
  119. return 0;
  120. }
  121. /**
  122. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  123. * implementing two workarounds on gen6. From section 1.4.7.1
  124. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  125. *
  126. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  127. * produced by non-pipelined state commands), software needs to first
  128. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  129. * 0.
  130. *
  131. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  132. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  133. *
  134. * And the workaround for these two requires this workaround first:
  135. *
  136. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  137. * BEFORE the pipe-control with a post-sync op and no write-cache
  138. * flushes.
  139. *
  140. * And this last workaround is tricky because of the requirements on
  141. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  142. * volume 2 part 1:
  143. *
  144. * "1 of the following must also be set:
  145. * - Render Target Cache Flush Enable ([12] of DW1)
  146. * - Depth Cache Flush Enable ([0] of DW1)
  147. * - Stall at Pixel Scoreboard ([1] of DW1)
  148. * - Depth Stall ([13] of DW1)
  149. * - Post-Sync Operation ([13] of DW1)
  150. * - Notify Enable ([8] of DW1)"
  151. *
  152. * The cache flushes require the workaround flush that triggered this
  153. * one, so we can't use it. Depth stall would trigger the same.
  154. * Post-sync nonzero is what triggered this second workaround, so we
  155. * can't use that one either. Notify enable is IRQs, which aren't
  156. * really our business. That leaves only stall at scoreboard.
  157. */
  158. static int
  159. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  160. {
  161. struct pipe_control *pc = ring->private;
  162. u32 scratch_addr = pc->gtt_offset + 128;
  163. int ret;
  164. ret = intel_ring_begin(ring, 6);
  165. if (ret)
  166. return ret;
  167. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  168. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  169. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  170. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  171. intel_ring_emit(ring, 0); /* low dword */
  172. intel_ring_emit(ring, 0); /* high dword */
  173. intel_ring_emit(ring, MI_NOOP);
  174. intel_ring_advance(ring);
  175. ret = intel_ring_begin(ring, 6);
  176. if (ret)
  177. return ret;
  178. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  179. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  180. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  181. intel_ring_emit(ring, 0);
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, MI_NOOP);
  184. intel_ring_advance(ring);
  185. return 0;
  186. }
  187. static int
  188. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  189. u32 invalidate_domains, u32 flush_domains)
  190. {
  191. u32 flags = 0;
  192. struct pipe_control *pc = ring->private;
  193. u32 scratch_addr = pc->gtt_offset + 128;
  194. int ret;
  195. /* Force SNB workarounds for PIPE_CONTROL flushes */
  196. ret = intel_emit_post_sync_nonzero_flush(ring);
  197. if (ret)
  198. return ret;
  199. /* Just flush everything. Experiments have shown that reducing the
  200. * number of bits based on the write domains has little performance
  201. * impact.
  202. */
  203. if (flush_domains) {
  204. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  205. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  206. /*
  207. * Ensure that any following seqno writes only happen
  208. * when the render cache is indeed flushed.
  209. */
  210. flags |= PIPE_CONTROL_CS_STALL;
  211. }
  212. if (invalidate_domains) {
  213. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  214. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  215. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  216. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  217. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  218. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  219. /*
  220. * TLB invalidate requires a post-sync write.
  221. */
  222. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  223. }
  224. ret = intel_ring_begin(ring, 4);
  225. if (ret)
  226. return ret;
  227. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  228. intel_ring_emit(ring, flags);
  229. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  230. intel_ring_emit(ring, 0);
  231. intel_ring_advance(ring);
  232. return 0;
  233. }
  234. static int
  235. gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
  236. {
  237. int ret;
  238. ret = intel_ring_begin(ring, 4);
  239. if (ret)
  240. return ret;
  241. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  242. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  243. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  244. intel_ring_emit(ring, 0);
  245. intel_ring_emit(ring, 0);
  246. intel_ring_advance(ring);
  247. return 0;
  248. }
  249. static int
  250. gen7_render_ring_flush(struct intel_ring_buffer *ring,
  251. u32 invalidate_domains, u32 flush_domains)
  252. {
  253. u32 flags = 0;
  254. struct pipe_control *pc = ring->private;
  255. u32 scratch_addr = pc->gtt_offset + 128;
  256. int ret;
  257. /*
  258. * Ensure that any following seqno writes only happen when the render
  259. * cache is indeed flushed.
  260. *
  261. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  262. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  263. * don't try to be clever and just set it unconditionally.
  264. */
  265. flags |= PIPE_CONTROL_CS_STALL;
  266. /* Just flush everything. Experiments have shown that reducing the
  267. * number of bits based on the write domains has little performance
  268. * impact.
  269. */
  270. if (flush_domains) {
  271. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  272. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  273. }
  274. if (invalidate_domains) {
  275. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  276. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  277. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  278. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  279. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  280. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  281. /*
  282. * TLB invalidate requires a post-sync write.
  283. */
  284. flags |= PIPE_CONTROL_QW_WRITE;
  285. /* Workaround: we must issue a pipe_control with CS-stall bit
  286. * set before a pipe_control command that has the state cache
  287. * invalidate bit set. */
  288. gen7_render_ring_cs_stall_wa(ring);
  289. }
  290. ret = intel_ring_begin(ring, 4);
  291. if (ret)
  292. return ret;
  293. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  294. intel_ring_emit(ring, flags);
  295. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  296. intel_ring_emit(ring, 0);
  297. intel_ring_advance(ring);
  298. return 0;
  299. }
  300. static void ring_write_tail(struct intel_ring_buffer *ring,
  301. u32 value)
  302. {
  303. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  304. I915_WRITE_TAIL(ring, value);
  305. }
  306. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  307. {
  308. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  309. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  310. RING_ACTHD(ring->mmio_base) : ACTHD;
  311. return I915_READ(acthd_reg);
  312. }
  313. static int init_ring_common(struct intel_ring_buffer *ring)
  314. {
  315. struct drm_device *dev = ring->dev;
  316. drm_i915_private_t *dev_priv = dev->dev_private;
  317. struct drm_i915_gem_object *obj = ring->obj;
  318. int ret = 0;
  319. u32 head;
  320. if (HAS_FORCE_WAKE(dev))
  321. gen6_gt_force_wake_get(dev_priv);
  322. /* Stop the ring if it's running. */
  323. I915_WRITE_CTL(ring, 0);
  324. I915_WRITE_HEAD(ring, 0);
  325. ring->write_tail(ring, 0);
  326. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  327. /* G45 ring initialization fails to reset head to zero */
  328. if (head != 0) {
  329. DRM_DEBUG_KMS("%s head not reset to zero "
  330. "ctl %08x head %08x tail %08x start %08x\n",
  331. ring->name,
  332. I915_READ_CTL(ring),
  333. I915_READ_HEAD(ring),
  334. I915_READ_TAIL(ring),
  335. I915_READ_START(ring));
  336. I915_WRITE_HEAD(ring, 0);
  337. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  338. DRM_ERROR("failed to set %s head to zero "
  339. "ctl %08x head %08x tail %08x start %08x\n",
  340. ring->name,
  341. I915_READ_CTL(ring),
  342. I915_READ_HEAD(ring),
  343. I915_READ_TAIL(ring),
  344. I915_READ_START(ring));
  345. }
  346. }
  347. /* Initialize the ring. This must happen _after_ we've cleared the ring
  348. * registers with the above sequence (the readback of the HEAD registers
  349. * also enforces ordering), otherwise the hw might lose the new ring
  350. * register values. */
  351. I915_WRITE_START(ring, obj->gtt_offset);
  352. I915_WRITE_CTL(ring,
  353. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  354. | RING_VALID);
  355. /* If the head is still not zero, the ring is dead */
  356. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  357. I915_READ_START(ring) == obj->gtt_offset &&
  358. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  359. DRM_ERROR("%s initialization failed "
  360. "ctl %08x head %08x tail %08x start %08x\n",
  361. ring->name,
  362. I915_READ_CTL(ring),
  363. I915_READ_HEAD(ring),
  364. I915_READ_TAIL(ring),
  365. I915_READ_START(ring));
  366. ret = -EIO;
  367. goto out;
  368. }
  369. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  370. i915_kernel_lost_context(ring->dev);
  371. else {
  372. ring->head = I915_READ_HEAD(ring);
  373. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  374. ring->space = ring_space(ring);
  375. ring->last_retired_head = -1;
  376. }
  377. out:
  378. if (HAS_FORCE_WAKE(dev))
  379. gen6_gt_force_wake_put(dev_priv);
  380. return ret;
  381. }
  382. static int
  383. init_pipe_control(struct intel_ring_buffer *ring)
  384. {
  385. struct pipe_control *pc;
  386. struct drm_i915_gem_object *obj;
  387. int ret;
  388. if (ring->private)
  389. return 0;
  390. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  391. if (!pc)
  392. return -ENOMEM;
  393. obj = i915_gem_alloc_object(ring->dev, 4096);
  394. if (obj == NULL) {
  395. DRM_ERROR("Failed to allocate seqno page\n");
  396. ret = -ENOMEM;
  397. goto err;
  398. }
  399. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  400. ret = i915_gem_object_pin(obj, 4096, true, false);
  401. if (ret)
  402. goto err_unref;
  403. pc->gtt_offset = obj->gtt_offset;
  404. pc->cpu_page = kmap(sg_page(obj->pages->sgl));
  405. if (pc->cpu_page == NULL)
  406. goto err_unpin;
  407. pc->obj = obj;
  408. ring->private = pc;
  409. return 0;
  410. err_unpin:
  411. i915_gem_object_unpin(obj);
  412. err_unref:
  413. drm_gem_object_unreference(&obj->base);
  414. err:
  415. kfree(pc);
  416. return ret;
  417. }
  418. static void
  419. cleanup_pipe_control(struct intel_ring_buffer *ring)
  420. {
  421. struct pipe_control *pc = ring->private;
  422. struct drm_i915_gem_object *obj;
  423. if (!ring->private)
  424. return;
  425. obj = pc->obj;
  426. kunmap(sg_page(obj->pages->sgl));
  427. i915_gem_object_unpin(obj);
  428. drm_gem_object_unreference(&obj->base);
  429. kfree(pc);
  430. ring->private = NULL;
  431. }
  432. static int init_render_ring(struct intel_ring_buffer *ring)
  433. {
  434. struct drm_device *dev = ring->dev;
  435. struct drm_i915_private *dev_priv = dev->dev_private;
  436. int ret = init_ring_common(ring);
  437. if (INTEL_INFO(dev)->gen > 3) {
  438. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  439. if (IS_GEN7(dev))
  440. I915_WRITE(GFX_MODE_GEN7,
  441. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  442. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  443. }
  444. if (INTEL_INFO(dev)->gen >= 5) {
  445. ret = init_pipe_control(ring);
  446. if (ret)
  447. return ret;
  448. }
  449. if (IS_GEN6(dev)) {
  450. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  451. * "If this bit is set, STCunit will have LRA as replacement
  452. * policy. [...] This bit must be reset. LRA replacement
  453. * policy is not supported."
  454. */
  455. I915_WRITE(CACHE_MODE_0,
  456. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  457. /* This is not explicitly set for GEN6, so read the register.
  458. * see intel_ring_mi_set_context() for why we care.
  459. * TODO: consider explicitly setting the bit for GEN5
  460. */
  461. ring->itlb_before_ctx_switch =
  462. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  463. }
  464. if (INTEL_INFO(dev)->gen >= 6)
  465. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  466. if (HAS_L3_GPU_CACHE(dev))
  467. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  468. return ret;
  469. }
  470. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  471. {
  472. if (!ring->private)
  473. return;
  474. cleanup_pipe_control(ring);
  475. }
  476. static void
  477. update_mboxes(struct intel_ring_buffer *ring,
  478. u32 seqno,
  479. u32 mmio_offset)
  480. {
  481. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  482. intel_ring_emit(ring, mmio_offset);
  483. intel_ring_emit(ring, seqno);
  484. }
  485. /**
  486. * gen6_add_request - Update the semaphore mailbox registers
  487. *
  488. * @ring - ring that is adding a request
  489. * @seqno - return seqno stuck into the ring
  490. *
  491. * Update the mailbox registers in the *other* rings with the current seqno.
  492. * This acts like a signal in the canonical semaphore.
  493. */
  494. static int
  495. gen6_add_request(struct intel_ring_buffer *ring,
  496. u32 *seqno)
  497. {
  498. u32 mbox1_reg;
  499. u32 mbox2_reg;
  500. int ret;
  501. ret = intel_ring_begin(ring, 10);
  502. if (ret)
  503. return ret;
  504. mbox1_reg = ring->signal_mbox[0];
  505. mbox2_reg = ring->signal_mbox[1];
  506. *seqno = i915_gem_next_request_seqno(ring);
  507. update_mboxes(ring, *seqno, mbox1_reg);
  508. update_mboxes(ring, *seqno, mbox2_reg);
  509. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  510. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  511. intel_ring_emit(ring, *seqno);
  512. intel_ring_emit(ring, MI_USER_INTERRUPT);
  513. intel_ring_advance(ring);
  514. return 0;
  515. }
  516. /**
  517. * intel_ring_sync - sync the waiter to the signaller on seqno
  518. *
  519. * @waiter - ring that is waiting
  520. * @signaller - ring which has, or will signal
  521. * @seqno - seqno which the waiter will block on
  522. */
  523. static int
  524. gen6_ring_sync(struct intel_ring_buffer *waiter,
  525. struct intel_ring_buffer *signaller,
  526. u32 seqno)
  527. {
  528. int ret;
  529. u32 dw1 = MI_SEMAPHORE_MBOX |
  530. MI_SEMAPHORE_COMPARE |
  531. MI_SEMAPHORE_REGISTER;
  532. /* Throughout all of the GEM code, seqno passed implies our current
  533. * seqno is >= the last seqno executed. However for hardware the
  534. * comparison is strictly greater than.
  535. */
  536. seqno -= 1;
  537. WARN_ON(signaller->semaphore_register[waiter->id] ==
  538. MI_SEMAPHORE_SYNC_INVALID);
  539. ret = intel_ring_begin(waiter, 4);
  540. if (ret)
  541. return ret;
  542. intel_ring_emit(waiter,
  543. dw1 | signaller->semaphore_register[waiter->id]);
  544. intel_ring_emit(waiter, seqno);
  545. intel_ring_emit(waiter, 0);
  546. intel_ring_emit(waiter, MI_NOOP);
  547. intel_ring_advance(waiter);
  548. return 0;
  549. }
  550. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  551. do { \
  552. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  553. PIPE_CONTROL_DEPTH_STALL); \
  554. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  555. intel_ring_emit(ring__, 0); \
  556. intel_ring_emit(ring__, 0); \
  557. } while (0)
  558. static int
  559. pc_render_add_request(struct intel_ring_buffer *ring,
  560. u32 *result)
  561. {
  562. u32 seqno = i915_gem_next_request_seqno(ring);
  563. struct pipe_control *pc = ring->private;
  564. u32 scratch_addr = pc->gtt_offset + 128;
  565. int ret;
  566. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  567. * incoherent with writes to memory, i.e. completely fubar,
  568. * so we need to use PIPE_NOTIFY instead.
  569. *
  570. * However, we also need to workaround the qword write
  571. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  572. * memory before requesting an interrupt.
  573. */
  574. ret = intel_ring_begin(ring, 32);
  575. if (ret)
  576. return ret;
  577. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  578. PIPE_CONTROL_WRITE_FLUSH |
  579. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  580. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  581. intel_ring_emit(ring, seqno);
  582. intel_ring_emit(ring, 0);
  583. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  584. scratch_addr += 128; /* write to separate cachelines */
  585. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  586. scratch_addr += 128;
  587. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  588. scratch_addr += 128;
  589. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  590. scratch_addr += 128;
  591. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  592. scratch_addr += 128;
  593. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  594. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  595. PIPE_CONTROL_WRITE_FLUSH |
  596. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  597. PIPE_CONTROL_NOTIFY);
  598. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  599. intel_ring_emit(ring, seqno);
  600. intel_ring_emit(ring, 0);
  601. intel_ring_advance(ring);
  602. *result = seqno;
  603. return 0;
  604. }
  605. static u32
  606. gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  607. {
  608. /* Workaround to force correct ordering between irq and seqno writes on
  609. * ivb (and maybe also on snb) by reading from a CS register (like
  610. * ACTHD) before reading the status page. */
  611. if (!lazy_coherency)
  612. intel_ring_get_active_head(ring);
  613. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  614. }
  615. static u32
  616. ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  617. {
  618. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  619. }
  620. static u32
  621. pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  622. {
  623. struct pipe_control *pc = ring->private;
  624. return pc->cpu_page[0];
  625. }
  626. static bool
  627. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  628. {
  629. struct drm_device *dev = ring->dev;
  630. drm_i915_private_t *dev_priv = dev->dev_private;
  631. unsigned long flags;
  632. if (!dev->irq_enabled)
  633. return false;
  634. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  635. if (ring->irq_refcount++ == 0) {
  636. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  637. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  638. POSTING_READ(GTIMR);
  639. }
  640. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  641. return true;
  642. }
  643. static void
  644. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  645. {
  646. struct drm_device *dev = ring->dev;
  647. drm_i915_private_t *dev_priv = dev->dev_private;
  648. unsigned long flags;
  649. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  650. if (--ring->irq_refcount == 0) {
  651. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  652. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  653. POSTING_READ(GTIMR);
  654. }
  655. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  656. }
  657. static bool
  658. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  659. {
  660. struct drm_device *dev = ring->dev;
  661. drm_i915_private_t *dev_priv = dev->dev_private;
  662. unsigned long flags;
  663. if (!dev->irq_enabled)
  664. return false;
  665. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  666. if (ring->irq_refcount++ == 0) {
  667. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  668. I915_WRITE(IMR, dev_priv->irq_mask);
  669. POSTING_READ(IMR);
  670. }
  671. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  672. return true;
  673. }
  674. static void
  675. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  676. {
  677. struct drm_device *dev = ring->dev;
  678. drm_i915_private_t *dev_priv = dev->dev_private;
  679. unsigned long flags;
  680. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  681. if (--ring->irq_refcount == 0) {
  682. dev_priv->irq_mask |= ring->irq_enable_mask;
  683. I915_WRITE(IMR, dev_priv->irq_mask);
  684. POSTING_READ(IMR);
  685. }
  686. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  687. }
  688. static bool
  689. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  690. {
  691. struct drm_device *dev = ring->dev;
  692. drm_i915_private_t *dev_priv = dev->dev_private;
  693. unsigned long flags;
  694. if (!dev->irq_enabled)
  695. return false;
  696. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  697. if (ring->irq_refcount++ == 0) {
  698. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  699. I915_WRITE16(IMR, dev_priv->irq_mask);
  700. POSTING_READ16(IMR);
  701. }
  702. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  703. return true;
  704. }
  705. static void
  706. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  707. {
  708. struct drm_device *dev = ring->dev;
  709. drm_i915_private_t *dev_priv = dev->dev_private;
  710. unsigned long flags;
  711. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  712. if (--ring->irq_refcount == 0) {
  713. dev_priv->irq_mask |= ring->irq_enable_mask;
  714. I915_WRITE16(IMR, dev_priv->irq_mask);
  715. POSTING_READ16(IMR);
  716. }
  717. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  718. }
  719. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  720. {
  721. struct drm_device *dev = ring->dev;
  722. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  723. u32 mmio = 0;
  724. /* The ring status page addresses are no longer next to the rest of
  725. * the ring registers as of gen7.
  726. */
  727. if (IS_GEN7(dev)) {
  728. switch (ring->id) {
  729. case RCS:
  730. mmio = RENDER_HWS_PGA_GEN7;
  731. break;
  732. case BCS:
  733. mmio = BLT_HWS_PGA_GEN7;
  734. break;
  735. case VCS:
  736. mmio = BSD_HWS_PGA_GEN7;
  737. break;
  738. }
  739. } else if (IS_GEN6(ring->dev)) {
  740. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  741. } else {
  742. mmio = RING_HWS_PGA(ring->mmio_base);
  743. }
  744. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  745. POSTING_READ(mmio);
  746. }
  747. static int
  748. bsd_ring_flush(struct intel_ring_buffer *ring,
  749. u32 invalidate_domains,
  750. u32 flush_domains)
  751. {
  752. int ret;
  753. ret = intel_ring_begin(ring, 2);
  754. if (ret)
  755. return ret;
  756. intel_ring_emit(ring, MI_FLUSH);
  757. intel_ring_emit(ring, MI_NOOP);
  758. intel_ring_advance(ring);
  759. return 0;
  760. }
  761. static int
  762. i9xx_add_request(struct intel_ring_buffer *ring,
  763. u32 *result)
  764. {
  765. u32 seqno;
  766. int ret;
  767. ret = intel_ring_begin(ring, 4);
  768. if (ret)
  769. return ret;
  770. seqno = i915_gem_next_request_seqno(ring);
  771. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  772. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  773. intel_ring_emit(ring, seqno);
  774. intel_ring_emit(ring, MI_USER_INTERRUPT);
  775. intel_ring_advance(ring);
  776. *result = seqno;
  777. return 0;
  778. }
  779. static bool
  780. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  781. {
  782. struct drm_device *dev = ring->dev;
  783. drm_i915_private_t *dev_priv = dev->dev_private;
  784. unsigned long flags;
  785. if (!dev->irq_enabled)
  786. return false;
  787. /* It looks like we need to prevent the gt from suspending while waiting
  788. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  789. * blt/bsd rings on ivb. */
  790. gen6_gt_force_wake_get(dev_priv);
  791. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  792. if (ring->irq_refcount++ == 0) {
  793. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  794. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  795. GEN6_RENDER_L3_PARITY_ERROR));
  796. else
  797. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  798. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  799. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  800. POSTING_READ(GTIMR);
  801. }
  802. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  803. return true;
  804. }
  805. static void
  806. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  807. {
  808. struct drm_device *dev = ring->dev;
  809. drm_i915_private_t *dev_priv = dev->dev_private;
  810. unsigned long flags;
  811. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  812. if (--ring->irq_refcount == 0) {
  813. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  814. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  815. else
  816. I915_WRITE_IMR(ring, ~0);
  817. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  818. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  819. POSTING_READ(GTIMR);
  820. }
  821. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  822. gen6_gt_force_wake_put(dev_priv);
  823. }
  824. static int
  825. i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
  826. u32 offset, u32 length,
  827. unsigned flags)
  828. {
  829. int ret;
  830. ret = intel_ring_begin(ring, 2);
  831. if (ret)
  832. return ret;
  833. intel_ring_emit(ring,
  834. MI_BATCH_BUFFER_START |
  835. MI_BATCH_GTT |
  836. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  837. intel_ring_emit(ring, offset);
  838. intel_ring_advance(ring);
  839. return 0;
  840. }
  841. static int
  842. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  843. u32 offset, u32 len,
  844. unsigned flags)
  845. {
  846. int ret;
  847. ret = intel_ring_begin(ring, 4);
  848. if (ret)
  849. return ret;
  850. intel_ring_emit(ring, MI_BATCH_BUFFER);
  851. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  852. intel_ring_emit(ring, offset + len - 8);
  853. intel_ring_emit(ring, 0);
  854. intel_ring_advance(ring);
  855. return 0;
  856. }
  857. static int
  858. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  859. u32 offset, u32 len,
  860. unsigned flags)
  861. {
  862. int ret;
  863. ret = intel_ring_begin(ring, 2);
  864. if (ret)
  865. return ret;
  866. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  867. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  868. intel_ring_advance(ring);
  869. return 0;
  870. }
  871. static void cleanup_status_page(struct intel_ring_buffer *ring)
  872. {
  873. struct drm_i915_gem_object *obj;
  874. obj = ring->status_page.obj;
  875. if (obj == NULL)
  876. return;
  877. kunmap(sg_page(obj->pages->sgl));
  878. i915_gem_object_unpin(obj);
  879. drm_gem_object_unreference(&obj->base);
  880. ring->status_page.obj = NULL;
  881. }
  882. static int init_status_page(struct intel_ring_buffer *ring)
  883. {
  884. struct drm_device *dev = ring->dev;
  885. struct drm_i915_gem_object *obj;
  886. int ret;
  887. obj = i915_gem_alloc_object(dev, 4096);
  888. if (obj == NULL) {
  889. DRM_ERROR("Failed to allocate status page\n");
  890. ret = -ENOMEM;
  891. goto err;
  892. }
  893. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  894. ret = i915_gem_object_pin(obj, 4096, true, false);
  895. if (ret != 0) {
  896. goto err_unref;
  897. }
  898. ring->status_page.gfx_addr = obj->gtt_offset;
  899. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  900. if (ring->status_page.page_addr == NULL) {
  901. ret = -ENOMEM;
  902. goto err_unpin;
  903. }
  904. ring->status_page.obj = obj;
  905. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  906. intel_ring_setup_status_page(ring);
  907. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  908. ring->name, ring->status_page.gfx_addr);
  909. return 0;
  910. err_unpin:
  911. i915_gem_object_unpin(obj);
  912. err_unref:
  913. drm_gem_object_unreference(&obj->base);
  914. err:
  915. return ret;
  916. }
  917. static int init_phys_hws_pga(struct intel_ring_buffer *ring)
  918. {
  919. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  920. u32 addr;
  921. if (!dev_priv->status_page_dmah) {
  922. dev_priv->status_page_dmah =
  923. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  924. if (!dev_priv->status_page_dmah)
  925. return -ENOMEM;
  926. }
  927. addr = dev_priv->status_page_dmah->busaddr;
  928. if (INTEL_INFO(ring->dev)->gen >= 4)
  929. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  930. I915_WRITE(HWS_PGA, addr);
  931. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  932. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  933. return 0;
  934. }
  935. static int intel_init_ring_buffer(struct drm_device *dev,
  936. struct intel_ring_buffer *ring)
  937. {
  938. struct drm_i915_gem_object *obj;
  939. struct drm_i915_private *dev_priv = dev->dev_private;
  940. int ret;
  941. ring->dev = dev;
  942. INIT_LIST_HEAD(&ring->active_list);
  943. INIT_LIST_HEAD(&ring->request_list);
  944. ring->size = 32 * PAGE_SIZE;
  945. init_waitqueue_head(&ring->irq_queue);
  946. if (I915_NEED_GFX_HWS(dev)) {
  947. ret = init_status_page(ring);
  948. if (ret)
  949. return ret;
  950. } else {
  951. BUG_ON(ring->id != RCS);
  952. ret = init_phys_hws_pga(ring);
  953. if (ret)
  954. return ret;
  955. }
  956. obj = i915_gem_alloc_object(dev, ring->size);
  957. if (obj == NULL) {
  958. DRM_ERROR("Failed to allocate ringbuffer\n");
  959. ret = -ENOMEM;
  960. goto err_hws;
  961. }
  962. ring->obj = obj;
  963. ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
  964. if (ret)
  965. goto err_unref;
  966. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  967. if (ret)
  968. goto err_unpin;
  969. ring->virtual_start =
  970. ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
  971. ring->size);
  972. if (ring->virtual_start == NULL) {
  973. DRM_ERROR("Failed to map ringbuffer.\n");
  974. ret = -EINVAL;
  975. goto err_unpin;
  976. }
  977. ret = ring->init(ring);
  978. if (ret)
  979. goto err_unmap;
  980. /* Workaround an erratum on the i830 which causes a hang if
  981. * the TAIL pointer points to within the last 2 cachelines
  982. * of the buffer.
  983. */
  984. ring->effective_size = ring->size;
  985. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  986. ring->effective_size -= 128;
  987. return 0;
  988. err_unmap:
  989. iounmap(ring->virtual_start);
  990. err_unpin:
  991. i915_gem_object_unpin(obj);
  992. err_unref:
  993. drm_gem_object_unreference(&obj->base);
  994. ring->obj = NULL;
  995. err_hws:
  996. cleanup_status_page(ring);
  997. return ret;
  998. }
  999. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  1000. {
  1001. struct drm_i915_private *dev_priv;
  1002. int ret;
  1003. if (ring->obj == NULL)
  1004. return;
  1005. /* Disable the ring buffer. The ring must be idle at this point */
  1006. dev_priv = ring->dev->dev_private;
  1007. ret = intel_wait_ring_idle(ring);
  1008. if (ret)
  1009. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  1010. ring->name, ret);
  1011. I915_WRITE_CTL(ring, 0);
  1012. iounmap(ring->virtual_start);
  1013. i915_gem_object_unpin(ring->obj);
  1014. drm_gem_object_unreference(&ring->obj->base);
  1015. ring->obj = NULL;
  1016. if (ring->cleanup)
  1017. ring->cleanup(ring);
  1018. cleanup_status_page(ring);
  1019. }
  1020. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  1021. {
  1022. uint32_t __iomem *virt;
  1023. int rem = ring->size - ring->tail;
  1024. if (ring->space < rem) {
  1025. int ret = intel_wait_ring_buffer(ring, rem);
  1026. if (ret)
  1027. return ret;
  1028. }
  1029. virt = ring->virtual_start + ring->tail;
  1030. rem /= 4;
  1031. while (rem--)
  1032. iowrite32(MI_NOOP, virt++);
  1033. ring->tail = 0;
  1034. ring->space = ring_space(ring);
  1035. return 0;
  1036. }
  1037. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1038. {
  1039. int ret;
  1040. ret = i915_wait_seqno(ring, seqno);
  1041. if (!ret)
  1042. i915_gem_retire_requests_ring(ring);
  1043. return ret;
  1044. }
  1045. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  1046. {
  1047. struct drm_i915_gem_request *request;
  1048. u32 seqno = 0;
  1049. int ret;
  1050. i915_gem_retire_requests_ring(ring);
  1051. if (ring->last_retired_head != -1) {
  1052. ring->head = ring->last_retired_head;
  1053. ring->last_retired_head = -1;
  1054. ring->space = ring_space(ring);
  1055. if (ring->space >= n)
  1056. return 0;
  1057. }
  1058. list_for_each_entry(request, &ring->request_list, list) {
  1059. int space;
  1060. if (request->tail == -1)
  1061. continue;
  1062. space = request->tail - (ring->tail + 8);
  1063. if (space < 0)
  1064. space += ring->size;
  1065. if (space >= n) {
  1066. seqno = request->seqno;
  1067. break;
  1068. }
  1069. /* Consume this request in case we need more space than
  1070. * is available and so need to prevent a race between
  1071. * updating last_retired_head and direct reads of
  1072. * I915_RING_HEAD. It also provides a nice sanity check.
  1073. */
  1074. request->tail = -1;
  1075. }
  1076. if (seqno == 0)
  1077. return -ENOSPC;
  1078. ret = intel_ring_wait_seqno(ring, seqno);
  1079. if (ret)
  1080. return ret;
  1081. if (WARN_ON(ring->last_retired_head == -1))
  1082. return -ENOSPC;
  1083. ring->head = ring->last_retired_head;
  1084. ring->last_retired_head = -1;
  1085. ring->space = ring_space(ring);
  1086. if (WARN_ON(ring->space < n))
  1087. return -ENOSPC;
  1088. return 0;
  1089. }
  1090. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  1091. {
  1092. struct drm_device *dev = ring->dev;
  1093. struct drm_i915_private *dev_priv = dev->dev_private;
  1094. unsigned long end;
  1095. int ret;
  1096. ret = intel_ring_wait_request(ring, n);
  1097. if (ret != -ENOSPC)
  1098. return ret;
  1099. trace_i915_ring_wait_begin(ring);
  1100. /* With GEM the hangcheck timer should kick us out of the loop,
  1101. * leaving it early runs the risk of corrupting GEM state (due
  1102. * to running on almost untested codepaths). But on resume
  1103. * timers don't work yet, so prevent a complete hang in that
  1104. * case by choosing an insanely large timeout. */
  1105. end = jiffies + 60 * HZ;
  1106. do {
  1107. ring->head = I915_READ_HEAD(ring);
  1108. ring->space = ring_space(ring);
  1109. if (ring->space >= n) {
  1110. trace_i915_ring_wait_end(ring);
  1111. return 0;
  1112. }
  1113. if (dev->primary->master) {
  1114. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1115. if (master_priv->sarea_priv)
  1116. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1117. }
  1118. msleep(1);
  1119. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1120. if (ret)
  1121. return ret;
  1122. } while (!time_after(jiffies, end));
  1123. trace_i915_ring_wait_end(ring);
  1124. return -EBUSY;
  1125. }
  1126. int intel_ring_begin(struct intel_ring_buffer *ring,
  1127. int num_dwords)
  1128. {
  1129. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1130. int n = 4*num_dwords;
  1131. int ret;
  1132. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1133. if (ret)
  1134. return ret;
  1135. if (unlikely(ring->tail + n > ring->effective_size)) {
  1136. ret = intel_wrap_ring_buffer(ring);
  1137. if (unlikely(ret))
  1138. return ret;
  1139. }
  1140. if (unlikely(ring->space < n)) {
  1141. ret = intel_wait_ring_buffer(ring, n);
  1142. if (unlikely(ret))
  1143. return ret;
  1144. }
  1145. ring->space -= n;
  1146. return 0;
  1147. }
  1148. void intel_ring_advance(struct intel_ring_buffer *ring)
  1149. {
  1150. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1151. ring->tail &= ring->size - 1;
  1152. if (dev_priv->stop_rings & intel_ring_flag(ring))
  1153. return;
  1154. ring->write_tail(ring, ring->tail);
  1155. }
  1156. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1157. u32 value)
  1158. {
  1159. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1160. /* Every tail move must follow the sequence below */
  1161. /* Disable notification that the ring is IDLE. The GT
  1162. * will then assume that it is busy and bring it out of rc6.
  1163. */
  1164. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1165. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1166. /* Clear the context id. Here be magic! */
  1167. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1168. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1169. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1170. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1171. 50))
  1172. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1173. /* Now that the ring is fully powered up, update the tail */
  1174. I915_WRITE_TAIL(ring, value);
  1175. POSTING_READ(RING_TAIL(ring->mmio_base));
  1176. /* Let the ring send IDLE messages to the GT again,
  1177. * and so let it sleep to conserve power when idle.
  1178. */
  1179. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1180. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1181. }
  1182. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1183. u32 invalidate, u32 flush)
  1184. {
  1185. uint32_t cmd;
  1186. int ret;
  1187. ret = intel_ring_begin(ring, 4);
  1188. if (ret)
  1189. return ret;
  1190. cmd = MI_FLUSH_DW;
  1191. /*
  1192. * Bspec vol 1c.5 - video engine command streamer:
  1193. * "If ENABLED, all TLBs will be invalidated once the flush
  1194. * operation is complete. This bit is only valid when the
  1195. * Post-Sync Operation field is a value of 1h or 3h."
  1196. */
  1197. if (invalidate & I915_GEM_GPU_DOMAINS)
  1198. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1199. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1200. intel_ring_emit(ring, cmd);
  1201. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1202. intel_ring_emit(ring, 0);
  1203. intel_ring_emit(ring, MI_NOOP);
  1204. intel_ring_advance(ring);
  1205. return 0;
  1206. }
  1207. static int
  1208. hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1209. u32 offset, u32 len,
  1210. unsigned flags)
  1211. {
  1212. int ret;
  1213. ret = intel_ring_begin(ring, 2);
  1214. if (ret)
  1215. return ret;
  1216. intel_ring_emit(ring,
  1217. MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
  1218. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
  1219. /* bit0-7 is the length on GEN6+ */
  1220. intel_ring_emit(ring, offset);
  1221. intel_ring_advance(ring);
  1222. return 0;
  1223. }
  1224. static int
  1225. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1226. u32 offset, u32 len,
  1227. unsigned flags)
  1228. {
  1229. int ret;
  1230. ret = intel_ring_begin(ring, 2);
  1231. if (ret)
  1232. return ret;
  1233. intel_ring_emit(ring,
  1234. MI_BATCH_BUFFER_START |
  1235. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1236. /* bit0-7 is the length on GEN6+ */
  1237. intel_ring_emit(ring, offset);
  1238. intel_ring_advance(ring);
  1239. return 0;
  1240. }
  1241. /* Blitter support (SandyBridge+) */
  1242. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1243. u32 invalidate, u32 flush)
  1244. {
  1245. uint32_t cmd;
  1246. int ret;
  1247. ret = intel_ring_begin(ring, 4);
  1248. if (ret)
  1249. return ret;
  1250. cmd = MI_FLUSH_DW;
  1251. /*
  1252. * Bspec vol 1c.3 - blitter engine command streamer:
  1253. * "If ENABLED, all TLBs will be invalidated once the flush
  1254. * operation is complete. This bit is only valid when the
  1255. * Post-Sync Operation field is a value of 1h or 3h."
  1256. */
  1257. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1258. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1259. MI_FLUSH_DW_OP_STOREDW;
  1260. intel_ring_emit(ring, cmd);
  1261. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1262. intel_ring_emit(ring, 0);
  1263. intel_ring_emit(ring, MI_NOOP);
  1264. intel_ring_advance(ring);
  1265. return 0;
  1266. }
  1267. int intel_init_render_ring_buffer(struct drm_device *dev)
  1268. {
  1269. drm_i915_private_t *dev_priv = dev->dev_private;
  1270. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1271. ring->name = "render ring";
  1272. ring->id = RCS;
  1273. ring->mmio_base = RENDER_RING_BASE;
  1274. if (INTEL_INFO(dev)->gen >= 6) {
  1275. ring->add_request = gen6_add_request;
  1276. ring->flush = gen7_render_ring_flush;
  1277. if (INTEL_INFO(dev)->gen == 6)
  1278. ring->flush = gen6_render_ring_flush;
  1279. ring->irq_get = gen6_ring_get_irq;
  1280. ring->irq_put = gen6_ring_put_irq;
  1281. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1282. ring->get_seqno = gen6_ring_get_seqno;
  1283. ring->sync_to = gen6_ring_sync;
  1284. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1285. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1286. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1287. ring->signal_mbox[0] = GEN6_VRSYNC;
  1288. ring->signal_mbox[1] = GEN6_BRSYNC;
  1289. } else if (IS_GEN5(dev)) {
  1290. ring->add_request = pc_render_add_request;
  1291. ring->flush = gen4_render_ring_flush;
  1292. ring->get_seqno = pc_render_get_seqno;
  1293. ring->irq_get = gen5_ring_get_irq;
  1294. ring->irq_put = gen5_ring_put_irq;
  1295. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1296. } else {
  1297. ring->add_request = i9xx_add_request;
  1298. if (INTEL_INFO(dev)->gen < 4)
  1299. ring->flush = gen2_render_ring_flush;
  1300. else
  1301. ring->flush = gen4_render_ring_flush;
  1302. ring->get_seqno = ring_get_seqno;
  1303. if (IS_GEN2(dev)) {
  1304. ring->irq_get = i8xx_ring_get_irq;
  1305. ring->irq_put = i8xx_ring_put_irq;
  1306. } else {
  1307. ring->irq_get = i9xx_ring_get_irq;
  1308. ring->irq_put = i9xx_ring_put_irq;
  1309. }
  1310. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1311. }
  1312. ring->write_tail = ring_write_tail;
  1313. if (IS_HASWELL(dev))
  1314. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  1315. else if (INTEL_INFO(dev)->gen >= 6)
  1316. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1317. else if (INTEL_INFO(dev)->gen >= 4)
  1318. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1319. else if (IS_I830(dev) || IS_845G(dev))
  1320. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1321. else
  1322. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1323. ring->init = init_render_ring;
  1324. ring->cleanup = render_ring_cleanup;
  1325. return intel_init_ring_buffer(dev, ring);
  1326. }
  1327. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1328. {
  1329. drm_i915_private_t *dev_priv = dev->dev_private;
  1330. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1331. int ret;
  1332. ring->name = "render ring";
  1333. ring->id = RCS;
  1334. ring->mmio_base = RENDER_RING_BASE;
  1335. if (INTEL_INFO(dev)->gen >= 6) {
  1336. /* non-kms not supported on gen6+ */
  1337. return -ENODEV;
  1338. }
  1339. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1340. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1341. * the special gen5 functions. */
  1342. ring->add_request = i9xx_add_request;
  1343. if (INTEL_INFO(dev)->gen < 4)
  1344. ring->flush = gen2_render_ring_flush;
  1345. else
  1346. ring->flush = gen4_render_ring_flush;
  1347. ring->get_seqno = ring_get_seqno;
  1348. if (IS_GEN2(dev)) {
  1349. ring->irq_get = i8xx_ring_get_irq;
  1350. ring->irq_put = i8xx_ring_put_irq;
  1351. } else {
  1352. ring->irq_get = i9xx_ring_get_irq;
  1353. ring->irq_put = i9xx_ring_put_irq;
  1354. }
  1355. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1356. ring->write_tail = ring_write_tail;
  1357. if (INTEL_INFO(dev)->gen >= 4)
  1358. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1359. else if (IS_I830(dev) || IS_845G(dev))
  1360. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1361. else
  1362. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1363. ring->init = init_render_ring;
  1364. ring->cleanup = render_ring_cleanup;
  1365. ring->dev = dev;
  1366. INIT_LIST_HEAD(&ring->active_list);
  1367. INIT_LIST_HEAD(&ring->request_list);
  1368. ring->size = size;
  1369. ring->effective_size = ring->size;
  1370. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1371. ring->effective_size -= 128;
  1372. ring->virtual_start = ioremap_wc(start, size);
  1373. if (ring->virtual_start == NULL) {
  1374. DRM_ERROR("can not ioremap virtual address for"
  1375. " ring buffer\n");
  1376. return -ENOMEM;
  1377. }
  1378. if (!I915_NEED_GFX_HWS(dev)) {
  1379. ret = init_phys_hws_pga(ring);
  1380. if (ret)
  1381. return ret;
  1382. }
  1383. return 0;
  1384. }
  1385. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1386. {
  1387. drm_i915_private_t *dev_priv = dev->dev_private;
  1388. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1389. ring->name = "bsd ring";
  1390. ring->id = VCS;
  1391. ring->write_tail = ring_write_tail;
  1392. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1393. ring->mmio_base = GEN6_BSD_RING_BASE;
  1394. /* gen6 bsd needs a special wa for tail updates */
  1395. if (IS_GEN6(dev))
  1396. ring->write_tail = gen6_bsd_ring_write_tail;
  1397. ring->flush = gen6_ring_flush;
  1398. ring->add_request = gen6_add_request;
  1399. ring->get_seqno = gen6_ring_get_seqno;
  1400. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1401. ring->irq_get = gen6_ring_get_irq;
  1402. ring->irq_put = gen6_ring_put_irq;
  1403. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1404. ring->sync_to = gen6_ring_sync;
  1405. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1406. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1407. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1408. ring->signal_mbox[0] = GEN6_RVSYNC;
  1409. ring->signal_mbox[1] = GEN6_BVSYNC;
  1410. } else {
  1411. ring->mmio_base = BSD_RING_BASE;
  1412. ring->flush = bsd_ring_flush;
  1413. ring->add_request = i9xx_add_request;
  1414. ring->get_seqno = ring_get_seqno;
  1415. if (IS_GEN5(dev)) {
  1416. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1417. ring->irq_get = gen5_ring_get_irq;
  1418. ring->irq_put = gen5_ring_put_irq;
  1419. } else {
  1420. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1421. ring->irq_get = i9xx_ring_get_irq;
  1422. ring->irq_put = i9xx_ring_put_irq;
  1423. }
  1424. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1425. }
  1426. ring->init = init_ring_common;
  1427. return intel_init_ring_buffer(dev, ring);
  1428. }
  1429. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1430. {
  1431. drm_i915_private_t *dev_priv = dev->dev_private;
  1432. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1433. ring->name = "blitter ring";
  1434. ring->id = BCS;
  1435. ring->mmio_base = BLT_RING_BASE;
  1436. ring->write_tail = ring_write_tail;
  1437. ring->flush = blt_ring_flush;
  1438. ring->add_request = gen6_add_request;
  1439. ring->get_seqno = gen6_ring_get_seqno;
  1440. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1441. ring->irq_get = gen6_ring_get_irq;
  1442. ring->irq_put = gen6_ring_put_irq;
  1443. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1444. ring->sync_to = gen6_ring_sync;
  1445. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1446. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1447. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1448. ring->signal_mbox[0] = GEN6_RBSYNC;
  1449. ring->signal_mbox[1] = GEN6_VBSYNC;
  1450. ring->init = init_ring_common;
  1451. return intel_init_ring_buffer(dev, ring);
  1452. }
  1453. int
  1454. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1455. {
  1456. int ret;
  1457. if (!ring->gpu_caches_dirty)
  1458. return 0;
  1459. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1460. if (ret)
  1461. return ret;
  1462. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1463. ring->gpu_caches_dirty = false;
  1464. return 0;
  1465. }
  1466. int
  1467. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1468. {
  1469. uint32_t flush_domains;
  1470. int ret;
  1471. flush_domains = 0;
  1472. if (ring->gpu_caches_dirty)
  1473. flush_domains = I915_GEM_GPU_DOMAINS;
  1474. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1475. if (ret)
  1476. return ret;
  1477. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1478. ring->gpu_caches_dirty = false;
  1479. return 0;
  1480. }