qp.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660
  1. /*
  2. * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <rdma/ib_cache.h>
  33. #include <rdma/ib_pack.h>
  34. #include <linux/mlx4/qp.h>
  35. #include "mlx4_ib.h"
  36. #include "user.h"
  37. enum {
  38. MLX4_IB_ACK_REQ_FREQ = 8,
  39. };
  40. enum {
  41. MLX4_IB_DEFAULT_SCHED_QUEUE = 0x83,
  42. MLX4_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f
  43. };
  44. enum {
  45. /*
  46. * Largest possible UD header: send with GRH and immediate data.
  47. */
  48. MLX4_IB_UD_HEADER_SIZE = 72
  49. };
  50. struct mlx4_ib_sqp {
  51. struct mlx4_ib_qp qp;
  52. int pkey_index;
  53. u32 qkey;
  54. u32 send_psn;
  55. struct ib_ud_header ud_header;
  56. u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
  57. };
  58. enum {
  59. MLX4_IB_MIN_SQ_STRIDE = 6
  60. };
  61. static const __be32 mlx4_ib_opcode[] = {
  62. [IB_WR_SEND] = __constant_cpu_to_be32(MLX4_OPCODE_SEND),
  63. [IB_WR_SEND_WITH_IMM] = __constant_cpu_to_be32(MLX4_OPCODE_SEND_IMM),
  64. [IB_WR_RDMA_WRITE] = __constant_cpu_to_be32(MLX4_OPCODE_RDMA_WRITE),
  65. [IB_WR_RDMA_WRITE_WITH_IMM] = __constant_cpu_to_be32(MLX4_OPCODE_RDMA_WRITE_IMM),
  66. [IB_WR_RDMA_READ] = __constant_cpu_to_be32(MLX4_OPCODE_RDMA_READ),
  67. [IB_WR_ATOMIC_CMP_AND_SWP] = __constant_cpu_to_be32(MLX4_OPCODE_ATOMIC_CS),
  68. [IB_WR_ATOMIC_FETCH_AND_ADD] = __constant_cpu_to_be32(MLX4_OPCODE_ATOMIC_FA),
  69. };
  70. static struct mlx4_ib_sqp *to_msqp(struct mlx4_ib_qp *mqp)
  71. {
  72. return container_of(mqp, struct mlx4_ib_sqp, qp);
  73. }
  74. static int is_sqp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  75. {
  76. return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
  77. qp->mqp.qpn <= dev->dev->caps.sqp_start + 3;
  78. }
  79. static int is_qp0(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  80. {
  81. return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
  82. qp->mqp.qpn <= dev->dev->caps.sqp_start + 1;
  83. }
  84. static void *get_wqe(struct mlx4_ib_qp *qp, int offset)
  85. {
  86. return mlx4_buf_offset(&qp->buf, offset);
  87. }
  88. static void *get_recv_wqe(struct mlx4_ib_qp *qp, int n)
  89. {
  90. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  91. }
  92. static void *get_send_wqe(struct mlx4_ib_qp *qp, int n)
  93. {
  94. return get_wqe(qp, qp->sq.offset + (n << qp->sq.wqe_shift));
  95. }
  96. /*
  97. * Stamp a SQ WQE so that it is invalid if prefetched by marking the
  98. * first four bytes of every 64 byte chunk with 0xffffffff, except for
  99. * the very first chunk of the WQE.
  100. */
  101. static void stamp_send_wqe(struct mlx4_ib_qp *qp, int n)
  102. {
  103. u32 *wqe = get_send_wqe(qp, n);
  104. int i;
  105. for (i = 16; i < 1 << (qp->sq.wqe_shift - 2); i += 16)
  106. wqe[i] = 0xffffffff;
  107. }
  108. static void mlx4_ib_qp_event(struct mlx4_qp *qp, enum mlx4_event type)
  109. {
  110. struct ib_event event;
  111. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  112. if (type == MLX4_EVENT_TYPE_PATH_MIG)
  113. to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
  114. if (ibqp->event_handler) {
  115. event.device = ibqp->device;
  116. event.element.qp = ibqp;
  117. switch (type) {
  118. case MLX4_EVENT_TYPE_PATH_MIG:
  119. event.event = IB_EVENT_PATH_MIG;
  120. break;
  121. case MLX4_EVENT_TYPE_COMM_EST:
  122. event.event = IB_EVENT_COMM_EST;
  123. break;
  124. case MLX4_EVENT_TYPE_SQ_DRAINED:
  125. event.event = IB_EVENT_SQ_DRAINED;
  126. break;
  127. case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
  128. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  129. break;
  130. case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
  131. event.event = IB_EVENT_QP_FATAL;
  132. break;
  133. case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
  134. event.event = IB_EVENT_PATH_MIG_ERR;
  135. break;
  136. case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  137. event.event = IB_EVENT_QP_REQ_ERR;
  138. break;
  139. case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
  140. event.event = IB_EVENT_QP_ACCESS_ERR;
  141. break;
  142. default:
  143. printk(KERN_WARNING "mlx4_ib: Unexpected event type %d "
  144. "on QP %06x\n", type, qp->qpn);
  145. return;
  146. }
  147. ibqp->event_handler(&event, ibqp->qp_context);
  148. }
  149. }
  150. static int send_wqe_overhead(enum ib_qp_type type)
  151. {
  152. /*
  153. * UD WQEs must have a datagram segment.
  154. * RC and UC WQEs might have a remote address segment.
  155. * MLX WQEs need two extra inline data segments (for the UD
  156. * header and space for the ICRC).
  157. */
  158. switch (type) {
  159. case IB_QPT_UD:
  160. return sizeof (struct mlx4_wqe_ctrl_seg) +
  161. sizeof (struct mlx4_wqe_datagram_seg);
  162. case IB_QPT_UC:
  163. return sizeof (struct mlx4_wqe_ctrl_seg) +
  164. sizeof (struct mlx4_wqe_raddr_seg);
  165. case IB_QPT_RC:
  166. return sizeof (struct mlx4_wqe_ctrl_seg) +
  167. sizeof (struct mlx4_wqe_atomic_seg) +
  168. sizeof (struct mlx4_wqe_raddr_seg);
  169. case IB_QPT_SMI:
  170. case IB_QPT_GSI:
  171. return sizeof (struct mlx4_wqe_ctrl_seg) +
  172. ALIGN(MLX4_IB_UD_HEADER_SIZE +
  173. DIV_ROUND_UP(MLX4_IB_UD_HEADER_SIZE,
  174. MLX4_INLINE_ALIGN) *
  175. sizeof (struct mlx4_wqe_inline_seg),
  176. sizeof (struct mlx4_wqe_data_seg)) +
  177. ALIGN(4 +
  178. sizeof (struct mlx4_wqe_inline_seg),
  179. sizeof (struct mlx4_wqe_data_seg));
  180. default:
  181. return sizeof (struct mlx4_wqe_ctrl_seg);
  182. }
  183. }
  184. static int set_rq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
  185. int is_user, int has_srq, struct mlx4_ib_qp *qp)
  186. {
  187. /* Sanity check RQ size before proceeding */
  188. if (cap->max_recv_wr > dev->dev->caps.max_wqes ||
  189. cap->max_recv_sge > dev->dev->caps.max_rq_sg)
  190. return -EINVAL;
  191. if (has_srq) {
  192. /* QPs attached to an SRQ should have no RQ */
  193. if (cap->max_recv_wr)
  194. return -EINVAL;
  195. qp->rq.wqe_cnt = qp->rq.max_gs = 0;
  196. } else {
  197. /* HW requires >= 1 RQ entry with >= 1 gather entry */
  198. if (is_user && (!cap->max_recv_wr || !cap->max_recv_sge))
  199. return -EINVAL;
  200. qp->rq.wqe_cnt = roundup_pow_of_two(max(1U, cap->max_recv_wr));
  201. qp->rq.max_gs = roundup_pow_of_two(max(1U, cap->max_recv_sge));
  202. qp->rq.wqe_shift = ilog2(qp->rq.max_gs * sizeof (struct mlx4_wqe_data_seg));
  203. }
  204. cap->max_recv_wr = qp->rq.max_post = qp->rq.wqe_cnt;
  205. cap->max_recv_sge = qp->rq.max_gs;
  206. return 0;
  207. }
  208. static int set_kernel_sq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
  209. enum ib_qp_type type, struct mlx4_ib_qp *qp)
  210. {
  211. /* Sanity check SQ size before proceeding */
  212. if (cap->max_send_wr > dev->dev->caps.max_wqes ||
  213. cap->max_send_sge > dev->dev->caps.max_sq_sg ||
  214. cap->max_inline_data + send_wqe_overhead(type) +
  215. sizeof (struct mlx4_wqe_inline_seg) > dev->dev->caps.max_sq_desc_sz)
  216. return -EINVAL;
  217. /*
  218. * For MLX transport we need 2 extra S/G entries:
  219. * one for the header and one for the checksum at the end
  220. */
  221. if ((type == IB_QPT_SMI || type == IB_QPT_GSI) &&
  222. cap->max_send_sge + 2 > dev->dev->caps.max_sq_sg)
  223. return -EINVAL;
  224. qp->sq.wqe_shift = ilog2(roundup_pow_of_two(max(cap->max_send_sge *
  225. sizeof (struct mlx4_wqe_data_seg),
  226. cap->max_inline_data +
  227. sizeof (struct mlx4_wqe_inline_seg)) +
  228. send_wqe_overhead(type)));
  229. qp->sq.max_gs = ((1 << qp->sq.wqe_shift) - send_wqe_overhead(type)) /
  230. sizeof (struct mlx4_wqe_data_seg);
  231. /*
  232. * We need to leave 2 KB + 1 WQE of headroom in the SQ to
  233. * allow HW to prefetch.
  234. */
  235. qp->sq_spare_wqes = (2048 >> qp->sq.wqe_shift) + 1;
  236. qp->sq.wqe_cnt = roundup_pow_of_two(cap->max_send_wr + qp->sq_spare_wqes);
  237. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  238. (qp->sq.wqe_cnt << qp->sq.wqe_shift);
  239. if (qp->rq.wqe_shift > qp->sq.wqe_shift) {
  240. qp->rq.offset = 0;
  241. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  242. } else {
  243. qp->rq.offset = qp->sq.wqe_cnt << qp->sq.wqe_shift;
  244. qp->sq.offset = 0;
  245. }
  246. cap->max_send_wr = qp->sq.max_post = qp->sq.wqe_cnt - qp->sq_spare_wqes;
  247. cap->max_send_sge = qp->sq.max_gs;
  248. /* We don't support inline sends for kernel QPs (yet) */
  249. cap->max_inline_data = 0;
  250. return 0;
  251. }
  252. static int set_user_sq_size(struct mlx4_ib_dev *dev,
  253. struct mlx4_ib_qp *qp,
  254. struct mlx4_ib_create_qp *ucmd)
  255. {
  256. /* Sanity check SQ size before proceeding */
  257. if ((1 << ucmd->log_sq_bb_count) > dev->dev->caps.max_wqes ||
  258. ucmd->log_sq_stride >
  259. ilog2(roundup_pow_of_two(dev->dev->caps.max_sq_desc_sz)) ||
  260. ucmd->log_sq_stride < MLX4_IB_MIN_SQ_STRIDE)
  261. return -EINVAL;
  262. qp->sq.wqe_cnt = 1 << ucmd->log_sq_bb_count;
  263. qp->sq.wqe_shift = ucmd->log_sq_stride;
  264. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  265. (qp->sq.wqe_cnt << qp->sq.wqe_shift);
  266. return 0;
  267. }
  268. static int create_qp_common(struct mlx4_ib_dev *dev, struct ib_pd *pd,
  269. struct ib_qp_init_attr *init_attr,
  270. struct ib_udata *udata, int sqpn, struct mlx4_ib_qp *qp)
  271. {
  272. int err;
  273. mutex_init(&qp->mutex);
  274. spin_lock_init(&qp->sq.lock);
  275. spin_lock_init(&qp->rq.lock);
  276. qp->state = IB_QPS_RESET;
  277. qp->atomic_rd_en = 0;
  278. qp->resp_depth = 0;
  279. qp->rq.head = 0;
  280. qp->rq.tail = 0;
  281. qp->sq.head = 0;
  282. qp->sq.tail = 0;
  283. err = set_rq_size(dev, &init_attr->cap, !!pd->uobject, !!init_attr->srq, qp);
  284. if (err)
  285. goto err;
  286. if (pd->uobject) {
  287. struct mlx4_ib_create_qp ucmd;
  288. if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd)) {
  289. err = -EFAULT;
  290. goto err;
  291. }
  292. qp->sq_no_prefetch = ucmd.sq_no_prefetch;
  293. err = set_user_sq_size(dev, qp, &ucmd);
  294. if (err)
  295. goto err;
  296. qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
  297. qp->buf_size, 0);
  298. if (IS_ERR(qp->umem)) {
  299. err = PTR_ERR(qp->umem);
  300. goto err;
  301. }
  302. err = mlx4_mtt_init(dev->dev, ib_umem_page_count(qp->umem),
  303. ilog2(qp->umem->page_size), &qp->mtt);
  304. if (err)
  305. goto err_buf;
  306. err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
  307. if (err)
  308. goto err_mtt;
  309. if (!init_attr->srq) {
  310. err = mlx4_ib_db_map_user(to_mucontext(pd->uobject->context),
  311. ucmd.db_addr, &qp->db);
  312. if (err)
  313. goto err_mtt;
  314. }
  315. } else {
  316. qp->sq_no_prefetch = 0;
  317. err = set_kernel_sq_size(dev, &init_attr->cap, init_attr->qp_type, qp);
  318. if (err)
  319. goto err;
  320. if (!init_attr->srq) {
  321. err = mlx4_ib_db_alloc(dev, &qp->db, 0);
  322. if (err)
  323. goto err;
  324. *qp->db.db = 0;
  325. }
  326. if (mlx4_buf_alloc(dev->dev, qp->buf_size, PAGE_SIZE * 2, &qp->buf)) {
  327. err = -ENOMEM;
  328. goto err_db;
  329. }
  330. err = mlx4_mtt_init(dev->dev, qp->buf.npages, qp->buf.page_shift,
  331. &qp->mtt);
  332. if (err)
  333. goto err_buf;
  334. err = mlx4_buf_write_mtt(dev->dev, &qp->mtt, &qp->buf);
  335. if (err)
  336. goto err_mtt;
  337. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof (u64), GFP_KERNEL);
  338. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof (u64), GFP_KERNEL);
  339. if (!qp->sq.wrid || !qp->rq.wrid) {
  340. err = -ENOMEM;
  341. goto err_wrid;
  342. }
  343. }
  344. err = mlx4_qp_alloc(dev->dev, sqpn, &qp->mqp);
  345. if (err)
  346. goto err_wrid;
  347. /*
  348. * Hardware wants QPN written in big-endian order (after
  349. * shifting) for send doorbell. Precompute this value to save
  350. * a little bit when posting sends.
  351. */
  352. qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
  353. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  354. qp->sq_signal_bits = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
  355. else
  356. qp->sq_signal_bits = 0;
  357. qp->mqp.event = mlx4_ib_qp_event;
  358. return 0;
  359. err_wrid:
  360. if (pd->uobject) {
  361. if (!init_attr->srq)
  362. mlx4_ib_db_unmap_user(to_mucontext(pd->uobject->context),
  363. &qp->db);
  364. } else {
  365. kfree(qp->sq.wrid);
  366. kfree(qp->rq.wrid);
  367. }
  368. err_mtt:
  369. mlx4_mtt_cleanup(dev->dev, &qp->mtt);
  370. err_buf:
  371. if (pd->uobject)
  372. ib_umem_release(qp->umem);
  373. else
  374. mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
  375. err_db:
  376. if (!pd->uobject && !init_attr->srq)
  377. mlx4_ib_db_free(dev, &qp->db);
  378. err:
  379. return err;
  380. }
  381. static enum mlx4_qp_state to_mlx4_state(enum ib_qp_state state)
  382. {
  383. switch (state) {
  384. case IB_QPS_RESET: return MLX4_QP_STATE_RST;
  385. case IB_QPS_INIT: return MLX4_QP_STATE_INIT;
  386. case IB_QPS_RTR: return MLX4_QP_STATE_RTR;
  387. case IB_QPS_RTS: return MLX4_QP_STATE_RTS;
  388. case IB_QPS_SQD: return MLX4_QP_STATE_SQD;
  389. case IB_QPS_SQE: return MLX4_QP_STATE_SQER;
  390. case IB_QPS_ERR: return MLX4_QP_STATE_ERR;
  391. default: return -1;
  392. }
  393. }
  394. static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
  395. {
  396. if (send_cq == recv_cq)
  397. spin_lock_irq(&send_cq->lock);
  398. else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  399. spin_lock_irq(&send_cq->lock);
  400. spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
  401. } else {
  402. spin_lock_irq(&recv_cq->lock);
  403. spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
  404. }
  405. }
  406. static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
  407. {
  408. if (send_cq == recv_cq)
  409. spin_unlock_irq(&send_cq->lock);
  410. else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  411. spin_unlock(&recv_cq->lock);
  412. spin_unlock_irq(&send_cq->lock);
  413. } else {
  414. spin_unlock(&send_cq->lock);
  415. spin_unlock_irq(&recv_cq->lock);
  416. }
  417. }
  418. static void destroy_qp_common(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp,
  419. int is_user)
  420. {
  421. struct mlx4_ib_cq *send_cq, *recv_cq;
  422. if (qp->state != IB_QPS_RESET)
  423. if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
  424. MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
  425. printk(KERN_WARNING "mlx4_ib: modify QP %06x to RESET failed.\n",
  426. qp->mqp.qpn);
  427. send_cq = to_mcq(qp->ibqp.send_cq);
  428. recv_cq = to_mcq(qp->ibqp.recv_cq);
  429. mlx4_ib_lock_cqs(send_cq, recv_cq);
  430. if (!is_user) {
  431. __mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
  432. qp->ibqp.srq ? to_msrq(qp->ibqp.srq): NULL);
  433. if (send_cq != recv_cq)
  434. __mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  435. }
  436. mlx4_qp_remove(dev->dev, &qp->mqp);
  437. mlx4_ib_unlock_cqs(send_cq, recv_cq);
  438. mlx4_qp_free(dev->dev, &qp->mqp);
  439. mlx4_mtt_cleanup(dev->dev, &qp->mtt);
  440. if (is_user) {
  441. if (!qp->ibqp.srq)
  442. mlx4_ib_db_unmap_user(to_mucontext(qp->ibqp.uobject->context),
  443. &qp->db);
  444. ib_umem_release(qp->umem);
  445. } else {
  446. kfree(qp->sq.wrid);
  447. kfree(qp->rq.wrid);
  448. mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
  449. if (!qp->ibqp.srq)
  450. mlx4_ib_db_free(dev, &qp->db);
  451. }
  452. }
  453. struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
  454. struct ib_qp_init_attr *init_attr,
  455. struct ib_udata *udata)
  456. {
  457. struct mlx4_ib_dev *dev = to_mdev(pd->device);
  458. struct mlx4_ib_sqp *sqp;
  459. struct mlx4_ib_qp *qp;
  460. int err;
  461. switch (init_attr->qp_type) {
  462. case IB_QPT_RC:
  463. case IB_QPT_UC:
  464. case IB_QPT_UD:
  465. {
  466. qp = kmalloc(sizeof *qp, GFP_KERNEL);
  467. if (!qp)
  468. return ERR_PTR(-ENOMEM);
  469. err = create_qp_common(dev, pd, init_attr, udata, 0, qp);
  470. if (err) {
  471. kfree(qp);
  472. return ERR_PTR(err);
  473. }
  474. qp->ibqp.qp_num = qp->mqp.qpn;
  475. break;
  476. }
  477. case IB_QPT_SMI:
  478. case IB_QPT_GSI:
  479. {
  480. /* Userspace is not allowed to create special QPs: */
  481. if (pd->uobject)
  482. return ERR_PTR(-EINVAL);
  483. sqp = kmalloc(sizeof *sqp, GFP_KERNEL);
  484. if (!sqp)
  485. return ERR_PTR(-ENOMEM);
  486. qp = &sqp->qp;
  487. err = create_qp_common(dev, pd, init_attr, udata,
  488. dev->dev->caps.sqp_start +
  489. (init_attr->qp_type == IB_QPT_SMI ? 0 : 2) +
  490. init_attr->port_num - 1,
  491. qp);
  492. if (err) {
  493. kfree(sqp);
  494. return ERR_PTR(err);
  495. }
  496. qp->port = init_attr->port_num;
  497. qp->ibqp.qp_num = init_attr->qp_type == IB_QPT_SMI ? 0 : 1;
  498. break;
  499. }
  500. default:
  501. /* Don't support raw QPs */
  502. return ERR_PTR(-EINVAL);
  503. }
  504. return &qp->ibqp;
  505. }
  506. int mlx4_ib_destroy_qp(struct ib_qp *qp)
  507. {
  508. struct mlx4_ib_dev *dev = to_mdev(qp->device);
  509. struct mlx4_ib_qp *mqp = to_mqp(qp);
  510. if (is_qp0(dev, mqp))
  511. mlx4_CLOSE_PORT(dev->dev, mqp->port);
  512. destroy_qp_common(dev, mqp, !!qp->pd->uobject);
  513. if (is_sqp(dev, mqp))
  514. kfree(to_msqp(mqp));
  515. else
  516. kfree(mqp);
  517. return 0;
  518. }
  519. static int to_mlx4_st(enum ib_qp_type type)
  520. {
  521. switch (type) {
  522. case IB_QPT_RC: return MLX4_QP_ST_RC;
  523. case IB_QPT_UC: return MLX4_QP_ST_UC;
  524. case IB_QPT_UD: return MLX4_QP_ST_UD;
  525. case IB_QPT_SMI:
  526. case IB_QPT_GSI: return MLX4_QP_ST_MLX;
  527. default: return -1;
  528. }
  529. }
  530. static __be32 to_mlx4_access_flags(struct mlx4_ib_qp *qp, const struct ib_qp_attr *attr,
  531. int attr_mask)
  532. {
  533. u8 dest_rd_atomic;
  534. u32 access_flags;
  535. u32 hw_access_flags = 0;
  536. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  537. dest_rd_atomic = attr->max_dest_rd_atomic;
  538. else
  539. dest_rd_atomic = qp->resp_depth;
  540. if (attr_mask & IB_QP_ACCESS_FLAGS)
  541. access_flags = attr->qp_access_flags;
  542. else
  543. access_flags = qp->atomic_rd_en;
  544. if (!dest_rd_atomic)
  545. access_flags &= IB_ACCESS_REMOTE_WRITE;
  546. if (access_flags & IB_ACCESS_REMOTE_READ)
  547. hw_access_flags |= MLX4_QP_BIT_RRE;
  548. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  549. hw_access_flags |= MLX4_QP_BIT_RAE;
  550. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  551. hw_access_flags |= MLX4_QP_BIT_RWE;
  552. return cpu_to_be32(hw_access_flags);
  553. }
  554. static void store_sqp_attrs(struct mlx4_ib_sqp *sqp, const struct ib_qp_attr *attr,
  555. int attr_mask)
  556. {
  557. if (attr_mask & IB_QP_PKEY_INDEX)
  558. sqp->pkey_index = attr->pkey_index;
  559. if (attr_mask & IB_QP_QKEY)
  560. sqp->qkey = attr->qkey;
  561. if (attr_mask & IB_QP_SQ_PSN)
  562. sqp->send_psn = attr->sq_psn;
  563. }
  564. static void mlx4_set_sched(struct mlx4_qp_path *path, u8 port)
  565. {
  566. path->sched_queue = (path->sched_queue & 0xbf) | ((port - 1) << 6);
  567. }
  568. static int mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_ah_attr *ah,
  569. struct mlx4_qp_path *path, u8 port)
  570. {
  571. path->grh_mylmc = ah->src_path_bits & 0x7f;
  572. path->rlid = cpu_to_be16(ah->dlid);
  573. if (ah->static_rate) {
  574. path->static_rate = ah->static_rate + MLX4_STAT_RATE_OFFSET;
  575. while (path->static_rate > IB_RATE_2_5_GBPS + MLX4_STAT_RATE_OFFSET &&
  576. !(1 << path->static_rate & dev->dev->caps.stat_rate_support))
  577. --path->static_rate;
  578. } else
  579. path->static_rate = 0;
  580. path->counter_index = 0xff;
  581. if (ah->ah_flags & IB_AH_GRH) {
  582. if (ah->grh.sgid_index >= dev->dev->caps.gid_table_len[port]) {
  583. printk(KERN_ERR "sgid_index (%u) too large. max is %d\n",
  584. ah->grh.sgid_index, dev->dev->caps.gid_table_len[port] - 1);
  585. return -1;
  586. }
  587. path->grh_mylmc |= 1 << 7;
  588. path->mgid_index = ah->grh.sgid_index;
  589. path->hop_limit = ah->grh.hop_limit;
  590. path->tclass_flowlabel =
  591. cpu_to_be32((ah->grh.traffic_class << 20) |
  592. (ah->grh.flow_label));
  593. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  594. }
  595. path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
  596. ((port - 1) << 6) | ((ah->sl & 0xf) << 2);
  597. return 0;
  598. }
  599. static int __mlx4_ib_modify_qp(struct ib_qp *ibqp,
  600. const struct ib_qp_attr *attr, int attr_mask,
  601. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  602. {
  603. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  604. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  605. struct mlx4_qp_context *context;
  606. enum mlx4_qp_optpar optpar = 0;
  607. int sqd_event;
  608. int err = -EINVAL;
  609. context = kzalloc(sizeof *context, GFP_KERNEL);
  610. if (!context)
  611. return -ENOMEM;
  612. context->flags = cpu_to_be32((to_mlx4_state(new_state) << 28) |
  613. (to_mlx4_st(ibqp->qp_type) << 16));
  614. context->flags |= cpu_to_be32(1 << 8); /* DE? */
  615. if (!(attr_mask & IB_QP_PATH_MIG_STATE))
  616. context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
  617. else {
  618. optpar |= MLX4_QP_OPTPAR_PM_STATE;
  619. switch (attr->path_mig_state) {
  620. case IB_MIG_MIGRATED:
  621. context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
  622. break;
  623. case IB_MIG_REARM:
  624. context->flags |= cpu_to_be32(MLX4_QP_PM_REARM << 11);
  625. break;
  626. case IB_MIG_ARMED:
  627. context->flags |= cpu_to_be32(MLX4_QP_PM_ARMED << 11);
  628. break;
  629. }
  630. }
  631. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI ||
  632. ibqp->qp_type == IB_QPT_UD)
  633. context->mtu_msgmax = (IB_MTU_4096 << 5) | 11;
  634. else if (attr_mask & IB_QP_PATH_MTU) {
  635. if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_4096) {
  636. printk(KERN_ERR "path MTU (%u) is invalid\n",
  637. attr->path_mtu);
  638. goto out;
  639. }
  640. context->mtu_msgmax = (attr->path_mtu << 5) | 31;
  641. }
  642. if (qp->rq.wqe_cnt)
  643. context->rq_size_stride = ilog2(qp->rq.wqe_cnt) << 3;
  644. context->rq_size_stride |= qp->rq.wqe_shift - 4;
  645. if (qp->sq.wqe_cnt)
  646. context->sq_size_stride = ilog2(qp->sq.wqe_cnt) << 3;
  647. context->sq_size_stride |= qp->sq.wqe_shift - 4;
  648. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  649. context->sq_size_stride |= !!qp->sq_no_prefetch << 7;
  650. if (qp->ibqp.uobject)
  651. context->usr_page = cpu_to_be32(to_mucontext(ibqp->uobject->context)->uar.index);
  652. else
  653. context->usr_page = cpu_to_be32(dev->priv_uar.index);
  654. if (attr_mask & IB_QP_DEST_QPN)
  655. context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
  656. if (attr_mask & IB_QP_PORT) {
  657. if (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD &&
  658. !(attr_mask & IB_QP_AV)) {
  659. mlx4_set_sched(&context->pri_path, attr->port_num);
  660. optpar |= MLX4_QP_OPTPAR_SCHED_QUEUE;
  661. }
  662. }
  663. if (attr_mask & IB_QP_PKEY_INDEX) {
  664. context->pri_path.pkey_index = attr->pkey_index;
  665. optpar |= MLX4_QP_OPTPAR_PKEY_INDEX;
  666. }
  667. if (attr_mask & IB_QP_AV) {
  668. if (mlx4_set_path(dev, &attr->ah_attr, &context->pri_path,
  669. attr_mask & IB_QP_PORT ? attr->port_num : qp->port))
  670. goto out;
  671. optpar |= (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH |
  672. MLX4_QP_OPTPAR_SCHED_QUEUE);
  673. }
  674. if (attr_mask & IB_QP_TIMEOUT) {
  675. context->pri_path.ackto = attr->timeout << 3;
  676. optpar |= MLX4_QP_OPTPAR_ACK_TIMEOUT;
  677. }
  678. if (attr_mask & IB_QP_ALT_PATH) {
  679. if (attr->alt_port_num == 0 ||
  680. attr->alt_port_num > dev->dev->caps.num_ports)
  681. goto out;
  682. if (attr->alt_pkey_index >=
  683. dev->dev->caps.pkey_table_len[attr->alt_port_num])
  684. goto out;
  685. if (mlx4_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
  686. attr->alt_port_num))
  687. goto out;
  688. context->alt_path.pkey_index = attr->alt_pkey_index;
  689. context->alt_path.ackto = attr->alt_timeout << 3;
  690. optpar |= MLX4_QP_OPTPAR_ALT_ADDR_PATH;
  691. }
  692. context->pd = cpu_to_be32(to_mpd(ibqp->pd)->pdn);
  693. context->params1 = cpu_to_be32(MLX4_IB_ACK_REQ_FREQ << 28);
  694. if (attr_mask & IB_QP_RNR_RETRY) {
  695. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  696. optpar |= MLX4_QP_OPTPAR_RNR_RETRY;
  697. }
  698. if (attr_mask & IB_QP_RETRY_CNT) {
  699. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  700. optpar |= MLX4_QP_OPTPAR_RETRY_COUNT;
  701. }
  702. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  703. if (attr->max_rd_atomic)
  704. context->params1 |=
  705. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  706. optpar |= MLX4_QP_OPTPAR_SRA_MAX;
  707. }
  708. if (attr_mask & IB_QP_SQ_PSN)
  709. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  710. context->cqn_send = cpu_to_be32(to_mcq(ibqp->send_cq)->mcq.cqn);
  711. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  712. if (attr->max_dest_rd_atomic)
  713. context->params2 |=
  714. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  715. optpar |= MLX4_QP_OPTPAR_RRA_MAX;
  716. }
  717. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
  718. context->params2 |= to_mlx4_access_flags(qp, attr, attr_mask);
  719. optpar |= MLX4_QP_OPTPAR_RWE | MLX4_QP_OPTPAR_RRE | MLX4_QP_OPTPAR_RAE;
  720. }
  721. if (ibqp->srq)
  722. context->params2 |= cpu_to_be32(MLX4_QP_BIT_RIC);
  723. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  724. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  725. optpar |= MLX4_QP_OPTPAR_RNR_TIMEOUT;
  726. }
  727. if (attr_mask & IB_QP_RQ_PSN)
  728. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  729. context->cqn_recv = cpu_to_be32(to_mcq(ibqp->recv_cq)->mcq.cqn);
  730. if (attr_mask & IB_QP_QKEY) {
  731. context->qkey = cpu_to_be32(attr->qkey);
  732. optpar |= MLX4_QP_OPTPAR_Q_KEY;
  733. }
  734. if (ibqp->srq)
  735. context->srqn = cpu_to_be32(1 << 24 | to_msrq(ibqp->srq)->msrq.srqn);
  736. if (!ibqp->srq && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  737. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  738. if (cur_state == IB_QPS_INIT &&
  739. new_state == IB_QPS_RTR &&
  740. (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI ||
  741. ibqp->qp_type == IB_QPT_UD)) {
  742. context->pri_path.sched_queue = (qp->port - 1) << 6;
  743. if (is_qp0(dev, qp))
  744. context->pri_path.sched_queue |= MLX4_IB_DEFAULT_QP0_SCHED_QUEUE;
  745. else
  746. context->pri_path.sched_queue |= MLX4_IB_DEFAULT_SCHED_QUEUE;
  747. }
  748. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  749. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  750. sqd_event = 1;
  751. else
  752. sqd_event = 0;
  753. /*
  754. * Before passing a kernel QP to the HW, make sure that the
  755. * ownership bits of the send queue are set and the SQ
  756. * headroom is stamped so that the hardware doesn't start
  757. * processing stale work requests.
  758. */
  759. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  760. struct mlx4_wqe_ctrl_seg *ctrl;
  761. int i;
  762. for (i = 0; i < qp->sq.wqe_cnt; ++i) {
  763. ctrl = get_send_wqe(qp, i);
  764. ctrl->owner_opcode = cpu_to_be32(1 << 31);
  765. stamp_send_wqe(qp, i);
  766. }
  767. }
  768. err = mlx4_qp_modify(dev->dev, &qp->mtt, to_mlx4_state(cur_state),
  769. to_mlx4_state(new_state), context, optpar,
  770. sqd_event, &qp->mqp);
  771. if (err)
  772. goto out;
  773. qp->state = new_state;
  774. if (attr_mask & IB_QP_ACCESS_FLAGS)
  775. qp->atomic_rd_en = attr->qp_access_flags;
  776. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  777. qp->resp_depth = attr->max_dest_rd_atomic;
  778. if (attr_mask & IB_QP_PORT)
  779. qp->port = attr->port_num;
  780. if (attr_mask & IB_QP_ALT_PATH)
  781. qp->alt_port = attr->alt_port_num;
  782. if (is_sqp(dev, qp))
  783. store_sqp_attrs(to_msqp(qp), attr, attr_mask);
  784. /*
  785. * If we moved QP0 to RTR, bring the IB link up; if we moved
  786. * QP0 to RESET or ERROR, bring the link back down.
  787. */
  788. if (is_qp0(dev, qp)) {
  789. if (cur_state != IB_QPS_RTR && new_state == IB_QPS_RTR)
  790. if (mlx4_INIT_PORT(dev->dev, qp->port))
  791. printk(KERN_WARNING "INIT_PORT failed for port %d\n",
  792. qp->port);
  793. if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
  794. (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
  795. mlx4_CLOSE_PORT(dev->dev, qp->port);
  796. }
  797. /*
  798. * If we moved a kernel QP to RESET, clean up all old CQ
  799. * entries and reinitialize the QP.
  800. */
  801. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  802. mlx4_ib_cq_clean(to_mcq(ibqp->recv_cq), qp->mqp.qpn,
  803. ibqp->srq ? to_msrq(ibqp->srq): NULL);
  804. if (ibqp->send_cq != ibqp->recv_cq)
  805. mlx4_ib_cq_clean(to_mcq(ibqp->send_cq), qp->mqp.qpn, NULL);
  806. qp->rq.head = 0;
  807. qp->rq.tail = 0;
  808. qp->sq.head = 0;
  809. qp->sq.tail = 0;
  810. if (!ibqp->srq)
  811. *qp->db.db = 0;
  812. }
  813. out:
  814. kfree(context);
  815. return err;
  816. }
  817. static const struct ib_qp_attr mlx4_ib_qp_attr = { .port_num = 1 };
  818. static const int mlx4_ib_qp_attr_mask_table[IB_QPT_UD + 1] = {
  819. [IB_QPT_UD] = (IB_QP_PKEY_INDEX |
  820. IB_QP_PORT |
  821. IB_QP_QKEY),
  822. [IB_QPT_UC] = (IB_QP_PKEY_INDEX |
  823. IB_QP_PORT |
  824. IB_QP_ACCESS_FLAGS),
  825. [IB_QPT_RC] = (IB_QP_PKEY_INDEX |
  826. IB_QP_PORT |
  827. IB_QP_ACCESS_FLAGS),
  828. [IB_QPT_SMI] = (IB_QP_PKEY_INDEX |
  829. IB_QP_QKEY),
  830. [IB_QPT_GSI] = (IB_QP_PKEY_INDEX |
  831. IB_QP_QKEY),
  832. };
  833. int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  834. int attr_mask, struct ib_udata *udata)
  835. {
  836. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  837. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  838. enum ib_qp_state cur_state, new_state;
  839. int err = -EINVAL;
  840. mutex_lock(&qp->mutex);
  841. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  842. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  843. if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask))
  844. goto out;
  845. if ((attr_mask & IB_QP_PORT) &&
  846. (attr->port_num == 0 || attr->port_num > dev->dev->caps.num_ports)) {
  847. goto out;
  848. }
  849. if (attr_mask & IB_QP_PKEY_INDEX) {
  850. int p = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  851. if (attr->pkey_index >= dev->dev->caps.pkey_table_len[p])
  852. goto out;
  853. }
  854. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  855. attr->max_rd_atomic > dev->dev->caps.max_qp_init_rdma) {
  856. goto out;
  857. }
  858. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  859. attr->max_dest_rd_atomic > dev->dev->caps.max_qp_dest_rdma) {
  860. goto out;
  861. }
  862. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  863. err = 0;
  864. goto out;
  865. }
  866. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_ERR) {
  867. err = __mlx4_ib_modify_qp(ibqp, &mlx4_ib_qp_attr,
  868. mlx4_ib_qp_attr_mask_table[ibqp->qp_type],
  869. IB_QPS_RESET, IB_QPS_INIT);
  870. if (err)
  871. goto out;
  872. cur_state = IB_QPS_INIT;
  873. }
  874. err = __mlx4_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  875. out:
  876. mutex_unlock(&qp->mutex);
  877. return err;
  878. }
  879. static int build_mlx_header(struct mlx4_ib_sqp *sqp, struct ib_send_wr *wr,
  880. void *wqe)
  881. {
  882. struct ib_device *ib_dev = &to_mdev(sqp->qp.ibqp.device)->ib_dev;
  883. struct mlx4_wqe_mlx_seg *mlx = wqe;
  884. struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
  885. struct mlx4_ib_ah *ah = to_mah(wr->wr.ud.ah);
  886. u16 pkey;
  887. int send_size;
  888. int header_size;
  889. int spc;
  890. int i;
  891. send_size = 0;
  892. for (i = 0; i < wr->num_sge; ++i)
  893. send_size += wr->sg_list[i].length;
  894. ib_ud_header_init(send_size, mlx4_ib_ah_grh_present(ah), &sqp->ud_header);
  895. sqp->ud_header.lrh.service_level =
  896. be32_to_cpu(ah->av.sl_tclass_flowlabel) >> 28;
  897. sqp->ud_header.lrh.destination_lid = ah->av.dlid;
  898. sqp->ud_header.lrh.source_lid = cpu_to_be16(ah->av.g_slid & 0x7f);
  899. if (mlx4_ib_ah_grh_present(ah)) {
  900. sqp->ud_header.grh.traffic_class =
  901. (be32_to_cpu(ah->av.sl_tclass_flowlabel) >> 20) & 0xff;
  902. sqp->ud_header.grh.flow_label =
  903. ah->av.sl_tclass_flowlabel & cpu_to_be32(0xfffff);
  904. sqp->ud_header.grh.hop_limit = ah->av.hop_limit;
  905. ib_get_cached_gid(ib_dev, be32_to_cpu(ah->av.port_pd) >> 24,
  906. ah->av.gid_index, &sqp->ud_header.grh.source_gid);
  907. memcpy(sqp->ud_header.grh.destination_gid.raw,
  908. ah->av.dgid, 16);
  909. }
  910. mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
  911. mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MLX4_WQE_MLX_VL15 : 0) |
  912. (sqp->ud_header.lrh.destination_lid ==
  913. IB_LID_PERMISSIVE ? MLX4_WQE_MLX_SLR : 0) |
  914. (sqp->ud_header.lrh.service_level << 8));
  915. mlx->rlid = sqp->ud_header.lrh.destination_lid;
  916. switch (wr->opcode) {
  917. case IB_WR_SEND:
  918. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  919. sqp->ud_header.immediate_present = 0;
  920. break;
  921. case IB_WR_SEND_WITH_IMM:
  922. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
  923. sqp->ud_header.immediate_present = 1;
  924. sqp->ud_header.immediate_data = wr->imm_data;
  925. break;
  926. default:
  927. return -EINVAL;
  928. }
  929. sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
  930. if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
  931. sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
  932. sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
  933. if (!sqp->qp.ibqp.qp_num)
  934. ib_get_cached_pkey(ib_dev, sqp->qp.port, sqp->pkey_index, &pkey);
  935. else
  936. ib_get_cached_pkey(ib_dev, sqp->qp.port, wr->wr.ud.pkey_index, &pkey);
  937. sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
  938. sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  939. sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
  940. sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
  941. sqp->qkey : wr->wr.ud.remote_qkey);
  942. sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
  943. header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
  944. if (0) {
  945. printk(KERN_ERR "built UD header of size %d:\n", header_size);
  946. for (i = 0; i < header_size / 4; ++i) {
  947. if (i % 8 == 0)
  948. printk(" [%02x] ", i * 4);
  949. printk(" %08x",
  950. be32_to_cpu(((__be32 *) sqp->header_buf)[i]));
  951. if ((i + 1) % 8 == 0)
  952. printk("\n");
  953. }
  954. printk("\n");
  955. }
  956. /*
  957. * Inline data segments may not cross a 64 byte boundary. If
  958. * our UD header is bigger than the space available up to the
  959. * next 64 byte boundary in the WQE, use two inline data
  960. * segments to hold the UD header.
  961. */
  962. spc = MLX4_INLINE_ALIGN -
  963. ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
  964. if (header_size <= spc) {
  965. inl->byte_count = cpu_to_be32(1 << 31 | header_size);
  966. memcpy(inl + 1, sqp->header_buf, header_size);
  967. i = 1;
  968. } else {
  969. inl->byte_count = cpu_to_be32(1 << 31 | spc);
  970. memcpy(inl + 1, sqp->header_buf, spc);
  971. inl = (void *) (inl + 1) + spc;
  972. memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
  973. /*
  974. * Need a barrier here to make sure all the data is
  975. * visible before the byte_count field is set.
  976. * Otherwise the HCA prefetcher could grab the 64-byte
  977. * chunk with this inline segment and get a valid (!=
  978. * 0xffffffff) byte count but stale data, and end up
  979. * generating a packet with bad headers.
  980. *
  981. * The first inline segment's byte_count field doesn't
  982. * need a barrier, because it comes after a
  983. * control/MLX segment and therefore is at an offset
  984. * of 16 mod 64.
  985. */
  986. wmb();
  987. inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
  988. i = 2;
  989. }
  990. return ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
  991. }
  992. static int mlx4_wq_overflow(struct mlx4_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  993. {
  994. unsigned cur;
  995. struct mlx4_ib_cq *cq;
  996. cur = wq->head - wq->tail;
  997. if (likely(cur + nreq < wq->max_post))
  998. return 0;
  999. cq = to_mcq(ib_cq);
  1000. spin_lock(&cq->lock);
  1001. cur = wq->head - wq->tail;
  1002. spin_unlock(&cq->lock);
  1003. return cur + nreq >= wq->max_post;
  1004. }
  1005. static __always_inline void set_raddr_seg(struct mlx4_wqe_raddr_seg *rseg,
  1006. u64 remote_addr, u32 rkey)
  1007. {
  1008. rseg->raddr = cpu_to_be64(remote_addr);
  1009. rseg->rkey = cpu_to_be32(rkey);
  1010. rseg->reserved = 0;
  1011. }
  1012. static void set_atomic_seg(struct mlx4_wqe_atomic_seg *aseg, struct ib_send_wr *wr)
  1013. {
  1014. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1015. aseg->swap_add = cpu_to_be64(wr->wr.atomic.swap);
  1016. aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add);
  1017. } else {
  1018. aseg->swap_add = cpu_to_be64(wr->wr.atomic.compare_add);
  1019. aseg->compare = 0;
  1020. }
  1021. }
  1022. static void set_datagram_seg(struct mlx4_wqe_datagram_seg *dseg,
  1023. struct ib_send_wr *wr)
  1024. {
  1025. memcpy(dseg->av, &to_mah(wr->wr.ud.ah)->av, sizeof (struct mlx4_av));
  1026. dseg->dqpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1027. dseg->qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
  1028. }
  1029. static void set_mlx_icrc_seg(void *dseg)
  1030. {
  1031. u32 *t = dseg;
  1032. struct mlx4_wqe_inline_seg *iseg = dseg;
  1033. t[1] = 0;
  1034. /*
  1035. * Need a barrier here before writing the byte_count field to
  1036. * make sure that all the data is visible before the
  1037. * byte_count field is set. Otherwise, if the segment begins
  1038. * a new cacheline, the HCA prefetcher could grab the 64-byte
  1039. * chunk and get a valid (!= * 0xffffffff) byte count but
  1040. * stale data, and end up sending the wrong data.
  1041. */
  1042. wmb();
  1043. iseg->byte_count = cpu_to_be32((1 << 31) | 4);
  1044. }
  1045. static void set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
  1046. {
  1047. dseg->lkey = cpu_to_be32(sg->lkey);
  1048. dseg->addr = cpu_to_be64(sg->addr);
  1049. /*
  1050. * Need a barrier here before writing the byte_count field to
  1051. * make sure that all the data is visible before the
  1052. * byte_count field is set. Otherwise, if the segment begins
  1053. * a new cacheline, the HCA prefetcher could grab the 64-byte
  1054. * chunk and get a valid (!= * 0xffffffff) byte count but
  1055. * stale data, and end up sending the wrong data.
  1056. */
  1057. wmb();
  1058. dseg->byte_count = cpu_to_be32(sg->length);
  1059. }
  1060. static void __set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
  1061. {
  1062. dseg->byte_count = cpu_to_be32(sg->length);
  1063. dseg->lkey = cpu_to_be32(sg->lkey);
  1064. dseg->addr = cpu_to_be64(sg->addr);
  1065. }
  1066. int mlx4_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1067. struct ib_send_wr **bad_wr)
  1068. {
  1069. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1070. void *wqe;
  1071. struct mlx4_wqe_ctrl_seg *ctrl;
  1072. struct mlx4_wqe_data_seg *dseg;
  1073. unsigned long flags;
  1074. int nreq;
  1075. int err = 0;
  1076. int ind;
  1077. int size;
  1078. int i;
  1079. spin_lock_irqsave(&qp->sq.lock, flags);
  1080. ind = qp->sq.head;
  1081. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1082. if (mlx4_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1083. err = -ENOMEM;
  1084. *bad_wr = wr;
  1085. goto out;
  1086. }
  1087. if (unlikely(wr->num_sge > qp->sq.max_gs)) {
  1088. err = -EINVAL;
  1089. *bad_wr = wr;
  1090. goto out;
  1091. }
  1092. ctrl = wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  1093. qp->sq.wrid[ind & (qp->sq.wqe_cnt - 1)] = wr->wr_id;
  1094. ctrl->srcrb_flags =
  1095. (wr->send_flags & IB_SEND_SIGNALED ?
  1096. cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) : 0) |
  1097. (wr->send_flags & IB_SEND_SOLICITED ?
  1098. cpu_to_be32(MLX4_WQE_CTRL_SOLICITED) : 0) |
  1099. qp->sq_signal_bits;
  1100. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  1101. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  1102. ctrl->imm = wr->imm_data;
  1103. else
  1104. ctrl->imm = 0;
  1105. wqe += sizeof *ctrl;
  1106. size = sizeof *ctrl / 16;
  1107. switch (ibqp->qp_type) {
  1108. case IB_QPT_RC:
  1109. case IB_QPT_UC:
  1110. switch (wr->opcode) {
  1111. case IB_WR_ATOMIC_CMP_AND_SWP:
  1112. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1113. set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
  1114. wr->wr.atomic.rkey);
  1115. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  1116. set_atomic_seg(wqe, wr);
  1117. wqe += sizeof (struct mlx4_wqe_atomic_seg);
  1118. size += (sizeof (struct mlx4_wqe_raddr_seg) +
  1119. sizeof (struct mlx4_wqe_atomic_seg)) / 16;
  1120. break;
  1121. case IB_WR_RDMA_READ:
  1122. case IB_WR_RDMA_WRITE:
  1123. case IB_WR_RDMA_WRITE_WITH_IMM:
  1124. set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
  1125. wr->wr.rdma.rkey);
  1126. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  1127. size += sizeof (struct mlx4_wqe_raddr_seg) / 16;
  1128. break;
  1129. default:
  1130. /* No extra segments required for sends */
  1131. break;
  1132. }
  1133. break;
  1134. case IB_QPT_UD:
  1135. set_datagram_seg(wqe, wr);
  1136. wqe += sizeof (struct mlx4_wqe_datagram_seg);
  1137. size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
  1138. break;
  1139. case IB_QPT_SMI:
  1140. case IB_QPT_GSI:
  1141. err = build_mlx_header(to_msqp(qp), wr, ctrl);
  1142. if (err < 0) {
  1143. *bad_wr = wr;
  1144. goto out;
  1145. }
  1146. wqe += err;
  1147. size += err / 16;
  1148. err = 0;
  1149. break;
  1150. default:
  1151. break;
  1152. }
  1153. /*
  1154. * Write data segments in reverse order, so as to
  1155. * overwrite cacheline stamp last within each
  1156. * cacheline. This avoids issues with WQE
  1157. * prefetching.
  1158. */
  1159. dseg = wqe;
  1160. dseg += wr->num_sge - 1;
  1161. size += wr->num_sge * (sizeof (struct mlx4_wqe_data_seg) / 16);
  1162. /* Add one more inline data segment for ICRC for MLX sends */
  1163. if (unlikely(qp->ibqp.qp_type == IB_QPT_SMI ||
  1164. qp->ibqp.qp_type == IB_QPT_GSI)) {
  1165. set_mlx_icrc_seg(dseg + 1);
  1166. size += sizeof (struct mlx4_wqe_data_seg) / 16;
  1167. }
  1168. for (i = wr->num_sge - 1; i >= 0; --i, --dseg)
  1169. set_data_seg(dseg, wr->sg_list + i);
  1170. ctrl->fence_size = (wr->send_flags & IB_SEND_FENCE ?
  1171. MLX4_WQE_CTRL_FENCE : 0) | size;
  1172. /*
  1173. * Make sure descriptor is fully written before
  1174. * setting ownership bit (because HW can start
  1175. * executing as soon as we do).
  1176. */
  1177. wmb();
  1178. if (wr->opcode < 0 || wr->opcode >= ARRAY_SIZE(mlx4_ib_opcode)) {
  1179. err = -EINVAL;
  1180. goto out;
  1181. }
  1182. ctrl->owner_opcode = mlx4_ib_opcode[wr->opcode] |
  1183. (ind & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0);
  1184. /*
  1185. * We can improve latency by not stamping the last
  1186. * send queue WQE until after ringing the doorbell, so
  1187. * only stamp here if there are still more WQEs to post.
  1188. */
  1189. if (wr->next)
  1190. stamp_send_wqe(qp, (ind + qp->sq_spare_wqes) &
  1191. (qp->sq.wqe_cnt - 1));
  1192. ++ind;
  1193. }
  1194. out:
  1195. if (likely(nreq)) {
  1196. qp->sq.head += nreq;
  1197. /*
  1198. * Make sure that descriptors are written before
  1199. * doorbell record.
  1200. */
  1201. wmb();
  1202. writel(qp->doorbell_qpn,
  1203. to_mdev(ibqp->device)->uar_map + MLX4_SEND_DOORBELL);
  1204. /*
  1205. * Make sure doorbells don't leak out of SQ spinlock
  1206. * and reach the HCA out of order.
  1207. */
  1208. mmiowb();
  1209. stamp_send_wqe(qp, (ind + qp->sq_spare_wqes - 1) &
  1210. (qp->sq.wqe_cnt - 1));
  1211. }
  1212. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1213. return err;
  1214. }
  1215. int mlx4_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1216. struct ib_recv_wr **bad_wr)
  1217. {
  1218. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1219. struct mlx4_wqe_data_seg *scat;
  1220. unsigned long flags;
  1221. int err = 0;
  1222. int nreq;
  1223. int ind;
  1224. int i;
  1225. spin_lock_irqsave(&qp->rq.lock, flags);
  1226. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  1227. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1228. if (mlx4_wq_overflow(&qp->rq, nreq, qp->ibqp.send_cq)) {
  1229. err = -ENOMEM;
  1230. *bad_wr = wr;
  1231. goto out;
  1232. }
  1233. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1234. err = -EINVAL;
  1235. *bad_wr = wr;
  1236. goto out;
  1237. }
  1238. scat = get_recv_wqe(qp, ind);
  1239. for (i = 0; i < wr->num_sge; ++i)
  1240. __set_data_seg(scat + i, wr->sg_list + i);
  1241. if (i < qp->rq.max_gs) {
  1242. scat[i].byte_count = 0;
  1243. scat[i].lkey = cpu_to_be32(MLX4_INVALID_LKEY);
  1244. scat[i].addr = 0;
  1245. }
  1246. qp->rq.wrid[ind] = wr->wr_id;
  1247. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  1248. }
  1249. out:
  1250. if (likely(nreq)) {
  1251. qp->rq.head += nreq;
  1252. /*
  1253. * Make sure that descriptors are written before
  1254. * doorbell record.
  1255. */
  1256. wmb();
  1257. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  1258. }
  1259. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1260. return err;
  1261. }
  1262. static inline enum ib_qp_state to_ib_qp_state(enum mlx4_qp_state mlx4_state)
  1263. {
  1264. switch (mlx4_state) {
  1265. case MLX4_QP_STATE_RST: return IB_QPS_RESET;
  1266. case MLX4_QP_STATE_INIT: return IB_QPS_INIT;
  1267. case MLX4_QP_STATE_RTR: return IB_QPS_RTR;
  1268. case MLX4_QP_STATE_RTS: return IB_QPS_RTS;
  1269. case MLX4_QP_STATE_SQ_DRAINING:
  1270. case MLX4_QP_STATE_SQD: return IB_QPS_SQD;
  1271. case MLX4_QP_STATE_SQER: return IB_QPS_SQE;
  1272. case MLX4_QP_STATE_ERR: return IB_QPS_ERR;
  1273. default: return -1;
  1274. }
  1275. }
  1276. static inline enum ib_mig_state to_ib_mig_state(int mlx4_mig_state)
  1277. {
  1278. switch (mlx4_mig_state) {
  1279. case MLX4_QP_PM_ARMED: return IB_MIG_ARMED;
  1280. case MLX4_QP_PM_REARM: return IB_MIG_REARM;
  1281. case MLX4_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  1282. default: return -1;
  1283. }
  1284. }
  1285. static int to_ib_qp_access_flags(int mlx4_flags)
  1286. {
  1287. int ib_flags = 0;
  1288. if (mlx4_flags & MLX4_QP_BIT_RRE)
  1289. ib_flags |= IB_ACCESS_REMOTE_READ;
  1290. if (mlx4_flags & MLX4_QP_BIT_RWE)
  1291. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  1292. if (mlx4_flags & MLX4_QP_BIT_RAE)
  1293. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  1294. return ib_flags;
  1295. }
  1296. static void to_ib_ah_attr(struct mlx4_dev *dev, struct ib_ah_attr *ib_ah_attr,
  1297. struct mlx4_qp_path *path)
  1298. {
  1299. memset(ib_ah_attr, 0, sizeof *ib_ah_attr);
  1300. ib_ah_attr->port_num = path->sched_queue & 0x40 ? 2 : 1;
  1301. if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->caps.num_ports)
  1302. return;
  1303. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  1304. ib_ah_attr->sl = (path->sched_queue >> 2) & 0xf;
  1305. ib_ah_attr->src_path_bits = path->grh_mylmc & 0x7f;
  1306. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  1307. ib_ah_attr->ah_flags = (path->grh_mylmc & (1 << 7)) ? IB_AH_GRH : 0;
  1308. if (ib_ah_attr->ah_flags) {
  1309. ib_ah_attr->grh.sgid_index = path->mgid_index;
  1310. ib_ah_attr->grh.hop_limit = path->hop_limit;
  1311. ib_ah_attr->grh.traffic_class =
  1312. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  1313. ib_ah_attr->grh.flow_label =
  1314. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  1315. memcpy(ib_ah_attr->grh.dgid.raw,
  1316. path->rgid, sizeof ib_ah_attr->grh.dgid.raw);
  1317. }
  1318. }
  1319. int mlx4_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  1320. struct ib_qp_init_attr *qp_init_attr)
  1321. {
  1322. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  1323. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1324. struct mlx4_qp_context context;
  1325. int mlx4_state;
  1326. int err;
  1327. if (qp->state == IB_QPS_RESET) {
  1328. qp_attr->qp_state = IB_QPS_RESET;
  1329. goto done;
  1330. }
  1331. err = mlx4_qp_query(dev->dev, &qp->mqp, &context);
  1332. if (err)
  1333. return -EINVAL;
  1334. mlx4_state = be32_to_cpu(context.flags) >> 28;
  1335. qp_attr->qp_state = to_ib_qp_state(mlx4_state);
  1336. qp_attr->path_mtu = context.mtu_msgmax >> 5;
  1337. qp_attr->path_mig_state =
  1338. to_ib_mig_state((be32_to_cpu(context.flags) >> 11) & 0x3);
  1339. qp_attr->qkey = be32_to_cpu(context.qkey);
  1340. qp_attr->rq_psn = be32_to_cpu(context.rnr_nextrecvpsn) & 0xffffff;
  1341. qp_attr->sq_psn = be32_to_cpu(context.next_send_psn) & 0xffffff;
  1342. qp_attr->dest_qp_num = be32_to_cpu(context.remote_qpn) & 0xffffff;
  1343. qp_attr->qp_access_flags =
  1344. to_ib_qp_access_flags(be32_to_cpu(context.params2));
  1345. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  1346. to_ib_ah_attr(dev->dev, &qp_attr->ah_attr, &context.pri_path);
  1347. to_ib_ah_attr(dev->dev, &qp_attr->alt_ah_attr, &context.alt_path);
  1348. qp_attr->alt_pkey_index = context.alt_path.pkey_index & 0x7f;
  1349. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  1350. }
  1351. qp_attr->pkey_index = context.pri_path.pkey_index & 0x7f;
  1352. if (qp_attr->qp_state == IB_QPS_INIT)
  1353. qp_attr->port_num = qp->port;
  1354. else
  1355. qp_attr->port_num = context.pri_path.sched_queue & 0x40 ? 2 : 1;
  1356. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  1357. qp_attr->sq_draining = mlx4_state == MLX4_QP_STATE_SQ_DRAINING;
  1358. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context.params1) >> 21) & 0x7);
  1359. qp_attr->max_dest_rd_atomic =
  1360. 1 << ((be32_to_cpu(context.params2) >> 21) & 0x7);
  1361. qp_attr->min_rnr_timer =
  1362. (be32_to_cpu(context.rnr_nextrecvpsn) >> 24) & 0x1f;
  1363. qp_attr->timeout = context.pri_path.ackto >> 3;
  1364. qp_attr->retry_cnt = (be32_to_cpu(context.params1) >> 16) & 0x7;
  1365. qp_attr->rnr_retry = (be32_to_cpu(context.params1) >> 13) & 0x7;
  1366. qp_attr->alt_timeout = context.alt_path.ackto >> 3;
  1367. done:
  1368. qp_attr->cur_qp_state = qp_attr->qp_state;
  1369. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  1370. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  1371. if (!ibqp->uobject) {
  1372. qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
  1373. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  1374. } else {
  1375. qp_attr->cap.max_send_wr = 0;
  1376. qp_attr->cap.max_send_sge = 0;
  1377. }
  1378. /*
  1379. * We don't support inline sends for kernel QPs (yet), and we
  1380. * don't know what userspace's value should be.
  1381. */
  1382. qp_attr->cap.max_inline_data = 0;
  1383. qp_init_attr->cap = qp_attr->cap;
  1384. return 0;
  1385. }