si.c 131 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include <drm/radeon_drm.h>
  32. #include "sid.h"
  33. #include "atom.h"
  34. #include "si_blit_shaders.h"
  35. #define SI_PFP_UCODE_SIZE 2144
  36. #define SI_PM4_UCODE_SIZE 2144
  37. #define SI_CE_UCODE_SIZE 2144
  38. #define SI_RLC_UCODE_SIZE 2048
  39. #define SI_MC_UCODE_SIZE 7769
  40. MODULE_FIRMWARE("radeon/TAHITI_pfp.bin");
  41. MODULE_FIRMWARE("radeon/TAHITI_me.bin");
  42. MODULE_FIRMWARE("radeon/TAHITI_ce.bin");
  43. MODULE_FIRMWARE("radeon/TAHITI_mc.bin");
  44. MODULE_FIRMWARE("radeon/TAHITI_rlc.bin");
  45. MODULE_FIRMWARE("radeon/PITCAIRN_pfp.bin");
  46. MODULE_FIRMWARE("radeon/PITCAIRN_me.bin");
  47. MODULE_FIRMWARE("radeon/PITCAIRN_ce.bin");
  48. MODULE_FIRMWARE("radeon/PITCAIRN_mc.bin");
  49. MODULE_FIRMWARE("radeon/PITCAIRN_rlc.bin");
  50. MODULE_FIRMWARE("radeon/VERDE_pfp.bin");
  51. MODULE_FIRMWARE("radeon/VERDE_me.bin");
  52. MODULE_FIRMWARE("radeon/VERDE_ce.bin");
  53. MODULE_FIRMWARE("radeon/VERDE_mc.bin");
  54. MODULE_FIRMWARE("radeon/VERDE_rlc.bin");
  55. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  56. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  57. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  58. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  59. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  60. extern u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev);
  61. extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
  62. /* get temperature in millidegrees */
  63. int si_get_temp(struct radeon_device *rdev)
  64. {
  65. u32 temp;
  66. int actual_temp = 0;
  67. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  68. CTF_TEMP_SHIFT;
  69. if (temp & 0x200)
  70. actual_temp = 255;
  71. else
  72. actual_temp = temp & 0x1ff;
  73. actual_temp = (actual_temp * 1000);
  74. return actual_temp;
  75. }
  76. #define TAHITI_IO_MC_REGS_SIZE 36
  77. static const u32 tahiti_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  78. {0x0000006f, 0x03044000},
  79. {0x00000070, 0x0480c018},
  80. {0x00000071, 0x00000040},
  81. {0x00000072, 0x01000000},
  82. {0x00000074, 0x000000ff},
  83. {0x00000075, 0x00143400},
  84. {0x00000076, 0x08ec0800},
  85. {0x00000077, 0x040000cc},
  86. {0x00000079, 0x00000000},
  87. {0x0000007a, 0x21000409},
  88. {0x0000007c, 0x00000000},
  89. {0x0000007d, 0xe8000000},
  90. {0x0000007e, 0x044408a8},
  91. {0x0000007f, 0x00000003},
  92. {0x00000080, 0x00000000},
  93. {0x00000081, 0x01000000},
  94. {0x00000082, 0x02000000},
  95. {0x00000083, 0x00000000},
  96. {0x00000084, 0xe3f3e4f4},
  97. {0x00000085, 0x00052024},
  98. {0x00000087, 0x00000000},
  99. {0x00000088, 0x66036603},
  100. {0x00000089, 0x01000000},
  101. {0x0000008b, 0x1c0a0000},
  102. {0x0000008c, 0xff010000},
  103. {0x0000008e, 0xffffefff},
  104. {0x0000008f, 0xfff3efff},
  105. {0x00000090, 0xfff3efbf},
  106. {0x00000094, 0x00101101},
  107. {0x00000095, 0x00000fff},
  108. {0x00000096, 0x00116fff},
  109. {0x00000097, 0x60010000},
  110. {0x00000098, 0x10010000},
  111. {0x00000099, 0x00006000},
  112. {0x0000009a, 0x00001000},
  113. {0x0000009f, 0x00a77400}
  114. };
  115. static const u32 pitcairn_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  116. {0x0000006f, 0x03044000},
  117. {0x00000070, 0x0480c018},
  118. {0x00000071, 0x00000040},
  119. {0x00000072, 0x01000000},
  120. {0x00000074, 0x000000ff},
  121. {0x00000075, 0x00143400},
  122. {0x00000076, 0x08ec0800},
  123. {0x00000077, 0x040000cc},
  124. {0x00000079, 0x00000000},
  125. {0x0000007a, 0x21000409},
  126. {0x0000007c, 0x00000000},
  127. {0x0000007d, 0xe8000000},
  128. {0x0000007e, 0x044408a8},
  129. {0x0000007f, 0x00000003},
  130. {0x00000080, 0x00000000},
  131. {0x00000081, 0x01000000},
  132. {0x00000082, 0x02000000},
  133. {0x00000083, 0x00000000},
  134. {0x00000084, 0xe3f3e4f4},
  135. {0x00000085, 0x00052024},
  136. {0x00000087, 0x00000000},
  137. {0x00000088, 0x66036603},
  138. {0x00000089, 0x01000000},
  139. {0x0000008b, 0x1c0a0000},
  140. {0x0000008c, 0xff010000},
  141. {0x0000008e, 0xffffefff},
  142. {0x0000008f, 0xfff3efff},
  143. {0x00000090, 0xfff3efbf},
  144. {0x00000094, 0x00101101},
  145. {0x00000095, 0x00000fff},
  146. {0x00000096, 0x00116fff},
  147. {0x00000097, 0x60010000},
  148. {0x00000098, 0x10010000},
  149. {0x00000099, 0x00006000},
  150. {0x0000009a, 0x00001000},
  151. {0x0000009f, 0x00a47400}
  152. };
  153. static const u32 verde_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  154. {0x0000006f, 0x03044000},
  155. {0x00000070, 0x0480c018},
  156. {0x00000071, 0x00000040},
  157. {0x00000072, 0x01000000},
  158. {0x00000074, 0x000000ff},
  159. {0x00000075, 0x00143400},
  160. {0x00000076, 0x08ec0800},
  161. {0x00000077, 0x040000cc},
  162. {0x00000079, 0x00000000},
  163. {0x0000007a, 0x21000409},
  164. {0x0000007c, 0x00000000},
  165. {0x0000007d, 0xe8000000},
  166. {0x0000007e, 0x044408a8},
  167. {0x0000007f, 0x00000003},
  168. {0x00000080, 0x00000000},
  169. {0x00000081, 0x01000000},
  170. {0x00000082, 0x02000000},
  171. {0x00000083, 0x00000000},
  172. {0x00000084, 0xe3f3e4f4},
  173. {0x00000085, 0x00052024},
  174. {0x00000087, 0x00000000},
  175. {0x00000088, 0x66036603},
  176. {0x00000089, 0x01000000},
  177. {0x0000008b, 0x1c0a0000},
  178. {0x0000008c, 0xff010000},
  179. {0x0000008e, 0xffffefff},
  180. {0x0000008f, 0xfff3efff},
  181. {0x00000090, 0xfff3efbf},
  182. {0x00000094, 0x00101101},
  183. {0x00000095, 0x00000fff},
  184. {0x00000096, 0x00116fff},
  185. {0x00000097, 0x60010000},
  186. {0x00000098, 0x10010000},
  187. {0x00000099, 0x00006000},
  188. {0x0000009a, 0x00001000},
  189. {0x0000009f, 0x00a37400}
  190. };
  191. /* ucode loading */
  192. static int si_mc_load_microcode(struct radeon_device *rdev)
  193. {
  194. const __be32 *fw_data;
  195. u32 running, blackout = 0;
  196. u32 *io_mc_regs;
  197. int i, ucode_size, regs_size;
  198. if (!rdev->mc_fw)
  199. return -EINVAL;
  200. switch (rdev->family) {
  201. case CHIP_TAHITI:
  202. io_mc_regs = (u32 *)&tahiti_io_mc_regs;
  203. ucode_size = SI_MC_UCODE_SIZE;
  204. regs_size = TAHITI_IO_MC_REGS_SIZE;
  205. break;
  206. case CHIP_PITCAIRN:
  207. io_mc_regs = (u32 *)&pitcairn_io_mc_regs;
  208. ucode_size = SI_MC_UCODE_SIZE;
  209. regs_size = TAHITI_IO_MC_REGS_SIZE;
  210. break;
  211. case CHIP_VERDE:
  212. default:
  213. io_mc_regs = (u32 *)&verde_io_mc_regs;
  214. ucode_size = SI_MC_UCODE_SIZE;
  215. regs_size = TAHITI_IO_MC_REGS_SIZE;
  216. break;
  217. }
  218. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  219. if (running == 0) {
  220. if (running) {
  221. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  222. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  223. }
  224. /* reset the engine and set to writable */
  225. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  226. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  227. /* load mc io regs */
  228. for (i = 0; i < regs_size; i++) {
  229. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  230. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  231. }
  232. /* load the MC ucode */
  233. fw_data = (const __be32 *)rdev->mc_fw->data;
  234. for (i = 0; i < ucode_size; i++)
  235. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  236. /* put the engine back into the active state */
  237. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  238. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  239. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  240. /* wait for training to complete */
  241. for (i = 0; i < rdev->usec_timeout; i++) {
  242. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  243. break;
  244. udelay(1);
  245. }
  246. for (i = 0; i < rdev->usec_timeout; i++) {
  247. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  248. break;
  249. udelay(1);
  250. }
  251. if (running)
  252. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  253. }
  254. return 0;
  255. }
  256. static int si_init_microcode(struct radeon_device *rdev)
  257. {
  258. struct platform_device *pdev;
  259. const char *chip_name;
  260. const char *rlc_chip_name;
  261. size_t pfp_req_size, me_req_size, ce_req_size, rlc_req_size, mc_req_size;
  262. char fw_name[30];
  263. int err;
  264. DRM_DEBUG("\n");
  265. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  266. err = IS_ERR(pdev);
  267. if (err) {
  268. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  269. return -EINVAL;
  270. }
  271. switch (rdev->family) {
  272. case CHIP_TAHITI:
  273. chip_name = "TAHITI";
  274. rlc_chip_name = "TAHITI";
  275. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  276. me_req_size = SI_PM4_UCODE_SIZE * 4;
  277. ce_req_size = SI_CE_UCODE_SIZE * 4;
  278. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  279. mc_req_size = SI_MC_UCODE_SIZE * 4;
  280. break;
  281. case CHIP_PITCAIRN:
  282. chip_name = "PITCAIRN";
  283. rlc_chip_name = "PITCAIRN";
  284. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  285. me_req_size = SI_PM4_UCODE_SIZE * 4;
  286. ce_req_size = SI_CE_UCODE_SIZE * 4;
  287. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  288. mc_req_size = SI_MC_UCODE_SIZE * 4;
  289. break;
  290. case CHIP_VERDE:
  291. chip_name = "VERDE";
  292. rlc_chip_name = "VERDE";
  293. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  294. me_req_size = SI_PM4_UCODE_SIZE * 4;
  295. ce_req_size = SI_CE_UCODE_SIZE * 4;
  296. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  297. mc_req_size = SI_MC_UCODE_SIZE * 4;
  298. break;
  299. default: BUG();
  300. }
  301. DRM_INFO("Loading %s Microcode\n", chip_name);
  302. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  303. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  304. if (err)
  305. goto out;
  306. if (rdev->pfp_fw->size != pfp_req_size) {
  307. printk(KERN_ERR
  308. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  309. rdev->pfp_fw->size, fw_name);
  310. err = -EINVAL;
  311. goto out;
  312. }
  313. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  314. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  315. if (err)
  316. goto out;
  317. if (rdev->me_fw->size != me_req_size) {
  318. printk(KERN_ERR
  319. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  320. rdev->me_fw->size, fw_name);
  321. err = -EINVAL;
  322. }
  323. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  324. err = request_firmware(&rdev->ce_fw, fw_name, &pdev->dev);
  325. if (err)
  326. goto out;
  327. if (rdev->ce_fw->size != ce_req_size) {
  328. printk(KERN_ERR
  329. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  330. rdev->ce_fw->size, fw_name);
  331. err = -EINVAL;
  332. }
  333. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  334. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  335. if (err)
  336. goto out;
  337. if (rdev->rlc_fw->size != rlc_req_size) {
  338. printk(KERN_ERR
  339. "si_rlc: Bogus length %zu in firmware \"%s\"\n",
  340. rdev->rlc_fw->size, fw_name);
  341. err = -EINVAL;
  342. }
  343. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  344. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  345. if (err)
  346. goto out;
  347. if (rdev->mc_fw->size != mc_req_size) {
  348. printk(KERN_ERR
  349. "si_mc: Bogus length %zu in firmware \"%s\"\n",
  350. rdev->mc_fw->size, fw_name);
  351. err = -EINVAL;
  352. }
  353. out:
  354. platform_device_unregister(pdev);
  355. if (err) {
  356. if (err != -EINVAL)
  357. printk(KERN_ERR
  358. "si_cp: Failed to load firmware \"%s\"\n",
  359. fw_name);
  360. release_firmware(rdev->pfp_fw);
  361. rdev->pfp_fw = NULL;
  362. release_firmware(rdev->me_fw);
  363. rdev->me_fw = NULL;
  364. release_firmware(rdev->ce_fw);
  365. rdev->ce_fw = NULL;
  366. release_firmware(rdev->rlc_fw);
  367. rdev->rlc_fw = NULL;
  368. release_firmware(rdev->mc_fw);
  369. rdev->mc_fw = NULL;
  370. }
  371. return err;
  372. }
  373. /* watermark setup */
  374. static u32 dce6_line_buffer_adjust(struct radeon_device *rdev,
  375. struct radeon_crtc *radeon_crtc,
  376. struct drm_display_mode *mode,
  377. struct drm_display_mode *other_mode)
  378. {
  379. u32 tmp;
  380. /*
  381. * Line Buffer Setup
  382. * There are 3 line buffers, each one shared by 2 display controllers.
  383. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  384. * the display controllers. The paritioning is done via one of four
  385. * preset allocations specified in bits 21:20:
  386. * 0 - half lb
  387. * 2 - whole lb, other crtc must be disabled
  388. */
  389. /* this can get tricky if we have two large displays on a paired group
  390. * of crtcs. Ideally for multiple large displays we'd assign them to
  391. * non-linked crtcs for maximum line buffer allocation.
  392. */
  393. if (radeon_crtc->base.enabled && mode) {
  394. if (other_mode)
  395. tmp = 0; /* 1/2 */
  396. else
  397. tmp = 2; /* whole */
  398. } else
  399. tmp = 0;
  400. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset,
  401. DC_LB_MEMORY_CONFIG(tmp));
  402. if (radeon_crtc->base.enabled && mode) {
  403. switch (tmp) {
  404. case 0:
  405. default:
  406. return 4096 * 2;
  407. case 2:
  408. return 8192 * 2;
  409. }
  410. }
  411. /* controller not enabled, so no lb used */
  412. return 0;
  413. }
  414. static u32 si_get_number_of_dram_channels(struct radeon_device *rdev)
  415. {
  416. u32 tmp = RREG32(MC_SHARED_CHMAP);
  417. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  418. case 0:
  419. default:
  420. return 1;
  421. case 1:
  422. return 2;
  423. case 2:
  424. return 4;
  425. case 3:
  426. return 8;
  427. case 4:
  428. return 3;
  429. case 5:
  430. return 6;
  431. case 6:
  432. return 10;
  433. case 7:
  434. return 12;
  435. case 8:
  436. return 16;
  437. }
  438. }
  439. struct dce6_wm_params {
  440. u32 dram_channels; /* number of dram channels */
  441. u32 yclk; /* bandwidth per dram data pin in kHz */
  442. u32 sclk; /* engine clock in kHz */
  443. u32 disp_clk; /* display clock in kHz */
  444. u32 src_width; /* viewport width */
  445. u32 active_time; /* active display time in ns */
  446. u32 blank_time; /* blank time in ns */
  447. bool interlaced; /* mode is interlaced */
  448. fixed20_12 vsc; /* vertical scale ratio */
  449. u32 num_heads; /* number of active crtcs */
  450. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  451. u32 lb_size; /* line buffer allocated to pipe */
  452. u32 vtaps; /* vertical scaler taps */
  453. };
  454. static u32 dce6_dram_bandwidth(struct dce6_wm_params *wm)
  455. {
  456. /* Calculate raw DRAM Bandwidth */
  457. fixed20_12 dram_efficiency; /* 0.7 */
  458. fixed20_12 yclk, dram_channels, bandwidth;
  459. fixed20_12 a;
  460. a.full = dfixed_const(1000);
  461. yclk.full = dfixed_const(wm->yclk);
  462. yclk.full = dfixed_div(yclk, a);
  463. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  464. a.full = dfixed_const(10);
  465. dram_efficiency.full = dfixed_const(7);
  466. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  467. bandwidth.full = dfixed_mul(dram_channels, yclk);
  468. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  469. return dfixed_trunc(bandwidth);
  470. }
  471. static u32 dce6_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  472. {
  473. /* Calculate DRAM Bandwidth and the part allocated to display. */
  474. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  475. fixed20_12 yclk, dram_channels, bandwidth;
  476. fixed20_12 a;
  477. a.full = dfixed_const(1000);
  478. yclk.full = dfixed_const(wm->yclk);
  479. yclk.full = dfixed_div(yclk, a);
  480. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  481. a.full = dfixed_const(10);
  482. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  483. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  484. bandwidth.full = dfixed_mul(dram_channels, yclk);
  485. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  486. return dfixed_trunc(bandwidth);
  487. }
  488. static u32 dce6_data_return_bandwidth(struct dce6_wm_params *wm)
  489. {
  490. /* Calculate the display Data return Bandwidth */
  491. fixed20_12 return_efficiency; /* 0.8 */
  492. fixed20_12 sclk, bandwidth;
  493. fixed20_12 a;
  494. a.full = dfixed_const(1000);
  495. sclk.full = dfixed_const(wm->sclk);
  496. sclk.full = dfixed_div(sclk, a);
  497. a.full = dfixed_const(10);
  498. return_efficiency.full = dfixed_const(8);
  499. return_efficiency.full = dfixed_div(return_efficiency, a);
  500. a.full = dfixed_const(32);
  501. bandwidth.full = dfixed_mul(a, sclk);
  502. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  503. return dfixed_trunc(bandwidth);
  504. }
  505. static u32 dce6_get_dmif_bytes_per_request(struct dce6_wm_params *wm)
  506. {
  507. return 32;
  508. }
  509. static u32 dce6_dmif_request_bandwidth(struct dce6_wm_params *wm)
  510. {
  511. /* Calculate the DMIF Request Bandwidth */
  512. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  513. fixed20_12 disp_clk, sclk, bandwidth;
  514. fixed20_12 a, b1, b2;
  515. u32 min_bandwidth;
  516. a.full = dfixed_const(1000);
  517. disp_clk.full = dfixed_const(wm->disp_clk);
  518. disp_clk.full = dfixed_div(disp_clk, a);
  519. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm) / 2);
  520. b1.full = dfixed_mul(a, disp_clk);
  521. a.full = dfixed_const(1000);
  522. sclk.full = dfixed_const(wm->sclk);
  523. sclk.full = dfixed_div(sclk, a);
  524. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm));
  525. b2.full = dfixed_mul(a, sclk);
  526. a.full = dfixed_const(10);
  527. disp_clk_request_efficiency.full = dfixed_const(8);
  528. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  529. min_bandwidth = min(dfixed_trunc(b1), dfixed_trunc(b2));
  530. a.full = dfixed_const(min_bandwidth);
  531. bandwidth.full = dfixed_mul(a, disp_clk_request_efficiency);
  532. return dfixed_trunc(bandwidth);
  533. }
  534. static u32 dce6_available_bandwidth(struct dce6_wm_params *wm)
  535. {
  536. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  537. u32 dram_bandwidth = dce6_dram_bandwidth(wm);
  538. u32 data_return_bandwidth = dce6_data_return_bandwidth(wm);
  539. u32 dmif_req_bandwidth = dce6_dmif_request_bandwidth(wm);
  540. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  541. }
  542. static u32 dce6_average_bandwidth(struct dce6_wm_params *wm)
  543. {
  544. /* Calculate the display mode Average Bandwidth
  545. * DisplayMode should contain the source and destination dimensions,
  546. * timing, etc.
  547. */
  548. fixed20_12 bpp;
  549. fixed20_12 line_time;
  550. fixed20_12 src_width;
  551. fixed20_12 bandwidth;
  552. fixed20_12 a;
  553. a.full = dfixed_const(1000);
  554. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  555. line_time.full = dfixed_div(line_time, a);
  556. bpp.full = dfixed_const(wm->bytes_per_pixel);
  557. src_width.full = dfixed_const(wm->src_width);
  558. bandwidth.full = dfixed_mul(src_width, bpp);
  559. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  560. bandwidth.full = dfixed_div(bandwidth, line_time);
  561. return dfixed_trunc(bandwidth);
  562. }
  563. static u32 dce6_latency_watermark(struct dce6_wm_params *wm)
  564. {
  565. /* First calcualte the latency in ns */
  566. u32 mc_latency = 2000; /* 2000 ns. */
  567. u32 available_bandwidth = dce6_available_bandwidth(wm);
  568. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  569. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  570. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  571. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  572. (wm->num_heads * cursor_line_pair_return_time);
  573. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  574. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  575. u32 tmp, dmif_size = 12288;
  576. fixed20_12 a, b, c;
  577. if (wm->num_heads == 0)
  578. return 0;
  579. a.full = dfixed_const(2);
  580. b.full = dfixed_const(1);
  581. if ((wm->vsc.full > a.full) ||
  582. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  583. (wm->vtaps >= 5) ||
  584. ((wm->vsc.full >= a.full) && wm->interlaced))
  585. max_src_lines_per_dst_line = 4;
  586. else
  587. max_src_lines_per_dst_line = 2;
  588. a.full = dfixed_const(available_bandwidth);
  589. b.full = dfixed_const(wm->num_heads);
  590. a.full = dfixed_div(a, b);
  591. b.full = dfixed_const(mc_latency + 512);
  592. c.full = dfixed_const(wm->disp_clk);
  593. b.full = dfixed_div(b, c);
  594. c.full = dfixed_const(dmif_size);
  595. b.full = dfixed_div(c, b);
  596. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  597. b.full = dfixed_const(1000);
  598. c.full = dfixed_const(wm->disp_clk);
  599. b.full = dfixed_div(c, b);
  600. c.full = dfixed_const(wm->bytes_per_pixel);
  601. b.full = dfixed_mul(b, c);
  602. lb_fill_bw = min(tmp, dfixed_trunc(b));
  603. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  604. b.full = dfixed_const(1000);
  605. c.full = dfixed_const(lb_fill_bw);
  606. b.full = dfixed_div(c, b);
  607. a.full = dfixed_div(a, b);
  608. line_fill_time = dfixed_trunc(a);
  609. if (line_fill_time < wm->active_time)
  610. return latency;
  611. else
  612. return latency + (line_fill_time - wm->active_time);
  613. }
  614. static bool dce6_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  615. {
  616. if (dce6_average_bandwidth(wm) <=
  617. (dce6_dram_bandwidth_for_display(wm) / wm->num_heads))
  618. return true;
  619. else
  620. return false;
  621. };
  622. static bool dce6_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
  623. {
  624. if (dce6_average_bandwidth(wm) <=
  625. (dce6_available_bandwidth(wm) / wm->num_heads))
  626. return true;
  627. else
  628. return false;
  629. };
  630. static bool dce6_check_latency_hiding(struct dce6_wm_params *wm)
  631. {
  632. u32 lb_partitions = wm->lb_size / wm->src_width;
  633. u32 line_time = wm->active_time + wm->blank_time;
  634. u32 latency_tolerant_lines;
  635. u32 latency_hiding;
  636. fixed20_12 a;
  637. a.full = dfixed_const(1);
  638. if (wm->vsc.full > a.full)
  639. latency_tolerant_lines = 1;
  640. else {
  641. if (lb_partitions <= (wm->vtaps + 1))
  642. latency_tolerant_lines = 1;
  643. else
  644. latency_tolerant_lines = 2;
  645. }
  646. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  647. if (dce6_latency_watermark(wm) <= latency_hiding)
  648. return true;
  649. else
  650. return false;
  651. }
  652. static void dce6_program_watermarks(struct radeon_device *rdev,
  653. struct radeon_crtc *radeon_crtc,
  654. u32 lb_size, u32 num_heads)
  655. {
  656. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  657. struct dce6_wm_params wm;
  658. u32 pixel_period;
  659. u32 line_time = 0;
  660. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  661. u32 priority_a_mark = 0, priority_b_mark = 0;
  662. u32 priority_a_cnt = PRIORITY_OFF;
  663. u32 priority_b_cnt = PRIORITY_OFF;
  664. u32 tmp, arb_control3;
  665. fixed20_12 a, b, c;
  666. if (radeon_crtc->base.enabled && num_heads && mode) {
  667. pixel_period = 1000000 / (u32)mode->clock;
  668. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  669. priority_a_cnt = 0;
  670. priority_b_cnt = 0;
  671. wm.yclk = rdev->pm.current_mclk * 10;
  672. wm.sclk = rdev->pm.current_sclk * 10;
  673. wm.disp_clk = mode->clock;
  674. wm.src_width = mode->crtc_hdisplay;
  675. wm.active_time = mode->crtc_hdisplay * pixel_period;
  676. wm.blank_time = line_time - wm.active_time;
  677. wm.interlaced = false;
  678. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  679. wm.interlaced = true;
  680. wm.vsc = radeon_crtc->vsc;
  681. wm.vtaps = 1;
  682. if (radeon_crtc->rmx_type != RMX_OFF)
  683. wm.vtaps = 2;
  684. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  685. wm.lb_size = lb_size;
  686. if (rdev->family == CHIP_ARUBA)
  687. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  688. else
  689. wm.dram_channels = si_get_number_of_dram_channels(rdev);
  690. wm.num_heads = num_heads;
  691. /* set for high clocks */
  692. latency_watermark_a = min(dce6_latency_watermark(&wm), (u32)65535);
  693. /* set for low clocks */
  694. /* wm.yclk = low clk; wm.sclk = low clk */
  695. latency_watermark_b = min(dce6_latency_watermark(&wm), (u32)65535);
  696. /* possibly force display priority to high */
  697. /* should really do this at mode validation time... */
  698. if (!dce6_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  699. !dce6_average_bandwidth_vs_available_bandwidth(&wm) ||
  700. !dce6_check_latency_hiding(&wm) ||
  701. (rdev->disp_priority == 2)) {
  702. DRM_DEBUG_KMS("force priority to high\n");
  703. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  704. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  705. }
  706. a.full = dfixed_const(1000);
  707. b.full = dfixed_const(mode->clock);
  708. b.full = dfixed_div(b, a);
  709. c.full = dfixed_const(latency_watermark_a);
  710. c.full = dfixed_mul(c, b);
  711. c.full = dfixed_mul(c, radeon_crtc->hsc);
  712. c.full = dfixed_div(c, a);
  713. a.full = dfixed_const(16);
  714. c.full = dfixed_div(c, a);
  715. priority_a_mark = dfixed_trunc(c);
  716. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  717. a.full = dfixed_const(1000);
  718. b.full = dfixed_const(mode->clock);
  719. b.full = dfixed_div(b, a);
  720. c.full = dfixed_const(latency_watermark_b);
  721. c.full = dfixed_mul(c, b);
  722. c.full = dfixed_mul(c, radeon_crtc->hsc);
  723. c.full = dfixed_div(c, a);
  724. a.full = dfixed_const(16);
  725. c.full = dfixed_div(c, a);
  726. priority_b_mark = dfixed_trunc(c);
  727. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  728. }
  729. /* select wm A */
  730. arb_control3 = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  731. tmp = arb_control3;
  732. tmp &= ~LATENCY_WATERMARK_MASK(3);
  733. tmp |= LATENCY_WATERMARK_MASK(1);
  734. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  735. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  736. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  737. LATENCY_HIGH_WATERMARK(line_time)));
  738. /* select wm B */
  739. tmp = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  740. tmp &= ~LATENCY_WATERMARK_MASK(3);
  741. tmp |= LATENCY_WATERMARK_MASK(2);
  742. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  743. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  744. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  745. LATENCY_HIGH_WATERMARK(line_time)));
  746. /* restore original selection */
  747. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, arb_control3);
  748. /* write the priority marks */
  749. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  750. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  751. }
  752. void dce6_bandwidth_update(struct radeon_device *rdev)
  753. {
  754. struct drm_display_mode *mode0 = NULL;
  755. struct drm_display_mode *mode1 = NULL;
  756. u32 num_heads = 0, lb_size;
  757. int i;
  758. radeon_update_display_priority(rdev);
  759. for (i = 0; i < rdev->num_crtc; i++) {
  760. if (rdev->mode_info.crtcs[i]->base.enabled)
  761. num_heads++;
  762. }
  763. for (i = 0; i < rdev->num_crtc; i += 2) {
  764. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  765. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  766. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  767. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  768. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  769. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  770. }
  771. }
  772. /*
  773. * Core functions
  774. */
  775. static void si_tiling_mode_table_init(struct radeon_device *rdev)
  776. {
  777. const u32 num_tile_mode_states = 32;
  778. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  779. switch (rdev->config.si.mem_row_size_in_kb) {
  780. case 1:
  781. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  782. break;
  783. case 2:
  784. default:
  785. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  786. break;
  787. case 4:
  788. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  789. break;
  790. }
  791. if ((rdev->family == CHIP_TAHITI) ||
  792. (rdev->family == CHIP_PITCAIRN)) {
  793. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  794. switch (reg_offset) {
  795. case 0: /* non-AA compressed depth or any compressed stencil */
  796. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  797. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  798. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  799. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  800. NUM_BANKS(ADDR_SURF_16_BANK) |
  801. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  802. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  803. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  804. break;
  805. case 1: /* 2xAA/4xAA compressed depth only */
  806. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  807. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  808. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  809. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  810. NUM_BANKS(ADDR_SURF_16_BANK) |
  811. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  812. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  813. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  814. break;
  815. case 2: /* 8xAA compressed depth only */
  816. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  817. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  818. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  819. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  820. NUM_BANKS(ADDR_SURF_16_BANK) |
  821. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  822. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  823. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  824. break;
  825. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  826. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  827. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  828. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  829. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  830. NUM_BANKS(ADDR_SURF_16_BANK) |
  831. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  832. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  833. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  834. break;
  835. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  836. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  837. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  838. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  839. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  840. NUM_BANKS(ADDR_SURF_16_BANK) |
  841. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  842. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  843. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  844. break;
  845. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  846. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  847. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  848. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  849. TILE_SPLIT(split_equal_to_row_size) |
  850. NUM_BANKS(ADDR_SURF_16_BANK) |
  851. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  852. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  853. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  854. break;
  855. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  856. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  857. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  858. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  859. TILE_SPLIT(split_equal_to_row_size) |
  860. NUM_BANKS(ADDR_SURF_16_BANK) |
  861. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  862. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  863. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  864. break;
  865. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  866. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  867. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  868. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  869. TILE_SPLIT(split_equal_to_row_size) |
  870. NUM_BANKS(ADDR_SURF_16_BANK) |
  871. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  872. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  873. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  874. break;
  875. case 8: /* 1D and 1D Array Surfaces */
  876. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  877. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  878. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  879. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  880. NUM_BANKS(ADDR_SURF_16_BANK) |
  881. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  882. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  883. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  884. break;
  885. case 9: /* Displayable maps. */
  886. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  887. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  888. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  889. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  890. NUM_BANKS(ADDR_SURF_16_BANK) |
  891. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  892. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  893. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  894. break;
  895. case 10: /* Display 8bpp. */
  896. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  897. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  898. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  899. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  900. NUM_BANKS(ADDR_SURF_16_BANK) |
  901. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  902. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  903. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  904. break;
  905. case 11: /* Display 16bpp. */
  906. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  907. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  908. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  909. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  910. NUM_BANKS(ADDR_SURF_16_BANK) |
  911. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  912. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  913. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  914. break;
  915. case 12: /* Display 32bpp. */
  916. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  917. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  918. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  919. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  920. NUM_BANKS(ADDR_SURF_16_BANK) |
  921. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  922. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  923. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  924. break;
  925. case 13: /* Thin. */
  926. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  927. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  928. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  929. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  930. NUM_BANKS(ADDR_SURF_16_BANK) |
  931. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  932. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  933. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  934. break;
  935. case 14: /* Thin 8 bpp. */
  936. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  937. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  938. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  939. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  940. NUM_BANKS(ADDR_SURF_16_BANK) |
  941. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  942. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  943. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  944. break;
  945. case 15: /* Thin 16 bpp. */
  946. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  947. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  948. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  949. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  950. NUM_BANKS(ADDR_SURF_16_BANK) |
  951. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  952. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  953. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  954. break;
  955. case 16: /* Thin 32 bpp. */
  956. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  957. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  958. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  959. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  960. NUM_BANKS(ADDR_SURF_16_BANK) |
  961. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  962. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  963. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  964. break;
  965. case 17: /* Thin 64 bpp. */
  966. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  967. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  968. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  969. TILE_SPLIT(split_equal_to_row_size) |
  970. NUM_BANKS(ADDR_SURF_16_BANK) |
  971. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  972. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  973. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  974. break;
  975. case 21: /* 8 bpp PRT. */
  976. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  977. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  978. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  979. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  980. NUM_BANKS(ADDR_SURF_16_BANK) |
  981. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  982. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  983. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  984. break;
  985. case 22: /* 16 bpp PRT */
  986. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  987. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  988. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  989. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  990. NUM_BANKS(ADDR_SURF_16_BANK) |
  991. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  992. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  993. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  994. break;
  995. case 23: /* 32 bpp PRT */
  996. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  997. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  998. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  999. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1000. NUM_BANKS(ADDR_SURF_16_BANK) |
  1001. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1002. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1003. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1004. break;
  1005. case 24: /* 64 bpp PRT */
  1006. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1007. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1008. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1009. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1010. NUM_BANKS(ADDR_SURF_16_BANK) |
  1011. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1012. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1013. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1014. break;
  1015. case 25: /* 128 bpp PRT */
  1016. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1017. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1018. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1019. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1020. NUM_BANKS(ADDR_SURF_8_BANK) |
  1021. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1022. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1023. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1024. break;
  1025. default:
  1026. gb_tile_moden = 0;
  1027. break;
  1028. }
  1029. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1030. }
  1031. } else if (rdev->family == CHIP_VERDE) {
  1032. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1033. switch (reg_offset) {
  1034. case 0: /* non-AA compressed depth or any compressed stencil */
  1035. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1036. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1037. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1038. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1039. NUM_BANKS(ADDR_SURF_16_BANK) |
  1040. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1041. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1042. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1043. break;
  1044. case 1: /* 2xAA/4xAA compressed depth only */
  1045. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1046. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1047. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1048. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1049. NUM_BANKS(ADDR_SURF_16_BANK) |
  1050. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1051. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1052. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1053. break;
  1054. case 2: /* 8xAA compressed depth only */
  1055. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1056. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1057. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1058. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1059. NUM_BANKS(ADDR_SURF_16_BANK) |
  1060. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1061. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1062. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1063. break;
  1064. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  1065. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1066. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1067. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1068. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1069. NUM_BANKS(ADDR_SURF_16_BANK) |
  1070. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1071. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1072. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1073. break;
  1074. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  1075. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1076. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1077. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1078. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1079. NUM_BANKS(ADDR_SURF_16_BANK) |
  1080. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1081. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1082. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1083. break;
  1084. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  1085. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1086. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1087. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1088. TILE_SPLIT(split_equal_to_row_size) |
  1089. NUM_BANKS(ADDR_SURF_16_BANK) |
  1090. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1091. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1092. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1093. break;
  1094. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  1095. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1096. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1097. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1098. TILE_SPLIT(split_equal_to_row_size) |
  1099. NUM_BANKS(ADDR_SURF_16_BANK) |
  1100. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1101. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1102. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1103. break;
  1104. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  1105. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1106. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1107. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1108. TILE_SPLIT(split_equal_to_row_size) |
  1109. NUM_BANKS(ADDR_SURF_16_BANK) |
  1110. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1111. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1112. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1113. break;
  1114. case 8: /* 1D and 1D Array Surfaces */
  1115. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1116. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1117. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1118. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1119. NUM_BANKS(ADDR_SURF_16_BANK) |
  1120. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1121. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1122. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1123. break;
  1124. case 9: /* Displayable maps. */
  1125. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1126. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1127. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1128. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1129. NUM_BANKS(ADDR_SURF_16_BANK) |
  1130. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1131. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1132. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1133. break;
  1134. case 10: /* Display 8bpp. */
  1135. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1136. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1137. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1138. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1139. NUM_BANKS(ADDR_SURF_16_BANK) |
  1140. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1141. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1142. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1143. break;
  1144. case 11: /* Display 16bpp. */
  1145. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1146. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1147. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1148. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1149. NUM_BANKS(ADDR_SURF_16_BANK) |
  1150. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1151. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1152. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1153. break;
  1154. case 12: /* Display 32bpp. */
  1155. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1156. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1157. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1158. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1159. NUM_BANKS(ADDR_SURF_16_BANK) |
  1160. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1163. break;
  1164. case 13: /* Thin. */
  1165. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1166. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1167. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1168. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1169. NUM_BANKS(ADDR_SURF_16_BANK) |
  1170. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1171. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1172. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1173. break;
  1174. case 14: /* Thin 8 bpp. */
  1175. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1176. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1177. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1178. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1179. NUM_BANKS(ADDR_SURF_16_BANK) |
  1180. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1181. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1182. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1183. break;
  1184. case 15: /* Thin 16 bpp. */
  1185. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1186. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1187. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1188. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1189. NUM_BANKS(ADDR_SURF_16_BANK) |
  1190. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1191. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1192. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1193. break;
  1194. case 16: /* Thin 32 bpp. */
  1195. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1196. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1197. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1198. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1199. NUM_BANKS(ADDR_SURF_16_BANK) |
  1200. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1201. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1202. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1203. break;
  1204. case 17: /* Thin 64 bpp. */
  1205. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1206. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1207. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1208. TILE_SPLIT(split_equal_to_row_size) |
  1209. NUM_BANKS(ADDR_SURF_16_BANK) |
  1210. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1211. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1212. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1213. break;
  1214. case 21: /* 8 bpp PRT. */
  1215. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1216. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1217. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1218. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1219. NUM_BANKS(ADDR_SURF_16_BANK) |
  1220. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1221. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1222. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1223. break;
  1224. case 22: /* 16 bpp PRT */
  1225. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1226. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1227. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1228. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1229. NUM_BANKS(ADDR_SURF_16_BANK) |
  1230. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1231. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1232. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1233. break;
  1234. case 23: /* 32 bpp PRT */
  1235. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1236. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1237. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1238. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1239. NUM_BANKS(ADDR_SURF_16_BANK) |
  1240. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1241. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1242. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1243. break;
  1244. case 24: /* 64 bpp PRT */
  1245. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1246. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1247. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1248. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1249. NUM_BANKS(ADDR_SURF_16_BANK) |
  1250. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1251. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1252. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1253. break;
  1254. case 25: /* 128 bpp PRT */
  1255. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1256. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1257. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1258. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1259. NUM_BANKS(ADDR_SURF_8_BANK) |
  1260. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1261. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1262. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1263. break;
  1264. default:
  1265. gb_tile_moden = 0;
  1266. break;
  1267. }
  1268. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1269. }
  1270. } else
  1271. DRM_ERROR("unknown asic: 0x%x\n", rdev->family);
  1272. }
  1273. static void si_select_se_sh(struct radeon_device *rdev,
  1274. u32 se_num, u32 sh_num)
  1275. {
  1276. u32 data = INSTANCE_BROADCAST_WRITES;
  1277. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1278. data = SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  1279. else if (se_num == 0xffffffff)
  1280. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  1281. else if (sh_num == 0xffffffff)
  1282. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  1283. else
  1284. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  1285. WREG32(GRBM_GFX_INDEX, data);
  1286. }
  1287. static u32 si_create_bitmask(u32 bit_width)
  1288. {
  1289. u32 i, mask = 0;
  1290. for (i = 0; i < bit_width; i++) {
  1291. mask <<= 1;
  1292. mask |= 1;
  1293. }
  1294. return mask;
  1295. }
  1296. static u32 si_get_cu_enabled(struct radeon_device *rdev, u32 cu_per_sh)
  1297. {
  1298. u32 data, mask;
  1299. data = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  1300. if (data & 1)
  1301. data &= INACTIVE_CUS_MASK;
  1302. else
  1303. data = 0;
  1304. data |= RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  1305. data >>= INACTIVE_CUS_SHIFT;
  1306. mask = si_create_bitmask(cu_per_sh);
  1307. return ~data & mask;
  1308. }
  1309. static void si_setup_spi(struct radeon_device *rdev,
  1310. u32 se_num, u32 sh_per_se,
  1311. u32 cu_per_sh)
  1312. {
  1313. int i, j, k;
  1314. u32 data, mask, active_cu;
  1315. for (i = 0; i < se_num; i++) {
  1316. for (j = 0; j < sh_per_se; j++) {
  1317. si_select_se_sh(rdev, i, j);
  1318. data = RREG32(SPI_STATIC_THREAD_MGMT_3);
  1319. active_cu = si_get_cu_enabled(rdev, cu_per_sh);
  1320. mask = 1;
  1321. for (k = 0; k < 16; k++) {
  1322. mask <<= k;
  1323. if (active_cu & mask) {
  1324. data &= ~mask;
  1325. WREG32(SPI_STATIC_THREAD_MGMT_3, data);
  1326. break;
  1327. }
  1328. }
  1329. }
  1330. }
  1331. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1332. }
  1333. static u32 si_get_rb_disabled(struct radeon_device *rdev,
  1334. u32 max_rb_num, u32 se_num,
  1335. u32 sh_per_se)
  1336. {
  1337. u32 data, mask;
  1338. data = RREG32(CC_RB_BACKEND_DISABLE);
  1339. if (data & 1)
  1340. data &= BACKEND_DISABLE_MASK;
  1341. else
  1342. data = 0;
  1343. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  1344. data >>= BACKEND_DISABLE_SHIFT;
  1345. mask = si_create_bitmask(max_rb_num / se_num / sh_per_se);
  1346. return data & mask;
  1347. }
  1348. static void si_setup_rb(struct radeon_device *rdev,
  1349. u32 se_num, u32 sh_per_se,
  1350. u32 max_rb_num)
  1351. {
  1352. int i, j;
  1353. u32 data, mask;
  1354. u32 disabled_rbs = 0;
  1355. u32 enabled_rbs = 0;
  1356. for (i = 0; i < se_num; i++) {
  1357. for (j = 0; j < sh_per_se; j++) {
  1358. si_select_se_sh(rdev, i, j);
  1359. data = si_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  1360. disabled_rbs |= data << ((i * sh_per_se + j) * TAHITI_RB_BITMAP_WIDTH_PER_SH);
  1361. }
  1362. }
  1363. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1364. mask = 1;
  1365. for (i = 0; i < max_rb_num; i++) {
  1366. if (!(disabled_rbs & mask))
  1367. enabled_rbs |= mask;
  1368. mask <<= 1;
  1369. }
  1370. for (i = 0; i < se_num; i++) {
  1371. si_select_se_sh(rdev, i, 0xffffffff);
  1372. data = 0;
  1373. for (j = 0; j < sh_per_se; j++) {
  1374. switch (enabled_rbs & 3) {
  1375. case 1:
  1376. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1377. break;
  1378. case 2:
  1379. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1380. break;
  1381. case 3:
  1382. default:
  1383. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1384. break;
  1385. }
  1386. enabled_rbs >>= 2;
  1387. }
  1388. WREG32(PA_SC_RASTER_CONFIG, data);
  1389. }
  1390. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1391. }
  1392. static void si_gpu_init(struct radeon_device *rdev)
  1393. {
  1394. u32 gb_addr_config = 0;
  1395. u32 mc_shared_chmap, mc_arb_ramcfg;
  1396. u32 sx_debug_1;
  1397. u32 hdp_host_path_cntl;
  1398. u32 tmp;
  1399. int i, j;
  1400. switch (rdev->family) {
  1401. case CHIP_TAHITI:
  1402. rdev->config.si.max_shader_engines = 2;
  1403. rdev->config.si.max_tile_pipes = 12;
  1404. rdev->config.si.max_cu_per_sh = 8;
  1405. rdev->config.si.max_sh_per_se = 2;
  1406. rdev->config.si.max_backends_per_se = 4;
  1407. rdev->config.si.max_texture_channel_caches = 12;
  1408. rdev->config.si.max_gprs = 256;
  1409. rdev->config.si.max_gs_threads = 32;
  1410. rdev->config.si.max_hw_contexts = 8;
  1411. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1412. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1413. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1414. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1415. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1416. break;
  1417. case CHIP_PITCAIRN:
  1418. rdev->config.si.max_shader_engines = 2;
  1419. rdev->config.si.max_tile_pipes = 8;
  1420. rdev->config.si.max_cu_per_sh = 5;
  1421. rdev->config.si.max_sh_per_se = 2;
  1422. rdev->config.si.max_backends_per_se = 4;
  1423. rdev->config.si.max_texture_channel_caches = 8;
  1424. rdev->config.si.max_gprs = 256;
  1425. rdev->config.si.max_gs_threads = 32;
  1426. rdev->config.si.max_hw_contexts = 8;
  1427. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1428. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1429. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1430. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1431. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1432. break;
  1433. case CHIP_VERDE:
  1434. default:
  1435. rdev->config.si.max_shader_engines = 1;
  1436. rdev->config.si.max_tile_pipes = 4;
  1437. rdev->config.si.max_cu_per_sh = 2;
  1438. rdev->config.si.max_sh_per_se = 2;
  1439. rdev->config.si.max_backends_per_se = 4;
  1440. rdev->config.si.max_texture_channel_caches = 4;
  1441. rdev->config.si.max_gprs = 256;
  1442. rdev->config.si.max_gs_threads = 32;
  1443. rdev->config.si.max_hw_contexts = 8;
  1444. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1445. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  1446. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1447. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1448. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1449. break;
  1450. }
  1451. /* Initialize HDP */
  1452. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1453. WREG32((0x2c14 + j), 0x00000000);
  1454. WREG32((0x2c18 + j), 0x00000000);
  1455. WREG32((0x2c1c + j), 0x00000000);
  1456. WREG32((0x2c20 + j), 0x00000000);
  1457. WREG32((0x2c24 + j), 0x00000000);
  1458. }
  1459. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1460. evergreen_fix_pci_max_read_req_size(rdev);
  1461. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1462. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1463. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1464. rdev->config.si.num_tile_pipes = rdev->config.si.max_tile_pipes;
  1465. rdev->config.si.mem_max_burst_length_bytes = 256;
  1466. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1467. rdev->config.si.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1468. if (rdev->config.si.mem_row_size_in_kb > 4)
  1469. rdev->config.si.mem_row_size_in_kb = 4;
  1470. /* XXX use MC settings? */
  1471. rdev->config.si.shader_engine_tile_size = 32;
  1472. rdev->config.si.num_gpus = 1;
  1473. rdev->config.si.multi_gpu_tile_size = 64;
  1474. /* fix up row size */
  1475. gb_addr_config &= ~ROW_SIZE_MASK;
  1476. switch (rdev->config.si.mem_row_size_in_kb) {
  1477. case 1:
  1478. default:
  1479. gb_addr_config |= ROW_SIZE(0);
  1480. break;
  1481. case 2:
  1482. gb_addr_config |= ROW_SIZE(1);
  1483. break;
  1484. case 4:
  1485. gb_addr_config |= ROW_SIZE(2);
  1486. break;
  1487. }
  1488. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1489. * not have bank info, so create a custom tiling dword.
  1490. * bits 3:0 num_pipes
  1491. * bits 7:4 num_banks
  1492. * bits 11:8 group_size
  1493. * bits 15:12 row_size
  1494. */
  1495. rdev->config.si.tile_config = 0;
  1496. switch (rdev->config.si.num_tile_pipes) {
  1497. case 1:
  1498. rdev->config.si.tile_config |= (0 << 0);
  1499. break;
  1500. case 2:
  1501. rdev->config.si.tile_config |= (1 << 0);
  1502. break;
  1503. case 4:
  1504. rdev->config.si.tile_config |= (2 << 0);
  1505. break;
  1506. case 8:
  1507. default:
  1508. /* XXX what about 12? */
  1509. rdev->config.si.tile_config |= (3 << 0);
  1510. break;
  1511. }
  1512. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  1513. case 0: /* four banks */
  1514. rdev->config.si.tile_config |= 0 << 4;
  1515. break;
  1516. case 1: /* eight banks */
  1517. rdev->config.si.tile_config |= 1 << 4;
  1518. break;
  1519. case 2: /* sixteen banks */
  1520. default:
  1521. rdev->config.si.tile_config |= 2 << 4;
  1522. break;
  1523. }
  1524. rdev->config.si.tile_config |=
  1525. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  1526. rdev->config.si.tile_config |=
  1527. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  1528. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1529. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1530. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1531. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1532. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1533. si_tiling_mode_table_init(rdev);
  1534. si_setup_rb(rdev, rdev->config.si.max_shader_engines,
  1535. rdev->config.si.max_sh_per_se,
  1536. rdev->config.si.max_backends_per_se);
  1537. si_setup_spi(rdev, rdev->config.si.max_shader_engines,
  1538. rdev->config.si.max_sh_per_se,
  1539. rdev->config.si.max_cu_per_sh);
  1540. /* set HW defaults for 3D engine */
  1541. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1542. ROQ_IB2_START(0x2b)));
  1543. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1544. sx_debug_1 = RREG32(SX_DEBUG_1);
  1545. WREG32(SX_DEBUG_1, sx_debug_1);
  1546. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1547. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_frontend) |
  1548. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_backend) |
  1549. SC_HIZ_TILE_FIFO_SIZE(rdev->config.si.sc_hiz_tile_fifo_size) |
  1550. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.si.sc_earlyz_tile_fifo_size)));
  1551. WREG32(VGT_NUM_INSTANCES, 1);
  1552. WREG32(CP_PERFMON_CNTL, 0);
  1553. WREG32(SQ_CONFIG, 0);
  1554. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1555. FORCE_EOV_MAX_REZ_CNT(255)));
  1556. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1557. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1558. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1559. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1560. WREG32(CB_PERFCOUNTER0_SELECT0, 0);
  1561. WREG32(CB_PERFCOUNTER0_SELECT1, 0);
  1562. WREG32(CB_PERFCOUNTER1_SELECT0, 0);
  1563. WREG32(CB_PERFCOUNTER1_SELECT1, 0);
  1564. WREG32(CB_PERFCOUNTER2_SELECT0, 0);
  1565. WREG32(CB_PERFCOUNTER2_SELECT1, 0);
  1566. WREG32(CB_PERFCOUNTER3_SELECT0, 0);
  1567. WREG32(CB_PERFCOUNTER3_SELECT1, 0);
  1568. tmp = RREG32(HDP_MISC_CNTL);
  1569. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1570. WREG32(HDP_MISC_CNTL, tmp);
  1571. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1572. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1573. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1574. udelay(50);
  1575. }
  1576. /*
  1577. * GPU scratch registers helpers function.
  1578. */
  1579. static void si_scratch_init(struct radeon_device *rdev)
  1580. {
  1581. int i;
  1582. rdev->scratch.num_reg = 7;
  1583. rdev->scratch.reg_base = SCRATCH_REG0;
  1584. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1585. rdev->scratch.free[i] = true;
  1586. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  1587. }
  1588. }
  1589. void si_fence_ring_emit(struct radeon_device *rdev,
  1590. struct radeon_fence *fence)
  1591. {
  1592. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1593. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1594. /* flush read cache over gart */
  1595. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1596. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1597. radeon_ring_write(ring, 0);
  1598. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1599. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1600. PACKET3_TC_ACTION_ENA |
  1601. PACKET3_SH_KCACHE_ACTION_ENA |
  1602. PACKET3_SH_ICACHE_ACTION_ENA);
  1603. radeon_ring_write(ring, 0xFFFFFFFF);
  1604. radeon_ring_write(ring, 0);
  1605. radeon_ring_write(ring, 10); /* poll interval */
  1606. /* EVENT_WRITE_EOP - flush caches, send int */
  1607. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1608. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1609. radeon_ring_write(ring, addr & 0xffffffff);
  1610. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  1611. radeon_ring_write(ring, fence->seq);
  1612. radeon_ring_write(ring, 0);
  1613. }
  1614. /*
  1615. * IB stuff
  1616. */
  1617. void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1618. {
  1619. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1620. u32 header;
  1621. if (ib->is_const_ib) {
  1622. /* set switch buffer packet before const IB */
  1623. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1624. radeon_ring_write(ring, 0);
  1625. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1626. } else {
  1627. u32 next_rptr;
  1628. if (ring->rptr_save_reg) {
  1629. next_rptr = ring->wptr + 3 + 4 + 8;
  1630. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1631. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1632. PACKET3_SET_CONFIG_REG_START) >> 2));
  1633. radeon_ring_write(ring, next_rptr);
  1634. } else if (rdev->wb.enabled) {
  1635. next_rptr = ring->wptr + 5 + 4 + 8;
  1636. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1637. radeon_ring_write(ring, (1 << 8));
  1638. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1639. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  1640. radeon_ring_write(ring, next_rptr);
  1641. }
  1642. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1643. }
  1644. radeon_ring_write(ring, header);
  1645. radeon_ring_write(ring,
  1646. #ifdef __BIG_ENDIAN
  1647. (2 << 0) |
  1648. #endif
  1649. (ib->gpu_addr & 0xFFFFFFFC));
  1650. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1651. radeon_ring_write(ring, ib->length_dw |
  1652. (ib->vm ? (ib->vm->id << 24) : 0));
  1653. if (!ib->is_const_ib) {
  1654. /* flush read cache over gart for this vmid */
  1655. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1656. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1657. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  1658. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1659. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1660. PACKET3_TC_ACTION_ENA |
  1661. PACKET3_SH_KCACHE_ACTION_ENA |
  1662. PACKET3_SH_ICACHE_ACTION_ENA);
  1663. radeon_ring_write(ring, 0xFFFFFFFF);
  1664. radeon_ring_write(ring, 0);
  1665. radeon_ring_write(ring, 10); /* poll interval */
  1666. }
  1667. }
  1668. /*
  1669. * CP.
  1670. */
  1671. static void si_cp_enable(struct radeon_device *rdev, bool enable)
  1672. {
  1673. if (enable)
  1674. WREG32(CP_ME_CNTL, 0);
  1675. else {
  1676. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1677. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  1678. WREG32(SCRATCH_UMSK, 0);
  1679. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1680. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1681. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1682. }
  1683. udelay(50);
  1684. }
  1685. static int si_cp_load_microcode(struct radeon_device *rdev)
  1686. {
  1687. const __be32 *fw_data;
  1688. int i;
  1689. if (!rdev->me_fw || !rdev->pfp_fw)
  1690. return -EINVAL;
  1691. si_cp_enable(rdev, false);
  1692. /* PFP */
  1693. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1694. WREG32(CP_PFP_UCODE_ADDR, 0);
  1695. for (i = 0; i < SI_PFP_UCODE_SIZE; i++)
  1696. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1697. WREG32(CP_PFP_UCODE_ADDR, 0);
  1698. /* CE */
  1699. fw_data = (const __be32 *)rdev->ce_fw->data;
  1700. WREG32(CP_CE_UCODE_ADDR, 0);
  1701. for (i = 0; i < SI_CE_UCODE_SIZE; i++)
  1702. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  1703. WREG32(CP_CE_UCODE_ADDR, 0);
  1704. /* ME */
  1705. fw_data = (const __be32 *)rdev->me_fw->data;
  1706. WREG32(CP_ME_RAM_WADDR, 0);
  1707. for (i = 0; i < SI_PM4_UCODE_SIZE; i++)
  1708. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1709. WREG32(CP_ME_RAM_WADDR, 0);
  1710. WREG32(CP_PFP_UCODE_ADDR, 0);
  1711. WREG32(CP_CE_UCODE_ADDR, 0);
  1712. WREG32(CP_ME_RAM_WADDR, 0);
  1713. WREG32(CP_ME_RAM_RADDR, 0);
  1714. return 0;
  1715. }
  1716. static int si_cp_start(struct radeon_device *rdev)
  1717. {
  1718. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1719. int r, i;
  1720. r = radeon_ring_lock(rdev, ring, 7 + 4);
  1721. if (r) {
  1722. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1723. return r;
  1724. }
  1725. /* init the CP */
  1726. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1727. radeon_ring_write(ring, 0x1);
  1728. radeon_ring_write(ring, 0x0);
  1729. radeon_ring_write(ring, rdev->config.si.max_hw_contexts - 1);
  1730. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1731. radeon_ring_write(ring, 0);
  1732. radeon_ring_write(ring, 0);
  1733. /* init the CE partitions */
  1734. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1735. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1736. radeon_ring_write(ring, 0xc000);
  1737. radeon_ring_write(ring, 0xe000);
  1738. radeon_ring_unlock_commit(rdev, ring);
  1739. si_cp_enable(rdev, true);
  1740. r = radeon_ring_lock(rdev, ring, si_default_size + 10);
  1741. if (r) {
  1742. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1743. return r;
  1744. }
  1745. /* setup clear context state */
  1746. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1747. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1748. for (i = 0; i < si_default_size; i++)
  1749. radeon_ring_write(ring, si_default_state[i]);
  1750. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1751. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1752. /* set clear context state */
  1753. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1754. radeon_ring_write(ring, 0);
  1755. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1756. radeon_ring_write(ring, 0x00000316);
  1757. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1758. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  1759. radeon_ring_unlock_commit(rdev, ring);
  1760. for (i = RADEON_RING_TYPE_GFX_INDEX; i <= CAYMAN_RING_TYPE_CP2_INDEX; ++i) {
  1761. ring = &rdev->ring[i];
  1762. r = radeon_ring_lock(rdev, ring, 2);
  1763. /* clear the compute context state */
  1764. radeon_ring_write(ring, PACKET3_COMPUTE(PACKET3_CLEAR_STATE, 0));
  1765. radeon_ring_write(ring, 0);
  1766. radeon_ring_unlock_commit(rdev, ring);
  1767. }
  1768. return 0;
  1769. }
  1770. static void si_cp_fini(struct radeon_device *rdev)
  1771. {
  1772. struct radeon_ring *ring;
  1773. si_cp_enable(rdev, false);
  1774. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1775. radeon_ring_fini(rdev, ring);
  1776. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1777. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1778. radeon_ring_fini(rdev, ring);
  1779. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1780. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1781. radeon_ring_fini(rdev, ring);
  1782. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1783. }
  1784. static int si_cp_resume(struct radeon_device *rdev)
  1785. {
  1786. struct radeon_ring *ring;
  1787. u32 tmp;
  1788. u32 rb_bufsz;
  1789. int r;
  1790. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1791. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1792. SOFT_RESET_PA |
  1793. SOFT_RESET_VGT |
  1794. SOFT_RESET_SPI |
  1795. SOFT_RESET_SX));
  1796. RREG32(GRBM_SOFT_RESET);
  1797. mdelay(15);
  1798. WREG32(GRBM_SOFT_RESET, 0);
  1799. RREG32(GRBM_SOFT_RESET);
  1800. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1801. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1802. /* Set the write pointer delay */
  1803. WREG32(CP_RB_WPTR_DELAY, 0);
  1804. WREG32(CP_DEBUG, 0);
  1805. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1806. /* ring 0 - compute and gfx */
  1807. /* Set ring buffer size */
  1808. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1809. rb_bufsz = drm_order(ring->ring_size / 8);
  1810. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1811. #ifdef __BIG_ENDIAN
  1812. tmp |= BUF_SWAP_32BIT;
  1813. #endif
  1814. WREG32(CP_RB0_CNTL, tmp);
  1815. /* Initialize the ring buffer's read and write pointers */
  1816. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1817. ring->wptr = 0;
  1818. WREG32(CP_RB0_WPTR, ring->wptr);
  1819. /* set the wb address whether it's enabled or not */
  1820. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1821. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1822. if (rdev->wb.enabled)
  1823. WREG32(SCRATCH_UMSK, 0xff);
  1824. else {
  1825. tmp |= RB_NO_UPDATE;
  1826. WREG32(SCRATCH_UMSK, 0);
  1827. }
  1828. mdelay(1);
  1829. WREG32(CP_RB0_CNTL, tmp);
  1830. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  1831. ring->rptr = RREG32(CP_RB0_RPTR);
  1832. /* ring1 - compute only */
  1833. /* Set ring buffer size */
  1834. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1835. rb_bufsz = drm_order(ring->ring_size / 8);
  1836. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1837. #ifdef __BIG_ENDIAN
  1838. tmp |= BUF_SWAP_32BIT;
  1839. #endif
  1840. WREG32(CP_RB1_CNTL, tmp);
  1841. /* Initialize the ring buffer's read and write pointers */
  1842. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1843. ring->wptr = 0;
  1844. WREG32(CP_RB1_WPTR, ring->wptr);
  1845. /* set the wb address whether it's enabled or not */
  1846. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  1847. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  1848. mdelay(1);
  1849. WREG32(CP_RB1_CNTL, tmp);
  1850. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  1851. ring->rptr = RREG32(CP_RB1_RPTR);
  1852. /* ring2 - compute only */
  1853. /* Set ring buffer size */
  1854. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1855. rb_bufsz = drm_order(ring->ring_size / 8);
  1856. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1857. #ifdef __BIG_ENDIAN
  1858. tmp |= BUF_SWAP_32BIT;
  1859. #endif
  1860. WREG32(CP_RB2_CNTL, tmp);
  1861. /* Initialize the ring buffer's read and write pointers */
  1862. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1863. ring->wptr = 0;
  1864. WREG32(CP_RB2_WPTR, ring->wptr);
  1865. /* set the wb address whether it's enabled or not */
  1866. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  1867. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  1868. mdelay(1);
  1869. WREG32(CP_RB2_CNTL, tmp);
  1870. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  1871. ring->rptr = RREG32(CP_RB2_RPTR);
  1872. /* start the rings */
  1873. si_cp_start(rdev);
  1874. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1875. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = true;
  1876. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = true;
  1877. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1878. if (r) {
  1879. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1880. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1881. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1882. return r;
  1883. }
  1884. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP1_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  1885. if (r) {
  1886. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1887. }
  1888. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP2_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  1889. if (r) {
  1890. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1891. }
  1892. return 0;
  1893. }
  1894. bool si_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1895. {
  1896. u32 srbm_status;
  1897. u32 grbm_status, grbm_status2;
  1898. u32 grbm_status_se0, grbm_status_se1;
  1899. srbm_status = RREG32(SRBM_STATUS);
  1900. grbm_status = RREG32(GRBM_STATUS);
  1901. grbm_status2 = RREG32(GRBM_STATUS2);
  1902. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  1903. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  1904. if (!(grbm_status & GUI_ACTIVE)) {
  1905. radeon_ring_lockup_update(ring);
  1906. return false;
  1907. }
  1908. /* force CP activities */
  1909. radeon_ring_force_activity(rdev, ring);
  1910. return radeon_ring_test_lockup(rdev, ring);
  1911. }
  1912. static int si_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1913. {
  1914. struct evergreen_mc_save save;
  1915. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1916. u32 tmp;
  1917. int ret = 0;
  1918. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1919. reset_mask &= ~(RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP);
  1920. if (RREG32(DMA_STATUS_REG) & DMA_IDLE)
  1921. reset_mask &= ~RADEON_RESET_DMA;
  1922. if (reset_mask == 0)
  1923. return 0;
  1924. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1925. evergreen_print_gpu_status_regs(rdev);
  1926. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1927. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  1928. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1929. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  1930. r600_set_bios_scratch_engine_hung(rdev, true);
  1931. evergreen_mc_stop(rdev, &save);
  1932. if (evergreen_mc_wait_for_idle(rdev)) {
  1933. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1934. }
  1935. /* Disable CP parsing/prefetching */
  1936. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  1937. if (reset_mask & RADEON_RESET_DMA) {
  1938. /* dma0 */
  1939. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1940. tmp &= ~DMA_RB_ENABLE;
  1941. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  1942. /* dma1 */
  1943. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1944. tmp &= ~DMA_RB_ENABLE;
  1945. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  1946. }
  1947. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP)) {
  1948. grbm_soft_reset = SOFT_RESET_CB |
  1949. SOFT_RESET_DB |
  1950. SOFT_RESET_GDS |
  1951. SOFT_RESET_PA |
  1952. SOFT_RESET_SC |
  1953. SOFT_RESET_BCI |
  1954. SOFT_RESET_SPI |
  1955. SOFT_RESET_SX |
  1956. SOFT_RESET_TC |
  1957. SOFT_RESET_TA |
  1958. SOFT_RESET_VGT |
  1959. SOFT_RESET_IA;
  1960. }
  1961. if (reset_mask & RADEON_RESET_CP) {
  1962. grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
  1963. srbm_soft_reset |= SOFT_RESET_GRBM;
  1964. }
  1965. if (reset_mask & RADEON_RESET_DMA)
  1966. srbm_soft_reset |= SOFT_RESET_DMA | SOFT_RESET_DMA1;
  1967. if (grbm_soft_reset) {
  1968. tmp = RREG32(GRBM_SOFT_RESET);
  1969. tmp |= grbm_soft_reset;
  1970. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  1971. WREG32(GRBM_SOFT_RESET, tmp);
  1972. tmp = RREG32(GRBM_SOFT_RESET);
  1973. udelay(50);
  1974. tmp &= ~grbm_soft_reset;
  1975. WREG32(GRBM_SOFT_RESET, tmp);
  1976. tmp = RREG32(GRBM_SOFT_RESET);
  1977. }
  1978. if (srbm_soft_reset) {
  1979. tmp = RREG32(SRBM_SOFT_RESET);
  1980. tmp |= srbm_soft_reset;
  1981. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1982. WREG32(SRBM_SOFT_RESET, tmp);
  1983. tmp = RREG32(SRBM_SOFT_RESET);
  1984. udelay(50);
  1985. tmp &= ~srbm_soft_reset;
  1986. WREG32(SRBM_SOFT_RESET, tmp);
  1987. tmp = RREG32(SRBM_SOFT_RESET);
  1988. }
  1989. /* Wait a little for things to settle down */
  1990. udelay(50);
  1991. evergreen_mc_resume(rdev, &save);
  1992. udelay(50);
  1993. #if 0
  1994. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP)) {
  1995. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  1996. ret = -EAGAIN;
  1997. }
  1998. if (reset_mask & RADEON_RESET_DMA) {
  1999. if (!(RREG32(DMA_STATUS_REG) & DMA_IDLE))
  2000. ret = -EAGAIN;
  2001. }
  2002. #endif
  2003. if (!ret)
  2004. r600_set_bios_scratch_engine_hung(rdev, false);
  2005. evergreen_print_gpu_status_regs(rdev);
  2006. return 0;
  2007. }
  2008. int si_asic_reset(struct radeon_device *rdev)
  2009. {
  2010. return si_gpu_soft_reset(rdev, (RADEON_RESET_GFX |
  2011. RADEON_RESET_COMPUTE |
  2012. RADEON_RESET_DMA |
  2013. RADEON_RESET_CP));
  2014. }
  2015. /* MC */
  2016. static void si_mc_program(struct radeon_device *rdev)
  2017. {
  2018. struct evergreen_mc_save save;
  2019. u32 tmp;
  2020. int i, j;
  2021. /* Initialize HDP */
  2022. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2023. WREG32((0x2c14 + j), 0x00000000);
  2024. WREG32((0x2c18 + j), 0x00000000);
  2025. WREG32((0x2c1c + j), 0x00000000);
  2026. WREG32((0x2c20 + j), 0x00000000);
  2027. WREG32((0x2c24 + j), 0x00000000);
  2028. }
  2029. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  2030. evergreen_mc_stop(rdev, &save);
  2031. if (radeon_mc_wait_for_idle(rdev)) {
  2032. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2033. }
  2034. /* Lockout access through VGA aperture*/
  2035. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  2036. /* Update configuration */
  2037. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  2038. rdev->mc.vram_start >> 12);
  2039. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  2040. rdev->mc.vram_end >> 12);
  2041. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  2042. rdev->vram_scratch.gpu_addr >> 12);
  2043. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  2044. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  2045. WREG32(MC_VM_FB_LOCATION, tmp);
  2046. /* XXX double check these! */
  2047. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  2048. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  2049. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  2050. WREG32(MC_VM_AGP_BASE, 0);
  2051. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  2052. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  2053. if (radeon_mc_wait_for_idle(rdev)) {
  2054. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2055. }
  2056. evergreen_mc_resume(rdev, &save);
  2057. /* we need to own VRAM, so turn off the VGA renderer here
  2058. * to stop it overwriting our objects */
  2059. rv515_vga_render_disable(rdev);
  2060. }
  2061. /* SI MC address space is 40 bits */
  2062. static void si_vram_location(struct radeon_device *rdev,
  2063. struct radeon_mc *mc, u64 base)
  2064. {
  2065. mc->vram_start = base;
  2066. if (mc->mc_vram_size > (0xFFFFFFFFFFULL - base + 1)) {
  2067. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  2068. mc->real_vram_size = mc->aper_size;
  2069. mc->mc_vram_size = mc->aper_size;
  2070. }
  2071. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  2072. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  2073. mc->mc_vram_size >> 20, mc->vram_start,
  2074. mc->vram_end, mc->real_vram_size >> 20);
  2075. }
  2076. static void si_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  2077. {
  2078. u64 size_af, size_bf;
  2079. size_af = ((0xFFFFFFFFFFULL - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  2080. size_bf = mc->vram_start & ~mc->gtt_base_align;
  2081. if (size_bf > size_af) {
  2082. if (mc->gtt_size > size_bf) {
  2083. dev_warn(rdev->dev, "limiting GTT\n");
  2084. mc->gtt_size = size_bf;
  2085. }
  2086. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  2087. } else {
  2088. if (mc->gtt_size > size_af) {
  2089. dev_warn(rdev->dev, "limiting GTT\n");
  2090. mc->gtt_size = size_af;
  2091. }
  2092. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  2093. }
  2094. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  2095. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  2096. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  2097. }
  2098. static void si_vram_gtt_location(struct radeon_device *rdev,
  2099. struct radeon_mc *mc)
  2100. {
  2101. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  2102. /* leave room for at least 1024M GTT */
  2103. dev_warn(rdev->dev, "limiting VRAM\n");
  2104. mc->real_vram_size = 0xFFC0000000ULL;
  2105. mc->mc_vram_size = 0xFFC0000000ULL;
  2106. }
  2107. si_vram_location(rdev, &rdev->mc, 0);
  2108. rdev->mc.gtt_base_align = 0;
  2109. si_gtt_location(rdev, mc);
  2110. }
  2111. static int si_mc_init(struct radeon_device *rdev)
  2112. {
  2113. u32 tmp;
  2114. int chansize, numchan;
  2115. /* Get VRAM informations */
  2116. rdev->mc.vram_is_ddr = true;
  2117. tmp = RREG32(MC_ARB_RAMCFG);
  2118. if (tmp & CHANSIZE_OVERRIDE) {
  2119. chansize = 16;
  2120. } else if (tmp & CHANSIZE_MASK) {
  2121. chansize = 64;
  2122. } else {
  2123. chansize = 32;
  2124. }
  2125. tmp = RREG32(MC_SHARED_CHMAP);
  2126. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2127. case 0:
  2128. default:
  2129. numchan = 1;
  2130. break;
  2131. case 1:
  2132. numchan = 2;
  2133. break;
  2134. case 2:
  2135. numchan = 4;
  2136. break;
  2137. case 3:
  2138. numchan = 8;
  2139. break;
  2140. case 4:
  2141. numchan = 3;
  2142. break;
  2143. case 5:
  2144. numchan = 6;
  2145. break;
  2146. case 6:
  2147. numchan = 10;
  2148. break;
  2149. case 7:
  2150. numchan = 12;
  2151. break;
  2152. case 8:
  2153. numchan = 16;
  2154. break;
  2155. }
  2156. rdev->mc.vram_width = numchan * chansize;
  2157. /* Could aper size report 0 ? */
  2158. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2159. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2160. /* size in MB on si */
  2161. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2162. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2163. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2164. si_vram_gtt_location(rdev, &rdev->mc);
  2165. radeon_update_bandwidth_info(rdev);
  2166. return 0;
  2167. }
  2168. /*
  2169. * GART
  2170. */
  2171. void si_pcie_gart_tlb_flush(struct radeon_device *rdev)
  2172. {
  2173. /* flush hdp cache */
  2174. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2175. /* bits 0-15 are the VM contexts0-15 */
  2176. WREG32(VM_INVALIDATE_REQUEST, 1);
  2177. }
  2178. static int si_pcie_gart_enable(struct radeon_device *rdev)
  2179. {
  2180. int r, i;
  2181. if (rdev->gart.robj == NULL) {
  2182. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  2183. return -EINVAL;
  2184. }
  2185. r = radeon_gart_table_vram_pin(rdev);
  2186. if (r)
  2187. return r;
  2188. radeon_gart_restore(rdev);
  2189. /* Setup TLB control */
  2190. WREG32(MC_VM_MX_L1_TLB_CNTL,
  2191. (0xA << 7) |
  2192. ENABLE_L1_TLB |
  2193. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2194. ENABLE_ADVANCED_DRIVER_MODEL |
  2195. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2196. /* Setup L2 cache */
  2197. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  2198. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2199. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2200. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2201. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2202. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  2203. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2204. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2205. /* setup context0 */
  2206. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  2207. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  2208. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  2209. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  2210. (u32)(rdev->dummy_page.addr >> 12));
  2211. WREG32(VM_CONTEXT0_CNTL2, 0);
  2212. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  2213. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  2214. WREG32(0x15D4, 0);
  2215. WREG32(0x15D8, 0);
  2216. WREG32(0x15DC, 0);
  2217. /* empty context1-15 */
  2218. /* set vm size, must be a multiple of 4 */
  2219. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  2220. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  2221. /* Assign the pt base to something valid for now; the pts used for
  2222. * the VMs are determined by the application and setup and assigned
  2223. * on the fly in the vm part of radeon_gart.c
  2224. */
  2225. for (i = 1; i < 16; i++) {
  2226. if (i < 8)
  2227. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  2228. rdev->gart.table_addr >> 12);
  2229. else
  2230. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  2231. rdev->gart.table_addr >> 12);
  2232. }
  2233. /* enable context1-15 */
  2234. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  2235. (u32)(rdev->dummy_page.addr >> 12));
  2236. WREG32(VM_CONTEXT1_CNTL2, 4);
  2237. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  2238. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2239. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  2240. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2241. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  2242. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2243. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  2244. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2245. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  2246. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2247. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  2248. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2249. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  2250. si_pcie_gart_tlb_flush(rdev);
  2251. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  2252. (unsigned)(rdev->mc.gtt_size >> 20),
  2253. (unsigned long long)rdev->gart.table_addr);
  2254. rdev->gart.ready = true;
  2255. return 0;
  2256. }
  2257. static void si_pcie_gart_disable(struct radeon_device *rdev)
  2258. {
  2259. /* Disable all tables */
  2260. WREG32(VM_CONTEXT0_CNTL, 0);
  2261. WREG32(VM_CONTEXT1_CNTL, 0);
  2262. /* Setup TLB control */
  2263. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2264. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2265. /* Setup L2 cache */
  2266. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2267. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2268. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2269. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2270. WREG32(VM_L2_CNTL2, 0);
  2271. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2272. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2273. radeon_gart_table_vram_unpin(rdev);
  2274. }
  2275. static void si_pcie_gart_fini(struct radeon_device *rdev)
  2276. {
  2277. si_pcie_gart_disable(rdev);
  2278. radeon_gart_table_vram_free(rdev);
  2279. radeon_gart_fini(rdev);
  2280. }
  2281. /* vm parser */
  2282. static bool si_vm_reg_valid(u32 reg)
  2283. {
  2284. /* context regs are fine */
  2285. if (reg >= 0x28000)
  2286. return true;
  2287. /* check config regs */
  2288. switch (reg) {
  2289. case GRBM_GFX_INDEX:
  2290. case CP_STRMOUT_CNTL:
  2291. case VGT_VTX_VECT_EJECT_REG:
  2292. case VGT_CACHE_INVALIDATION:
  2293. case VGT_ESGS_RING_SIZE:
  2294. case VGT_GSVS_RING_SIZE:
  2295. case VGT_GS_VERTEX_REUSE:
  2296. case VGT_PRIMITIVE_TYPE:
  2297. case VGT_INDEX_TYPE:
  2298. case VGT_NUM_INDICES:
  2299. case VGT_NUM_INSTANCES:
  2300. case VGT_TF_RING_SIZE:
  2301. case VGT_HS_OFFCHIP_PARAM:
  2302. case VGT_TF_MEMORY_BASE:
  2303. case PA_CL_ENHANCE:
  2304. case PA_SU_LINE_STIPPLE_VALUE:
  2305. case PA_SC_LINE_STIPPLE_STATE:
  2306. case PA_SC_ENHANCE:
  2307. case SQC_CACHES:
  2308. case SPI_STATIC_THREAD_MGMT_1:
  2309. case SPI_STATIC_THREAD_MGMT_2:
  2310. case SPI_STATIC_THREAD_MGMT_3:
  2311. case SPI_PS_MAX_WAVE_ID:
  2312. case SPI_CONFIG_CNTL:
  2313. case SPI_CONFIG_CNTL_1:
  2314. case TA_CNTL_AUX:
  2315. return true;
  2316. default:
  2317. DRM_ERROR("Invalid register 0x%x in CS\n", reg);
  2318. return false;
  2319. }
  2320. }
  2321. static int si_vm_packet3_ce_check(struct radeon_device *rdev,
  2322. u32 *ib, struct radeon_cs_packet *pkt)
  2323. {
  2324. switch (pkt->opcode) {
  2325. case PACKET3_NOP:
  2326. case PACKET3_SET_BASE:
  2327. case PACKET3_SET_CE_DE_COUNTERS:
  2328. case PACKET3_LOAD_CONST_RAM:
  2329. case PACKET3_WRITE_CONST_RAM:
  2330. case PACKET3_WRITE_CONST_RAM_OFFSET:
  2331. case PACKET3_DUMP_CONST_RAM:
  2332. case PACKET3_INCREMENT_CE_COUNTER:
  2333. case PACKET3_WAIT_ON_DE_COUNTER:
  2334. case PACKET3_CE_WRITE:
  2335. break;
  2336. default:
  2337. DRM_ERROR("Invalid CE packet3: 0x%x\n", pkt->opcode);
  2338. return -EINVAL;
  2339. }
  2340. return 0;
  2341. }
  2342. static int si_vm_packet3_gfx_check(struct radeon_device *rdev,
  2343. u32 *ib, struct radeon_cs_packet *pkt)
  2344. {
  2345. u32 idx = pkt->idx + 1;
  2346. u32 idx_value = ib[idx];
  2347. u32 start_reg, end_reg, reg, i;
  2348. u32 command, info;
  2349. switch (pkt->opcode) {
  2350. case PACKET3_NOP:
  2351. case PACKET3_SET_BASE:
  2352. case PACKET3_CLEAR_STATE:
  2353. case PACKET3_INDEX_BUFFER_SIZE:
  2354. case PACKET3_DISPATCH_DIRECT:
  2355. case PACKET3_DISPATCH_INDIRECT:
  2356. case PACKET3_ALLOC_GDS:
  2357. case PACKET3_WRITE_GDS_RAM:
  2358. case PACKET3_ATOMIC_GDS:
  2359. case PACKET3_ATOMIC:
  2360. case PACKET3_OCCLUSION_QUERY:
  2361. case PACKET3_SET_PREDICATION:
  2362. case PACKET3_COND_EXEC:
  2363. case PACKET3_PRED_EXEC:
  2364. case PACKET3_DRAW_INDIRECT:
  2365. case PACKET3_DRAW_INDEX_INDIRECT:
  2366. case PACKET3_INDEX_BASE:
  2367. case PACKET3_DRAW_INDEX_2:
  2368. case PACKET3_CONTEXT_CONTROL:
  2369. case PACKET3_INDEX_TYPE:
  2370. case PACKET3_DRAW_INDIRECT_MULTI:
  2371. case PACKET3_DRAW_INDEX_AUTO:
  2372. case PACKET3_DRAW_INDEX_IMMD:
  2373. case PACKET3_NUM_INSTANCES:
  2374. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  2375. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2376. case PACKET3_DRAW_INDEX_OFFSET_2:
  2377. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  2378. case PACKET3_DRAW_INDEX_INDIRECT_MULTI:
  2379. case PACKET3_MPEG_INDEX:
  2380. case PACKET3_WAIT_REG_MEM:
  2381. case PACKET3_MEM_WRITE:
  2382. case PACKET3_PFP_SYNC_ME:
  2383. case PACKET3_SURFACE_SYNC:
  2384. case PACKET3_EVENT_WRITE:
  2385. case PACKET3_EVENT_WRITE_EOP:
  2386. case PACKET3_EVENT_WRITE_EOS:
  2387. case PACKET3_SET_CONTEXT_REG:
  2388. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2389. case PACKET3_SET_SH_REG:
  2390. case PACKET3_SET_SH_REG_OFFSET:
  2391. case PACKET3_INCREMENT_DE_COUNTER:
  2392. case PACKET3_WAIT_ON_CE_COUNTER:
  2393. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2394. case PACKET3_ME_WRITE:
  2395. break;
  2396. case PACKET3_COPY_DATA:
  2397. if ((idx_value & 0xf00) == 0) {
  2398. reg = ib[idx + 3] * 4;
  2399. if (!si_vm_reg_valid(reg))
  2400. return -EINVAL;
  2401. }
  2402. break;
  2403. case PACKET3_WRITE_DATA:
  2404. if ((idx_value & 0xf00) == 0) {
  2405. start_reg = ib[idx + 1] * 4;
  2406. if (idx_value & 0x10000) {
  2407. if (!si_vm_reg_valid(start_reg))
  2408. return -EINVAL;
  2409. } else {
  2410. for (i = 0; i < (pkt->count - 2); i++) {
  2411. reg = start_reg + (4 * i);
  2412. if (!si_vm_reg_valid(reg))
  2413. return -EINVAL;
  2414. }
  2415. }
  2416. }
  2417. break;
  2418. case PACKET3_COND_WRITE:
  2419. if (idx_value & 0x100) {
  2420. reg = ib[idx + 5] * 4;
  2421. if (!si_vm_reg_valid(reg))
  2422. return -EINVAL;
  2423. }
  2424. break;
  2425. case PACKET3_COPY_DW:
  2426. if (idx_value & 0x2) {
  2427. reg = ib[idx + 3] * 4;
  2428. if (!si_vm_reg_valid(reg))
  2429. return -EINVAL;
  2430. }
  2431. break;
  2432. case PACKET3_SET_CONFIG_REG:
  2433. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2434. end_reg = 4 * pkt->count + start_reg - 4;
  2435. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2436. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2437. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2438. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2439. return -EINVAL;
  2440. }
  2441. for (i = 0; i < pkt->count; i++) {
  2442. reg = start_reg + (4 * i);
  2443. if (!si_vm_reg_valid(reg))
  2444. return -EINVAL;
  2445. }
  2446. break;
  2447. case PACKET3_CP_DMA:
  2448. command = ib[idx + 4];
  2449. info = ib[idx + 1];
  2450. if (command & PACKET3_CP_DMA_CMD_SAS) {
  2451. /* src address space is register */
  2452. if (((info & 0x60000000) >> 29) == 0) {
  2453. start_reg = idx_value << 2;
  2454. if (command & PACKET3_CP_DMA_CMD_SAIC) {
  2455. reg = start_reg;
  2456. if (!si_vm_reg_valid(reg)) {
  2457. DRM_ERROR("CP DMA Bad SRC register\n");
  2458. return -EINVAL;
  2459. }
  2460. } else {
  2461. for (i = 0; i < (command & 0x1fffff); i++) {
  2462. reg = start_reg + (4 * i);
  2463. if (!si_vm_reg_valid(reg)) {
  2464. DRM_ERROR("CP DMA Bad SRC register\n");
  2465. return -EINVAL;
  2466. }
  2467. }
  2468. }
  2469. }
  2470. }
  2471. if (command & PACKET3_CP_DMA_CMD_DAS) {
  2472. /* dst address space is register */
  2473. if (((info & 0x00300000) >> 20) == 0) {
  2474. start_reg = ib[idx + 2];
  2475. if (command & PACKET3_CP_DMA_CMD_DAIC) {
  2476. reg = start_reg;
  2477. if (!si_vm_reg_valid(reg)) {
  2478. DRM_ERROR("CP DMA Bad DST register\n");
  2479. return -EINVAL;
  2480. }
  2481. } else {
  2482. for (i = 0; i < (command & 0x1fffff); i++) {
  2483. reg = start_reg + (4 * i);
  2484. if (!si_vm_reg_valid(reg)) {
  2485. DRM_ERROR("CP DMA Bad DST register\n");
  2486. return -EINVAL;
  2487. }
  2488. }
  2489. }
  2490. }
  2491. }
  2492. break;
  2493. default:
  2494. DRM_ERROR("Invalid GFX packet3: 0x%x\n", pkt->opcode);
  2495. return -EINVAL;
  2496. }
  2497. return 0;
  2498. }
  2499. static int si_vm_packet3_compute_check(struct radeon_device *rdev,
  2500. u32 *ib, struct radeon_cs_packet *pkt)
  2501. {
  2502. u32 idx = pkt->idx + 1;
  2503. u32 idx_value = ib[idx];
  2504. u32 start_reg, reg, i;
  2505. switch (pkt->opcode) {
  2506. case PACKET3_NOP:
  2507. case PACKET3_SET_BASE:
  2508. case PACKET3_CLEAR_STATE:
  2509. case PACKET3_DISPATCH_DIRECT:
  2510. case PACKET3_DISPATCH_INDIRECT:
  2511. case PACKET3_ALLOC_GDS:
  2512. case PACKET3_WRITE_GDS_RAM:
  2513. case PACKET3_ATOMIC_GDS:
  2514. case PACKET3_ATOMIC:
  2515. case PACKET3_OCCLUSION_QUERY:
  2516. case PACKET3_SET_PREDICATION:
  2517. case PACKET3_COND_EXEC:
  2518. case PACKET3_PRED_EXEC:
  2519. case PACKET3_CONTEXT_CONTROL:
  2520. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2521. case PACKET3_WAIT_REG_MEM:
  2522. case PACKET3_MEM_WRITE:
  2523. case PACKET3_PFP_SYNC_ME:
  2524. case PACKET3_SURFACE_SYNC:
  2525. case PACKET3_EVENT_WRITE:
  2526. case PACKET3_EVENT_WRITE_EOP:
  2527. case PACKET3_EVENT_WRITE_EOS:
  2528. case PACKET3_SET_CONTEXT_REG:
  2529. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2530. case PACKET3_SET_SH_REG:
  2531. case PACKET3_SET_SH_REG_OFFSET:
  2532. case PACKET3_INCREMENT_DE_COUNTER:
  2533. case PACKET3_WAIT_ON_CE_COUNTER:
  2534. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2535. case PACKET3_ME_WRITE:
  2536. break;
  2537. case PACKET3_COPY_DATA:
  2538. if ((idx_value & 0xf00) == 0) {
  2539. reg = ib[idx + 3] * 4;
  2540. if (!si_vm_reg_valid(reg))
  2541. return -EINVAL;
  2542. }
  2543. break;
  2544. case PACKET3_WRITE_DATA:
  2545. if ((idx_value & 0xf00) == 0) {
  2546. start_reg = ib[idx + 1] * 4;
  2547. if (idx_value & 0x10000) {
  2548. if (!si_vm_reg_valid(start_reg))
  2549. return -EINVAL;
  2550. } else {
  2551. for (i = 0; i < (pkt->count - 2); i++) {
  2552. reg = start_reg + (4 * i);
  2553. if (!si_vm_reg_valid(reg))
  2554. return -EINVAL;
  2555. }
  2556. }
  2557. }
  2558. break;
  2559. case PACKET3_COND_WRITE:
  2560. if (idx_value & 0x100) {
  2561. reg = ib[idx + 5] * 4;
  2562. if (!si_vm_reg_valid(reg))
  2563. return -EINVAL;
  2564. }
  2565. break;
  2566. case PACKET3_COPY_DW:
  2567. if (idx_value & 0x2) {
  2568. reg = ib[idx + 3] * 4;
  2569. if (!si_vm_reg_valid(reg))
  2570. return -EINVAL;
  2571. }
  2572. break;
  2573. default:
  2574. DRM_ERROR("Invalid Compute packet3: 0x%x\n", pkt->opcode);
  2575. return -EINVAL;
  2576. }
  2577. return 0;
  2578. }
  2579. int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  2580. {
  2581. int ret = 0;
  2582. u32 idx = 0;
  2583. struct radeon_cs_packet pkt;
  2584. do {
  2585. pkt.idx = idx;
  2586. pkt.type = RADEON_CP_PACKET_GET_TYPE(ib->ptr[idx]);
  2587. pkt.count = RADEON_CP_PACKET_GET_COUNT(ib->ptr[idx]);
  2588. pkt.one_reg_wr = 0;
  2589. switch (pkt.type) {
  2590. case RADEON_PACKET_TYPE0:
  2591. dev_err(rdev->dev, "Packet0 not allowed!\n");
  2592. ret = -EINVAL;
  2593. break;
  2594. case RADEON_PACKET_TYPE2:
  2595. idx += 1;
  2596. break;
  2597. case RADEON_PACKET_TYPE3:
  2598. pkt.opcode = RADEON_CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  2599. if (ib->is_const_ib)
  2600. ret = si_vm_packet3_ce_check(rdev, ib->ptr, &pkt);
  2601. else {
  2602. switch (ib->ring) {
  2603. case RADEON_RING_TYPE_GFX_INDEX:
  2604. ret = si_vm_packet3_gfx_check(rdev, ib->ptr, &pkt);
  2605. break;
  2606. case CAYMAN_RING_TYPE_CP1_INDEX:
  2607. case CAYMAN_RING_TYPE_CP2_INDEX:
  2608. ret = si_vm_packet3_compute_check(rdev, ib->ptr, &pkt);
  2609. break;
  2610. default:
  2611. dev_err(rdev->dev, "Non-PM4 ring %d !\n", ib->ring);
  2612. ret = -EINVAL;
  2613. break;
  2614. }
  2615. }
  2616. idx += pkt.count + 2;
  2617. break;
  2618. default:
  2619. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  2620. ret = -EINVAL;
  2621. break;
  2622. }
  2623. if (ret)
  2624. break;
  2625. } while (idx < ib->length_dw);
  2626. return ret;
  2627. }
  2628. /*
  2629. * vm
  2630. */
  2631. int si_vm_init(struct radeon_device *rdev)
  2632. {
  2633. /* number of VMs */
  2634. rdev->vm_manager.nvm = 16;
  2635. /* base offset of vram pages */
  2636. rdev->vm_manager.vram_base_offset = 0;
  2637. return 0;
  2638. }
  2639. void si_vm_fini(struct radeon_device *rdev)
  2640. {
  2641. }
  2642. /**
  2643. * si_vm_set_page - update the page tables using the CP
  2644. *
  2645. * @rdev: radeon_device pointer
  2646. * @pe: addr of the page entry
  2647. * @addr: dst addr to write into pe
  2648. * @count: number of page entries to update
  2649. * @incr: increase next addr by incr bytes
  2650. * @flags: access flags
  2651. *
  2652. * Update the page tables using the CP (cayman-si).
  2653. */
  2654. void si_vm_set_page(struct radeon_device *rdev, uint64_t pe,
  2655. uint64_t addr, unsigned count,
  2656. uint32_t incr, uint32_t flags)
  2657. {
  2658. struct radeon_ring *ring = &rdev->ring[rdev->asic->vm.pt_ring_index];
  2659. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  2660. uint64_t value;
  2661. unsigned ndw;
  2662. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  2663. while (count) {
  2664. ndw = 2 + count * 2;
  2665. if (ndw > 0x3FFE)
  2666. ndw = 0x3FFE;
  2667. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, ndw));
  2668. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2669. WRITE_DATA_DST_SEL(1)));
  2670. radeon_ring_write(ring, pe);
  2671. radeon_ring_write(ring, upper_32_bits(pe));
  2672. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  2673. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2674. value = radeon_vm_map_gart(rdev, addr);
  2675. value &= 0xFFFFFFFFFFFFF000ULL;
  2676. } else if (flags & RADEON_VM_PAGE_VALID) {
  2677. value = addr;
  2678. } else {
  2679. value = 0;
  2680. }
  2681. addr += incr;
  2682. value |= r600_flags;
  2683. radeon_ring_write(ring, value);
  2684. radeon_ring_write(ring, upper_32_bits(value));
  2685. }
  2686. }
  2687. } else {
  2688. /* DMA */
  2689. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2690. while (count) {
  2691. ndw = count * 2;
  2692. if (ndw > 0xFFFFE)
  2693. ndw = 0xFFFFE;
  2694. /* for non-physically contiguous pages (system) */
  2695. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, ndw));
  2696. radeon_ring_write(ring, pe);
  2697. radeon_ring_write(ring, upper_32_bits(pe) & 0xff);
  2698. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  2699. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2700. value = radeon_vm_map_gart(rdev, addr);
  2701. value &= 0xFFFFFFFFFFFFF000ULL;
  2702. } else if (flags & RADEON_VM_PAGE_VALID) {
  2703. value = addr;
  2704. } else {
  2705. value = 0;
  2706. }
  2707. addr += incr;
  2708. value |= r600_flags;
  2709. radeon_ring_write(ring, value);
  2710. radeon_ring_write(ring, upper_32_bits(value));
  2711. }
  2712. }
  2713. } else {
  2714. while (count) {
  2715. ndw = count * 2;
  2716. if (ndw > 0xFFFFE)
  2717. ndw = 0xFFFFE;
  2718. if (flags & RADEON_VM_PAGE_VALID)
  2719. value = addr;
  2720. else
  2721. value = 0;
  2722. /* for physically contiguous pages (vram) */
  2723. radeon_ring_write(ring, DMA_PTE_PDE_PACKET(ndw));
  2724. radeon_ring_write(ring, pe); /* dst addr */
  2725. radeon_ring_write(ring, upper_32_bits(pe) & 0xff);
  2726. radeon_ring_write(ring, r600_flags); /* mask */
  2727. radeon_ring_write(ring, 0);
  2728. radeon_ring_write(ring, value); /* value */
  2729. radeon_ring_write(ring, upper_32_bits(value));
  2730. radeon_ring_write(ring, incr); /* increment size */
  2731. radeon_ring_write(ring, 0);
  2732. pe += ndw * 4;
  2733. addr += (ndw / 2) * incr;
  2734. count -= ndw / 2;
  2735. }
  2736. }
  2737. }
  2738. }
  2739. void si_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2740. {
  2741. struct radeon_ring *ring = &rdev->ring[ridx];
  2742. if (vm == NULL)
  2743. return;
  2744. /* write new base address */
  2745. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2746. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2747. WRITE_DATA_DST_SEL(0)));
  2748. if (vm->id < 8) {
  2749. radeon_ring_write(ring,
  2750. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  2751. } else {
  2752. radeon_ring_write(ring,
  2753. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  2754. }
  2755. radeon_ring_write(ring, 0);
  2756. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2757. /* flush hdp cache */
  2758. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2759. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2760. WRITE_DATA_DST_SEL(0)));
  2761. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2762. radeon_ring_write(ring, 0);
  2763. radeon_ring_write(ring, 0x1);
  2764. /* bits 0-15 are the VM contexts0-15 */
  2765. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2766. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2767. WRITE_DATA_DST_SEL(0)));
  2768. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  2769. radeon_ring_write(ring, 0);
  2770. radeon_ring_write(ring, 1 << vm->id);
  2771. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2772. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2773. radeon_ring_write(ring, 0x0);
  2774. }
  2775. void si_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2776. {
  2777. struct radeon_ring *ring = &rdev->ring[ridx];
  2778. if (vm == NULL)
  2779. return;
  2780. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2781. if (vm->id < 8) {
  2782. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  2783. } else {
  2784. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2));
  2785. }
  2786. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2787. /* flush hdp cache */
  2788. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2789. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  2790. radeon_ring_write(ring, 1);
  2791. /* bits 0-7 are the VM contexts0-7 */
  2792. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2793. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  2794. radeon_ring_write(ring, 1 << vm->id);
  2795. }
  2796. /*
  2797. * RLC
  2798. */
  2799. void si_rlc_fini(struct radeon_device *rdev)
  2800. {
  2801. int r;
  2802. /* save restore block */
  2803. if (rdev->rlc.save_restore_obj) {
  2804. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  2805. if (unlikely(r != 0))
  2806. dev_warn(rdev->dev, "(%d) reserve RLC sr bo failed\n", r);
  2807. radeon_bo_unpin(rdev->rlc.save_restore_obj);
  2808. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  2809. radeon_bo_unref(&rdev->rlc.save_restore_obj);
  2810. rdev->rlc.save_restore_obj = NULL;
  2811. }
  2812. /* clear state block */
  2813. if (rdev->rlc.clear_state_obj) {
  2814. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  2815. if (unlikely(r != 0))
  2816. dev_warn(rdev->dev, "(%d) reserve RLC c bo failed\n", r);
  2817. radeon_bo_unpin(rdev->rlc.clear_state_obj);
  2818. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  2819. radeon_bo_unref(&rdev->rlc.clear_state_obj);
  2820. rdev->rlc.clear_state_obj = NULL;
  2821. }
  2822. }
  2823. int si_rlc_init(struct radeon_device *rdev)
  2824. {
  2825. int r;
  2826. /* save restore block */
  2827. if (rdev->rlc.save_restore_obj == NULL) {
  2828. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  2829. RADEON_GEM_DOMAIN_VRAM, NULL,
  2830. &rdev->rlc.save_restore_obj);
  2831. if (r) {
  2832. dev_warn(rdev->dev, "(%d) create RLC sr bo failed\n", r);
  2833. return r;
  2834. }
  2835. }
  2836. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  2837. if (unlikely(r != 0)) {
  2838. si_rlc_fini(rdev);
  2839. return r;
  2840. }
  2841. r = radeon_bo_pin(rdev->rlc.save_restore_obj, RADEON_GEM_DOMAIN_VRAM,
  2842. &rdev->rlc.save_restore_gpu_addr);
  2843. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  2844. if (r) {
  2845. dev_warn(rdev->dev, "(%d) pin RLC sr bo failed\n", r);
  2846. si_rlc_fini(rdev);
  2847. return r;
  2848. }
  2849. /* clear state block */
  2850. if (rdev->rlc.clear_state_obj == NULL) {
  2851. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  2852. RADEON_GEM_DOMAIN_VRAM, NULL,
  2853. &rdev->rlc.clear_state_obj);
  2854. if (r) {
  2855. dev_warn(rdev->dev, "(%d) create RLC c bo failed\n", r);
  2856. si_rlc_fini(rdev);
  2857. return r;
  2858. }
  2859. }
  2860. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  2861. if (unlikely(r != 0)) {
  2862. si_rlc_fini(rdev);
  2863. return r;
  2864. }
  2865. r = radeon_bo_pin(rdev->rlc.clear_state_obj, RADEON_GEM_DOMAIN_VRAM,
  2866. &rdev->rlc.clear_state_gpu_addr);
  2867. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  2868. if (r) {
  2869. dev_warn(rdev->dev, "(%d) pin RLC c bo failed\n", r);
  2870. si_rlc_fini(rdev);
  2871. return r;
  2872. }
  2873. return 0;
  2874. }
  2875. static void si_rlc_stop(struct radeon_device *rdev)
  2876. {
  2877. WREG32(RLC_CNTL, 0);
  2878. }
  2879. static void si_rlc_start(struct radeon_device *rdev)
  2880. {
  2881. WREG32(RLC_CNTL, RLC_ENABLE);
  2882. }
  2883. static int si_rlc_resume(struct radeon_device *rdev)
  2884. {
  2885. u32 i;
  2886. const __be32 *fw_data;
  2887. if (!rdev->rlc_fw)
  2888. return -EINVAL;
  2889. si_rlc_stop(rdev);
  2890. WREG32(RLC_RL_BASE, 0);
  2891. WREG32(RLC_RL_SIZE, 0);
  2892. WREG32(RLC_LB_CNTL, 0);
  2893. WREG32(RLC_LB_CNTR_MAX, 0xffffffff);
  2894. WREG32(RLC_LB_CNTR_INIT, 0);
  2895. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  2896. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  2897. WREG32(RLC_MC_CNTL, 0);
  2898. WREG32(RLC_UCODE_CNTL, 0);
  2899. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2900. for (i = 0; i < SI_RLC_UCODE_SIZE; i++) {
  2901. WREG32(RLC_UCODE_ADDR, i);
  2902. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2903. }
  2904. WREG32(RLC_UCODE_ADDR, 0);
  2905. si_rlc_start(rdev);
  2906. return 0;
  2907. }
  2908. static void si_enable_interrupts(struct radeon_device *rdev)
  2909. {
  2910. u32 ih_cntl = RREG32(IH_CNTL);
  2911. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2912. ih_cntl |= ENABLE_INTR;
  2913. ih_rb_cntl |= IH_RB_ENABLE;
  2914. WREG32(IH_CNTL, ih_cntl);
  2915. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2916. rdev->ih.enabled = true;
  2917. }
  2918. static void si_disable_interrupts(struct radeon_device *rdev)
  2919. {
  2920. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2921. u32 ih_cntl = RREG32(IH_CNTL);
  2922. ih_rb_cntl &= ~IH_RB_ENABLE;
  2923. ih_cntl &= ~ENABLE_INTR;
  2924. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2925. WREG32(IH_CNTL, ih_cntl);
  2926. /* set rptr, wptr to 0 */
  2927. WREG32(IH_RB_RPTR, 0);
  2928. WREG32(IH_RB_WPTR, 0);
  2929. rdev->ih.enabled = false;
  2930. rdev->ih.rptr = 0;
  2931. }
  2932. static void si_disable_interrupt_state(struct radeon_device *rdev)
  2933. {
  2934. u32 tmp;
  2935. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2936. WREG32(CP_INT_CNTL_RING1, 0);
  2937. WREG32(CP_INT_CNTL_RING2, 0);
  2938. tmp = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  2939. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, tmp);
  2940. tmp = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  2941. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, tmp);
  2942. WREG32(GRBM_INT_CNTL, 0);
  2943. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2944. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2945. if (rdev->num_crtc >= 4) {
  2946. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2947. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2948. }
  2949. if (rdev->num_crtc >= 6) {
  2950. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2951. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2952. }
  2953. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2954. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2955. if (rdev->num_crtc >= 4) {
  2956. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2957. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2958. }
  2959. if (rdev->num_crtc >= 6) {
  2960. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2961. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2962. }
  2963. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2964. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2965. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2966. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2967. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2968. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2969. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2970. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2971. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2972. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2973. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2974. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2975. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2976. }
  2977. static int si_irq_init(struct radeon_device *rdev)
  2978. {
  2979. int ret = 0;
  2980. int rb_bufsz;
  2981. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2982. /* allocate ring */
  2983. ret = r600_ih_ring_alloc(rdev);
  2984. if (ret)
  2985. return ret;
  2986. /* disable irqs */
  2987. si_disable_interrupts(rdev);
  2988. /* init rlc */
  2989. ret = si_rlc_resume(rdev);
  2990. if (ret) {
  2991. r600_ih_ring_fini(rdev);
  2992. return ret;
  2993. }
  2994. /* setup interrupt control */
  2995. /* set dummy read address to ring address */
  2996. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2997. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2998. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2999. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3000. */
  3001. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3002. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3003. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3004. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3005. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3006. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3007. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3008. IH_WPTR_OVERFLOW_CLEAR |
  3009. (rb_bufsz << 1));
  3010. if (rdev->wb.enabled)
  3011. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3012. /* set the writeback address whether it's enabled or not */
  3013. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3014. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3015. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3016. /* set rptr, wptr to 0 */
  3017. WREG32(IH_RB_RPTR, 0);
  3018. WREG32(IH_RB_WPTR, 0);
  3019. /* Default settings for IH_CNTL (disabled at first) */
  3020. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  3021. /* RPTR_REARM only works if msi's are enabled */
  3022. if (rdev->msi_enabled)
  3023. ih_cntl |= RPTR_REARM;
  3024. WREG32(IH_CNTL, ih_cntl);
  3025. /* force the active interrupt state to all disabled */
  3026. si_disable_interrupt_state(rdev);
  3027. pci_set_master(rdev->pdev);
  3028. /* enable irqs */
  3029. si_enable_interrupts(rdev);
  3030. return ret;
  3031. }
  3032. int si_irq_set(struct radeon_device *rdev)
  3033. {
  3034. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3035. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  3036. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  3037. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  3038. u32 grbm_int_cntl = 0;
  3039. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  3040. u32 dma_cntl, dma_cntl1;
  3041. if (!rdev->irq.installed) {
  3042. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3043. return -EINVAL;
  3044. }
  3045. /* don't enable anything if the ih is disabled */
  3046. if (!rdev->ih.enabled) {
  3047. si_disable_interrupts(rdev);
  3048. /* force the active interrupt state to all disabled */
  3049. si_disable_interrupt_state(rdev);
  3050. return 0;
  3051. }
  3052. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3053. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3054. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3055. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3056. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3057. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3058. dma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3059. dma_cntl1 = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3060. /* enable CP interrupts on all rings */
  3061. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3062. DRM_DEBUG("si_irq_set: sw int gfx\n");
  3063. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3064. }
  3065. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  3066. DRM_DEBUG("si_irq_set: sw int cp1\n");
  3067. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  3068. }
  3069. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  3070. DRM_DEBUG("si_irq_set: sw int cp2\n");
  3071. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  3072. }
  3073. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3074. DRM_DEBUG("si_irq_set: sw int dma\n");
  3075. dma_cntl |= TRAP_ENABLE;
  3076. }
  3077. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  3078. DRM_DEBUG("si_irq_set: sw int dma1\n");
  3079. dma_cntl1 |= TRAP_ENABLE;
  3080. }
  3081. if (rdev->irq.crtc_vblank_int[0] ||
  3082. atomic_read(&rdev->irq.pflip[0])) {
  3083. DRM_DEBUG("si_irq_set: vblank 0\n");
  3084. crtc1 |= VBLANK_INT_MASK;
  3085. }
  3086. if (rdev->irq.crtc_vblank_int[1] ||
  3087. atomic_read(&rdev->irq.pflip[1])) {
  3088. DRM_DEBUG("si_irq_set: vblank 1\n");
  3089. crtc2 |= VBLANK_INT_MASK;
  3090. }
  3091. if (rdev->irq.crtc_vblank_int[2] ||
  3092. atomic_read(&rdev->irq.pflip[2])) {
  3093. DRM_DEBUG("si_irq_set: vblank 2\n");
  3094. crtc3 |= VBLANK_INT_MASK;
  3095. }
  3096. if (rdev->irq.crtc_vblank_int[3] ||
  3097. atomic_read(&rdev->irq.pflip[3])) {
  3098. DRM_DEBUG("si_irq_set: vblank 3\n");
  3099. crtc4 |= VBLANK_INT_MASK;
  3100. }
  3101. if (rdev->irq.crtc_vblank_int[4] ||
  3102. atomic_read(&rdev->irq.pflip[4])) {
  3103. DRM_DEBUG("si_irq_set: vblank 4\n");
  3104. crtc5 |= VBLANK_INT_MASK;
  3105. }
  3106. if (rdev->irq.crtc_vblank_int[5] ||
  3107. atomic_read(&rdev->irq.pflip[5])) {
  3108. DRM_DEBUG("si_irq_set: vblank 5\n");
  3109. crtc6 |= VBLANK_INT_MASK;
  3110. }
  3111. if (rdev->irq.hpd[0]) {
  3112. DRM_DEBUG("si_irq_set: hpd 1\n");
  3113. hpd1 |= DC_HPDx_INT_EN;
  3114. }
  3115. if (rdev->irq.hpd[1]) {
  3116. DRM_DEBUG("si_irq_set: hpd 2\n");
  3117. hpd2 |= DC_HPDx_INT_EN;
  3118. }
  3119. if (rdev->irq.hpd[2]) {
  3120. DRM_DEBUG("si_irq_set: hpd 3\n");
  3121. hpd3 |= DC_HPDx_INT_EN;
  3122. }
  3123. if (rdev->irq.hpd[3]) {
  3124. DRM_DEBUG("si_irq_set: hpd 4\n");
  3125. hpd4 |= DC_HPDx_INT_EN;
  3126. }
  3127. if (rdev->irq.hpd[4]) {
  3128. DRM_DEBUG("si_irq_set: hpd 5\n");
  3129. hpd5 |= DC_HPDx_INT_EN;
  3130. }
  3131. if (rdev->irq.hpd[5]) {
  3132. DRM_DEBUG("si_irq_set: hpd 6\n");
  3133. hpd6 |= DC_HPDx_INT_EN;
  3134. }
  3135. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  3136. WREG32(CP_INT_CNTL_RING1, cp_int_cntl1);
  3137. WREG32(CP_INT_CNTL_RING2, cp_int_cntl2);
  3138. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, dma_cntl);
  3139. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, dma_cntl1);
  3140. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3141. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  3142. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  3143. if (rdev->num_crtc >= 4) {
  3144. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  3145. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  3146. }
  3147. if (rdev->num_crtc >= 6) {
  3148. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  3149. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  3150. }
  3151. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  3152. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  3153. if (rdev->num_crtc >= 4) {
  3154. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  3155. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  3156. }
  3157. if (rdev->num_crtc >= 6) {
  3158. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  3159. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  3160. }
  3161. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3162. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3163. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3164. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3165. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3166. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3167. return 0;
  3168. }
  3169. static inline void si_irq_ack(struct radeon_device *rdev)
  3170. {
  3171. u32 tmp;
  3172. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3173. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3174. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  3175. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  3176. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  3177. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  3178. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  3179. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  3180. if (rdev->num_crtc >= 4) {
  3181. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  3182. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  3183. }
  3184. if (rdev->num_crtc >= 6) {
  3185. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  3186. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  3187. }
  3188. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  3189. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3190. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  3191. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3192. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  3193. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  3194. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  3195. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  3196. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  3197. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  3198. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  3199. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  3200. if (rdev->num_crtc >= 4) {
  3201. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  3202. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3203. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  3204. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3205. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  3206. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  3207. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  3208. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  3209. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  3210. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  3211. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  3212. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  3213. }
  3214. if (rdev->num_crtc >= 6) {
  3215. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  3216. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3217. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  3218. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3219. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  3220. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  3221. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  3222. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  3223. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  3224. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  3225. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  3226. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  3227. }
  3228. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3229. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3230. tmp |= DC_HPDx_INT_ACK;
  3231. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3232. }
  3233. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3234. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3235. tmp |= DC_HPDx_INT_ACK;
  3236. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3237. }
  3238. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3239. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3240. tmp |= DC_HPDx_INT_ACK;
  3241. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3242. }
  3243. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3244. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3245. tmp |= DC_HPDx_INT_ACK;
  3246. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3247. }
  3248. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3249. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3250. tmp |= DC_HPDx_INT_ACK;
  3251. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3252. }
  3253. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3254. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3255. tmp |= DC_HPDx_INT_ACK;
  3256. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3257. }
  3258. }
  3259. static void si_irq_disable(struct radeon_device *rdev)
  3260. {
  3261. si_disable_interrupts(rdev);
  3262. /* Wait and acknowledge irq */
  3263. mdelay(1);
  3264. si_irq_ack(rdev);
  3265. si_disable_interrupt_state(rdev);
  3266. }
  3267. static void si_irq_suspend(struct radeon_device *rdev)
  3268. {
  3269. si_irq_disable(rdev);
  3270. si_rlc_stop(rdev);
  3271. }
  3272. static void si_irq_fini(struct radeon_device *rdev)
  3273. {
  3274. si_irq_suspend(rdev);
  3275. r600_ih_ring_fini(rdev);
  3276. }
  3277. static inline u32 si_get_ih_wptr(struct radeon_device *rdev)
  3278. {
  3279. u32 wptr, tmp;
  3280. if (rdev->wb.enabled)
  3281. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3282. else
  3283. wptr = RREG32(IH_RB_WPTR);
  3284. if (wptr & RB_OVERFLOW) {
  3285. /* When a ring buffer overflow happen start parsing interrupt
  3286. * from the last not overwritten vector (wptr + 16). Hopefully
  3287. * this should allow us to catchup.
  3288. */
  3289. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3290. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3291. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3292. tmp = RREG32(IH_RB_CNTL);
  3293. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3294. WREG32(IH_RB_CNTL, tmp);
  3295. }
  3296. return (wptr & rdev->ih.ptr_mask);
  3297. }
  3298. /* SI IV Ring
  3299. * Each IV ring entry is 128 bits:
  3300. * [7:0] - interrupt source id
  3301. * [31:8] - reserved
  3302. * [59:32] - interrupt source data
  3303. * [63:60] - reserved
  3304. * [71:64] - RINGID
  3305. * [79:72] - VMID
  3306. * [127:80] - reserved
  3307. */
  3308. int si_irq_process(struct radeon_device *rdev)
  3309. {
  3310. u32 wptr;
  3311. u32 rptr;
  3312. u32 src_id, src_data, ring_id;
  3313. u32 ring_index;
  3314. bool queue_hotplug = false;
  3315. if (!rdev->ih.enabled || rdev->shutdown)
  3316. return IRQ_NONE;
  3317. wptr = si_get_ih_wptr(rdev);
  3318. restart_ih:
  3319. /* is somebody else already processing irqs? */
  3320. if (atomic_xchg(&rdev->ih.lock, 1))
  3321. return IRQ_NONE;
  3322. rptr = rdev->ih.rptr;
  3323. DRM_DEBUG("si_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3324. /* Order reading of wptr vs. reading of IH ring data */
  3325. rmb();
  3326. /* display interrupts */
  3327. si_irq_ack(rdev);
  3328. while (rptr != wptr) {
  3329. /* wptr/rptr are in bytes! */
  3330. ring_index = rptr / 4;
  3331. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3332. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3333. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  3334. switch (src_id) {
  3335. case 1: /* D1 vblank/vline */
  3336. switch (src_data) {
  3337. case 0: /* D1 vblank */
  3338. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3339. if (rdev->irq.crtc_vblank_int[0]) {
  3340. drm_handle_vblank(rdev->ddev, 0);
  3341. rdev->pm.vblank_sync = true;
  3342. wake_up(&rdev->irq.vblank_queue);
  3343. }
  3344. if (atomic_read(&rdev->irq.pflip[0]))
  3345. radeon_crtc_handle_flip(rdev, 0);
  3346. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3347. DRM_DEBUG("IH: D1 vblank\n");
  3348. }
  3349. break;
  3350. case 1: /* D1 vline */
  3351. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  3352. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3353. DRM_DEBUG("IH: D1 vline\n");
  3354. }
  3355. break;
  3356. default:
  3357. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3358. break;
  3359. }
  3360. break;
  3361. case 2: /* D2 vblank/vline */
  3362. switch (src_data) {
  3363. case 0: /* D2 vblank */
  3364. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  3365. if (rdev->irq.crtc_vblank_int[1]) {
  3366. drm_handle_vblank(rdev->ddev, 1);
  3367. rdev->pm.vblank_sync = true;
  3368. wake_up(&rdev->irq.vblank_queue);
  3369. }
  3370. if (atomic_read(&rdev->irq.pflip[1]))
  3371. radeon_crtc_handle_flip(rdev, 1);
  3372. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  3373. DRM_DEBUG("IH: D2 vblank\n");
  3374. }
  3375. break;
  3376. case 1: /* D2 vline */
  3377. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  3378. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  3379. DRM_DEBUG("IH: D2 vline\n");
  3380. }
  3381. break;
  3382. default:
  3383. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3384. break;
  3385. }
  3386. break;
  3387. case 3: /* D3 vblank/vline */
  3388. switch (src_data) {
  3389. case 0: /* D3 vblank */
  3390. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  3391. if (rdev->irq.crtc_vblank_int[2]) {
  3392. drm_handle_vblank(rdev->ddev, 2);
  3393. rdev->pm.vblank_sync = true;
  3394. wake_up(&rdev->irq.vblank_queue);
  3395. }
  3396. if (atomic_read(&rdev->irq.pflip[2]))
  3397. radeon_crtc_handle_flip(rdev, 2);
  3398. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  3399. DRM_DEBUG("IH: D3 vblank\n");
  3400. }
  3401. break;
  3402. case 1: /* D3 vline */
  3403. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  3404. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  3405. DRM_DEBUG("IH: D3 vline\n");
  3406. }
  3407. break;
  3408. default:
  3409. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3410. break;
  3411. }
  3412. break;
  3413. case 4: /* D4 vblank/vline */
  3414. switch (src_data) {
  3415. case 0: /* D4 vblank */
  3416. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  3417. if (rdev->irq.crtc_vblank_int[3]) {
  3418. drm_handle_vblank(rdev->ddev, 3);
  3419. rdev->pm.vblank_sync = true;
  3420. wake_up(&rdev->irq.vblank_queue);
  3421. }
  3422. if (atomic_read(&rdev->irq.pflip[3]))
  3423. radeon_crtc_handle_flip(rdev, 3);
  3424. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  3425. DRM_DEBUG("IH: D4 vblank\n");
  3426. }
  3427. break;
  3428. case 1: /* D4 vline */
  3429. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  3430. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  3431. DRM_DEBUG("IH: D4 vline\n");
  3432. }
  3433. break;
  3434. default:
  3435. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3436. break;
  3437. }
  3438. break;
  3439. case 5: /* D5 vblank/vline */
  3440. switch (src_data) {
  3441. case 0: /* D5 vblank */
  3442. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  3443. if (rdev->irq.crtc_vblank_int[4]) {
  3444. drm_handle_vblank(rdev->ddev, 4);
  3445. rdev->pm.vblank_sync = true;
  3446. wake_up(&rdev->irq.vblank_queue);
  3447. }
  3448. if (atomic_read(&rdev->irq.pflip[4]))
  3449. radeon_crtc_handle_flip(rdev, 4);
  3450. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  3451. DRM_DEBUG("IH: D5 vblank\n");
  3452. }
  3453. break;
  3454. case 1: /* D5 vline */
  3455. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  3456. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  3457. DRM_DEBUG("IH: D5 vline\n");
  3458. }
  3459. break;
  3460. default:
  3461. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3462. break;
  3463. }
  3464. break;
  3465. case 6: /* D6 vblank/vline */
  3466. switch (src_data) {
  3467. case 0: /* D6 vblank */
  3468. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  3469. if (rdev->irq.crtc_vblank_int[5]) {
  3470. drm_handle_vblank(rdev->ddev, 5);
  3471. rdev->pm.vblank_sync = true;
  3472. wake_up(&rdev->irq.vblank_queue);
  3473. }
  3474. if (atomic_read(&rdev->irq.pflip[5]))
  3475. radeon_crtc_handle_flip(rdev, 5);
  3476. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  3477. DRM_DEBUG("IH: D6 vblank\n");
  3478. }
  3479. break;
  3480. case 1: /* D6 vline */
  3481. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  3482. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  3483. DRM_DEBUG("IH: D6 vline\n");
  3484. }
  3485. break;
  3486. default:
  3487. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3488. break;
  3489. }
  3490. break;
  3491. case 42: /* HPD hotplug */
  3492. switch (src_data) {
  3493. case 0:
  3494. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3495. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  3496. queue_hotplug = true;
  3497. DRM_DEBUG("IH: HPD1\n");
  3498. }
  3499. break;
  3500. case 1:
  3501. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3502. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  3503. queue_hotplug = true;
  3504. DRM_DEBUG("IH: HPD2\n");
  3505. }
  3506. break;
  3507. case 2:
  3508. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3509. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  3510. queue_hotplug = true;
  3511. DRM_DEBUG("IH: HPD3\n");
  3512. }
  3513. break;
  3514. case 3:
  3515. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3516. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  3517. queue_hotplug = true;
  3518. DRM_DEBUG("IH: HPD4\n");
  3519. }
  3520. break;
  3521. case 4:
  3522. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3523. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  3524. queue_hotplug = true;
  3525. DRM_DEBUG("IH: HPD5\n");
  3526. }
  3527. break;
  3528. case 5:
  3529. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3530. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  3531. queue_hotplug = true;
  3532. DRM_DEBUG("IH: HPD6\n");
  3533. }
  3534. break;
  3535. default:
  3536. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3537. break;
  3538. }
  3539. break;
  3540. case 146:
  3541. case 147:
  3542. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  3543. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3544. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3545. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3546. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3547. /* reset addr and status */
  3548. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  3549. break;
  3550. case 176: /* RINGID0 CP_INT */
  3551. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3552. break;
  3553. case 177: /* RINGID1 CP_INT */
  3554. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3555. break;
  3556. case 178: /* RINGID2 CP_INT */
  3557. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3558. break;
  3559. case 181: /* CP EOP event */
  3560. DRM_DEBUG("IH: CP EOP\n");
  3561. switch (ring_id) {
  3562. case 0:
  3563. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3564. break;
  3565. case 1:
  3566. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3567. break;
  3568. case 2:
  3569. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3570. break;
  3571. }
  3572. break;
  3573. case 224: /* DMA trap event */
  3574. DRM_DEBUG("IH: DMA trap\n");
  3575. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3576. break;
  3577. case 233: /* GUI IDLE */
  3578. DRM_DEBUG("IH: GUI idle\n");
  3579. break;
  3580. case 244: /* DMA trap event */
  3581. DRM_DEBUG("IH: DMA1 trap\n");
  3582. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  3583. break;
  3584. default:
  3585. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3586. break;
  3587. }
  3588. /* wptr/rptr are in bytes! */
  3589. rptr += 16;
  3590. rptr &= rdev->ih.ptr_mask;
  3591. }
  3592. if (queue_hotplug)
  3593. schedule_work(&rdev->hotplug_work);
  3594. rdev->ih.rptr = rptr;
  3595. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3596. atomic_set(&rdev->ih.lock, 0);
  3597. /* make sure wptr hasn't changed while processing */
  3598. wptr = si_get_ih_wptr(rdev);
  3599. if (wptr != rptr)
  3600. goto restart_ih;
  3601. return IRQ_HANDLED;
  3602. }
  3603. /**
  3604. * si_copy_dma - copy pages using the DMA engine
  3605. *
  3606. * @rdev: radeon_device pointer
  3607. * @src_offset: src GPU address
  3608. * @dst_offset: dst GPU address
  3609. * @num_gpu_pages: number of GPU pages to xfer
  3610. * @fence: radeon fence object
  3611. *
  3612. * Copy GPU paging using the DMA engine (SI).
  3613. * Used by the radeon ttm implementation to move pages if
  3614. * registered as the asic copy callback.
  3615. */
  3616. int si_copy_dma(struct radeon_device *rdev,
  3617. uint64_t src_offset, uint64_t dst_offset,
  3618. unsigned num_gpu_pages,
  3619. struct radeon_fence **fence)
  3620. {
  3621. struct radeon_semaphore *sem = NULL;
  3622. int ring_index = rdev->asic->copy.dma_ring_index;
  3623. struct radeon_ring *ring = &rdev->ring[ring_index];
  3624. u32 size_in_bytes, cur_size_in_bytes;
  3625. int i, num_loops;
  3626. int r = 0;
  3627. r = radeon_semaphore_create(rdev, &sem);
  3628. if (r) {
  3629. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3630. return r;
  3631. }
  3632. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3633. num_loops = DIV_ROUND_UP(size_in_bytes, 0xfffff);
  3634. r = radeon_ring_lock(rdev, ring, num_loops * 5 + 11);
  3635. if (r) {
  3636. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3637. radeon_semaphore_free(rdev, &sem, NULL);
  3638. return r;
  3639. }
  3640. if (radeon_fence_need_sync(*fence, ring->idx)) {
  3641. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  3642. ring->idx);
  3643. radeon_fence_note_sync(*fence, ring->idx);
  3644. } else {
  3645. radeon_semaphore_free(rdev, &sem, NULL);
  3646. }
  3647. for (i = 0; i < num_loops; i++) {
  3648. cur_size_in_bytes = size_in_bytes;
  3649. if (cur_size_in_bytes > 0xFFFFF)
  3650. cur_size_in_bytes = 0xFFFFF;
  3651. size_in_bytes -= cur_size_in_bytes;
  3652. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 1, 0, 0, cur_size_in_bytes));
  3653. radeon_ring_write(ring, dst_offset & 0xffffffff);
  3654. radeon_ring_write(ring, src_offset & 0xffffffff);
  3655. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  3656. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
  3657. src_offset += cur_size_in_bytes;
  3658. dst_offset += cur_size_in_bytes;
  3659. }
  3660. r = radeon_fence_emit(rdev, fence, ring->idx);
  3661. if (r) {
  3662. radeon_ring_unlock_undo(rdev, ring);
  3663. return r;
  3664. }
  3665. radeon_ring_unlock_commit(rdev, ring);
  3666. radeon_semaphore_free(rdev, &sem, *fence);
  3667. return r;
  3668. }
  3669. /*
  3670. * startup/shutdown callbacks
  3671. */
  3672. static int si_startup(struct radeon_device *rdev)
  3673. {
  3674. struct radeon_ring *ring;
  3675. int r;
  3676. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  3677. !rdev->rlc_fw || !rdev->mc_fw) {
  3678. r = si_init_microcode(rdev);
  3679. if (r) {
  3680. DRM_ERROR("Failed to load firmware!\n");
  3681. return r;
  3682. }
  3683. }
  3684. r = si_mc_load_microcode(rdev);
  3685. if (r) {
  3686. DRM_ERROR("Failed to load MC firmware!\n");
  3687. return r;
  3688. }
  3689. r = r600_vram_scratch_init(rdev);
  3690. if (r)
  3691. return r;
  3692. si_mc_program(rdev);
  3693. r = si_pcie_gart_enable(rdev);
  3694. if (r)
  3695. return r;
  3696. si_gpu_init(rdev);
  3697. #if 0
  3698. r = evergreen_blit_init(rdev);
  3699. if (r) {
  3700. r600_blit_fini(rdev);
  3701. rdev->asic->copy = NULL;
  3702. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  3703. }
  3704. #endif
  3705. /* allocate rlc buffers */
  3706. r = si_rlc_init(rdev);
  3707. if (r) {
  3708. DRM_ERROR("Failed to init rlc BOs!\n");
  3709. return r;
  3710. }
  3711. /* allocate wb buffer */
  3712. r = radeon_wb_init(rdev);
  3713. if (r)
  3714. return r;
  3715. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3716. if (r) {
  3717. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3718. return r;
  3719. }
  3720. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3721. if (r) {
  3722. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3723. return r;
  3724. }
  3725. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3726. if (r) {
  3727. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3728. return r;
  3729. }
  3730. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  3731. if (r) {
  3732. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3733. return r;
  3734. }
  3735. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  3736. if (r) {
  3737. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3738. return r;
  3739. }
  3740. /* Enable IRQ */
  3741. r = si_irq_init(rdev);
  3742. if (r) {
  3743. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  3744. radeon_irq_kms_fini(rdev);
  3745. return r;
  3746. }
  3747. si_irq_set(rdev);
  3748. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3749. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  3750. CP_RB0_RPTR, CP_RB0_WPTR,
  3751. 0, 0xfffff, RADEON_CP_PACKET2);
  3752. if (r)
  3753. return r;
  3754. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3755. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  3756. CP_RB1_RPTR, CP_RB1_WPTR,
  3757. 0, 0xfffff, RADEON_CP_PACKET2);
  3758. if (r)
  3759. return r;
  3760. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3761. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  3762. CP_RB2_RPTR, CP_RB2_WPTR,
  3763. 0, 0xfffff, RADEON_CP_PACKET2);
  3764. if (r)
  3765. return r;
  3766. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3767. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  3768. DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
  3769. DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
  3770. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  3771. if (r)
  3772. return r;
  3773. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  3774. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  3775. DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
  3776. DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
  3777. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  3778. if (r)
  3779. return r;
  3780. r = si_cp_load_microcode(rdev);
  3781. if (r)
  3782. return r;
  3783. r = si_cp_resume(rdev);
  3784. if (r)
  3785. return r;
  3786. r = cayman_dma_resume(rdev);
  3787. if (r)
  3788. return r;
  3789. r = radeon_ib_pool_init(rdev);
  3790. if (r) {
  3791. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3792. return r;
  3793. }
  3794. r = radeon_vm_manager_init(rdev);
  3795. if (r) {
  3796. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  3797. return r;
  3798. }
  3799. return 0;
  3800. }
  3801. int si_resume(struct radeon_device *rdev)
  3802. {
  3803. int r;
  3804. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  3805. * posting will perform necessary task to bring back GPU into good
  3806. * shape.
  3807. */
  3808. /* post card */
  3809. atom_asic_init(rdev->mode_info.atom_context);
  3810. rdev->accel_working = true;
  3811. r = si_startup(rdev);
  3812. if (r) {
  3813. DRM_ERROR("si startup failed on resume\n");
  3814. rdev->accel_working = false;
  3815. return r;
  3816. }
  3817. return r;
  3818. }
  3819. int si_suspend(struct radeon_device *rdev)
  3820. {
  3821. si_cp_enable(rdev, false);
  3822. cayman_dma_stop(rdev);
  3823. si_irq_suspend(rdev);
  3824. radeon_wb_disable(rdev);
  3825. si_pcie_gart_disable(rdev);
  3826. return 0;
  3827. }
  3828. /* Plan is to move initialization in that function and use
  3829. * helper function so that radeon_device_init pretty much
  3830. * do nothing more than calling asic specific function. This
  3831. * should also allow to remove a bunch of callback function
  3832. * like vram_info.
  3833. */
  3834. int si_init(struct radeon_device *rdev)
  3835. {
  3836. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3837. int r;
  3838. /* Read BIOS */
  3839. if (!radeon_get_bios(rdev)) {
  3840. if (ASIC_IS_AVIVO(rdev))
  3841. return -EINVAL;
  3842. }
  3843. /* Must be an ATOMBIOS */
  3844. if (!rdev->is_atom_bios) {
  3845. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  3846. return -EINVAL;
  3847. }
  3848. r = radeon_atombios_init(rdev);
  3849. if (r)
  3850. return r;
  3851. /* Post card if necessary */
  3852. if (!radeon_card_posted(rdev)) {
  3853. if (!rdev->bios) {
  3854. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3855. return -EINVAL;
  3856. }
  3857. DRM_INFO("GPU not posted. posting now...\n");
  3858. atom_asic_init(rdev->mode_info.atom_context);
  3859. }
  3860. /* Initialize scratch registers */
  3861. si_scratch_init(rdev);
  3862. /* Initialize surface registers */
  3863. radeon_surface_init(rdev);
  3864. /* Initialize clocks */
  3865. radeon_get_clock_info(rdev->ddev);
  3866. /* Fence driver */
  3867. r = radeon_fence_driver_init(rdev);
  3868. if (r)
  3869. return r;
  3870. /* initialize memory controller */
  3871. r = si_mc_init(rdev);
  3872. if (r)
  3873. return r;
  3874. /* Memory manager */
  3875. r = radeon_bo_init(rdev);
  3876. if (r)
  3877. return r;
  3878. r = radeon_irq_kms_init(rdev);
  3879. if (r)
  3880. return r;
  3881. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3882. ring->ring_obj = NULL;
  3883. r600_ring_init(rdev, ring, 1024 * 1024);
  3884. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3885. ring->ring_obj = NULL;
  3886. r600_ring_init(rdev, ring, 1024 * 1024);
  3887. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3888. ring->ring_obj = NULL;
  3889. r600_ring_init(rdev, ring, 1024 * 1024);
  3890. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3891. ring->ring_obj = NULL;
  3892. r600_ring_init(rdev, ring, 64 * 1024);
  3893. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  3894. ring->ring_obj = NULL;
  3895. r600_ring_init(rdev, ring, 64 * 1024);
  3896. rdev->ih.ring_obj = NULL;
  3897. r600_ih_ring_init(rdev, 64 * 1024);
  3898. r = r600_pcie_gart_init(rdev);
  3899. if (r)
  3900. return r;
  3901. rdev->accel_working = true;
  3902. r = si_startup(rdev);
  3903. if (r) {
  3904. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3905. si_cp_fini(rdev);
  3906. cayman_dma_fini(rdev);
  3907. si_irq_fini(rdev);
  3908. si_rlc_fini(rdev);
  3909. radeon_wb_fini(rdev);
  3910. radeon_ib_pool_fini(rdev);
  3911. radeon_vm_manager_fini(rdev);
  3912. radeon_irq_kms_fini(rdev);
  3913. si_pcie_gart_fini(rdev);
  3914. rdev->accel_working = false;
  3915. }
  3916. /* Don't start up if the MC ucode is missing.
  3917. * The default clocks and voltages before the MC ucode
  3918. * is loaded are not suffient for advanced operations.
  3919. */
  3920. if (!rdev->mc_fw) {
  3921. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  3922. return -EINVAL;
  3923. }
  3924. return 0;
  3925. }
  3926. void si_fini(struct radeon_device *rdev)
  3927. {
  3928. #if 0
  3929. r600_blit_fini(rdev);
  3930. #endif
  3931. si_cp_fini(rdev);
  3932. cayman_dma_fini(rdev);
  3933. si_irq_fini(rdev);
  3934. si_rlc_fini(rdev);
  3935. radeon_wb_fini(rdev);
  3936. radeon_vm_manager_fini(rdev);
  3937. radeon_ib_pool_fini(rdev);
  3938. radeon_irq_kms_fini(rdev);
  3939. si_pcie_gart_fini(rdev);
  3940. r600_vram_scratch_fini(rdev);
  3941. radeon_gem_fini(rdev);
  3942. radeon_fence_driver_fini(rdev);
  3943. radeon_bo_fini(rdev);
  3944. radeon_atombios_fini(rdev);
  3945. kfree(rdev->bios);
  3946. rdev->bios = NULL;
  3947. }
  3948. /**
  3949. * si_get_gpu_clock - return GPU clock counter snapshot
  3950. *
  3951. * @rdev: radeon_device pointer
  3952. *
  3953. * Fetches a GPU clock counter snapshot (SI).
  3954. * Returns the 64 bit clock counter snapshot.
  3955. */
  3956. uint64_t si_get_gpu_clock(struct radeon_device *rdev)
  3957. {
  3958. uint64_t clock;
  3959. mutex_lock(&rdev->gpu_clock_mutex);
  3960. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3961. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  3962. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3963. mutex_unlock(&rdev->gpu_clock_mutex);
  3964. return clock;
  3965. }