clock.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907
  1. /*
  2. * linux/arch/arm/mach-omap1/clock.c
  3. *
  4. * Copyright (C) 2004 - 2005 Nokia corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. *
  7. * Modified to use omap shared clock framework by
  8. * Tony Lindgren <tony@atomide.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/list.h>
  17. #include <linux/errno.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <asm/mach-types.h>
  22. #include <asm/clkdev.h>
  23. #include <plat/cpu.h>
  24. #include <plat/usb.h>
  25. #include <plat/clock.h>
  26. #include <plat/sram.h>
  27. static const struct clkops clkops_generic;
  28. static const struct clkops clkops_uart;
  29. static const struct clkops clkops_dspck;
  30. #include "clock.h"
  31. static int clk_omap1_dummy_enable(struct clk *clk)
  32. {
  33. return 0;
  34. }
  35. static void clk_omap1_dummy_disable(struct clk *clk)
  36. {
  37. }
  38. static const struct clkops clkops_dummy = {
  39. .enable = clk_omap1_dummy_enable,
  40. .disable = clk_omap1_dummy_disable,
  41. };
  42. static struct clk dummy_ck = {
  43. .name = "dummy",
  44. .ops = &clkops_dummy,
  45. .flags = RATE_FIXED,
  46. };
  47. struct omap_clk {
  48. u32 cpu;
  49. struct clk_lookup lk;
  50. };
  51. #define CLK(dev, con, ck, cp) \
  52. { \
  53. .cpu = cp, \
  54. .lk = { \
  55. .dev_id = dev, \
  56. .con_id = con, \
  57. .clk = ck, \
  58. }, \
  59. }
  60. #define CK_310 (1 << 0)
  61. #define CK_7XX (1 << 1)
  62. #define CK_1510 (1 << 2)
  63. #define CK_16XX (1 << 3)
  64. static struct omap_clk omap_clks[] = {
  65. /* non-ULPD clocks */
  66. CLK(NULL, "ck_ref", &ck_ref, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  67. CLK(NULL, "ck_dpll1", &ck_dpll1, CK_16XX | CK_1510 | CK_310),
  68. /* CK_GEN1 clocks */
  69. CLK(NULL, "ck_dpll1out", &ck_dpll1out.clk, CK_16XX),
  70. CLK(NULL, "ck_sossi", &sossi_ck, CK_16XX),
  71. CLK(NULL, "arm_ck", &arm_ck, CK_16XX | CK_1510 | CK_310),
  72. CLK(NULL, "armper_ck", &armper_ck.clk, CK_16XX | CK_1510 | CK_310),
  73. CLK(NULL, "arm_gpio_ck", &arm_gpio_ck, CK_1510 | CK_310),
  74. CLK(NULL, "armxor_ck", &armxor_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  75. CLK(NULL, "armtim_ck", &armtim_ck.clk, CK_16XX | CK_1510 | CK_310),
  76. CLK("omap_wdt", "fck", &armwdt_ck.clk, CK_16XX | CK_1510 | CK_310),
  77. CLK("omap_wdt", "ick", &armper_ck.clk, CK_16XX),
  78. CLK("omap_wdt", "ick", &dummy_ck, CK_1510 | CK_310),
  79. CLK(NULL, "arminth_ck", &arminth_ck1510, CK_1510 | CK_310),
  80. CLK(NULL, "arminth_ck", &arminth_ck16xx, CK_16XX),
  81. /* CK_GEN2 clocks */
  82. CLK(NULL, "dsp_ck", &dsp_ck, CK_16XX | CK_1510 | CK_310),
  83. CLK(NULL, "dspmmu_ck", &dspmmu_ck, CK_16XX | CK_1510 | CK_310),
  84. CLK(NULL, "dspper_ck", &dspper_ck, CK_16XX | CK_1510 | CK_310),
  85. CLK(NULL, "dspxor_ck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  86. CLK(NULL, "dsptim_ck", &dsptim_ck, CK_16XX | CK_1510 | CK_310),
  87. /* CK_GEN3 clocks */
  88. CLK(NULL, "tc_ck", &tc_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  89. CLK(NULL, "tipb_ck", &tipb_ck, CK_1510 | CK_310),
  90. CLK(NULL, "l3_ocpi_ck", &l3_ocpi_ck, CK_16XX | CK_7XX),
  91. CLK(NULL, "tc1_ck", &tc1_ck, CK_16XX),
  92. CLK(NULL, "tc2_ck", &tc2_ck, CK_16XX),
  93. CLK(NULL, "dma_ck", &dma_ck, CK_16XX | CK_1510 | CK_310),
  94. CLK(NULL, "dma_lcdfree_ck", &dma_lcdfree_ck, CK_16XX),
  95. CLK(NULL, "api_ck", &api_ck.clk, CK_16XX | CK_1510 | CK_310),
  96. CLK(NULL, "lb_ck", &lb_ck.clk, CK_1510 | CK_310),
  97. CLK(NULL, "rhea1_ck", &rhea1_ck, CK_16XX),
  98. CLK(NULL, "rhea2_ck", &rhea2_ck, CK_16XX),
  99. CLK(NULL, "lcd_ck", &lcd_ck_16xx, CK_16XX | CK_7XX),
  100. CLK(NULL, "lcd_ck", &lcd_ck_1510.clk, CK_1510 | CK_310),
  101. /* ULPD clocks */
  102. CLK(NULL, "uart1_ck", &uart1_1510, CK_1510 | CK_310),
  103. CLK(NULL, "uart1_ck", &uart1_16xx.clk, CK_16XX),
  104. CLK(NULL, "uart2_ck", &uart2_ck, CK_16XX | CK_1510 | CK_310),
  105. CLK(NULL, "uart3_ck", &uart3_1510, CK_1510 | CK_310),
  106. CLK(NULL, "uart3_ck", &uart3_16xx.clk, CK_16XX),
  107. CLK(NULL, "usb_clko", &usb_clko, CK_16XX | CK_1510 | CK_310),
  108. CLK(NULL, "usb_hhc_ck", &usb_hhc_ck1510, CK_1510 | CK_310),
  109. CLK(NULL, "usb_hhc_ck", &usb_hhc_ck16xx, CK_16XX),
  110. CLK(NULL, "usb_dc_ck", &usb_dc_ck, CK_16XX),
  111. CLK(NULL, "usb_dc_ck", &usb_dc_ck7xx, CK_7XX),
  112. CLK(NULL, "mclk", &mclk_1510, CK_1510 | CK_310),
  113. CLK(NULL, "mclk", &mclk_16xx, CK_16XX),
  114. CLK(NULL, "bclk", &bclk_1510, CK_1510 | CK_310),
  115. CLK(NULL, "bclk", &bclk_16xx, CK_16XX),
  116. CLK("mmci-omap.0", "fck", &mmc1_ck, CK_16XX | CK_1510 | CK_310),
  117. CLK("mmci-omap.0", "fck", &mmc3_ck, CK_7XX),
  118. CLK("mmci-omap.0", "ick", &armper_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  119. CLK("mmci-omap.1", "fck", &mmc2_ck, CK_16XX),
  120. CLK("mmci-omap.1", "ick", &armper_ck.clk, CK_16XX),
  121. /* Virtual clocks */
  122. CLK(NULL, "mpu", &virtual_ck_mpu, CK_16XX | CK_1510 | CK_310),
  123. CLK("i2c_omap.1", "fck", &i2c_fck, CK_16XX | CK_1510 | CK_310),
  124. CLK("i2c_omap.1", "ick", &i2c_ick, CK_16XX),
  125. CLK("i2c_omap.1", "ick", &dummy_ck, CK_1510 | CK_310),
  126. CLK("omap_uwire", "fck", &armxor_ck.clk, CK_16XX | CK_1510 | CK_310),
  127. CLK("omap-mcbsp.1", "ick", &dspper_ck, CK_16XX),
  128. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_1510 | CK_310),
  129. CLK("omap-mcbsp.2", "ick", &armper_ck.clk, CK_16XX),
  130. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_1510 | CK_310),
  131. CLK("omap-mcbsp.3", "ick", &dspper_ck, CK_16XX),
  132. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_1510 | CK_310),
  133. CLK("omap-mcbsp.1", "fck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  134. CLK("omap-mcbsp.2", "fck", &armper_ck.clk, CK_16XX | CK_1510 | CK_310),
  135. CLK("omap-mcbsp.3", "fck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  136. };
  137. static int omap1_clk_enable_generic(struct clk * clk);
  138. static int omap1_clk_enable(struct clk *clk);
  139. static void omap1_clk_disable_generic(struct clk * clk);
  140. static void omap1_clk_disable(struct clk *clk);
  141. __u32 arm_idlect1_mask;
  142. /*-------------------------------------------------------------------------
  143. * Omap1 specific clock functions
  144. *-------------------------------------------------------------------------*/
  145. static unsigned long omap1_watchdog_recalc(struct clk *clk)
  146. {
  147. return clk->parent->rate / 14;
  148. }
  149. static unsigned long omap1_uart_recalc(struct clk *clk)
  150. {
  151. unsigned int val = __raw_readl(clk->enable_reg);
  152. return val & clk->enable_bit ? 48000000 : 12000000;
  153. }
  154. static unsigned long omap1_sossi_recalc(struct clk *clk)
  155. {
  156. u32 div = omap_readl(MOD_CONF_CTRL_1);
  157. div = (div >> 17) & 0x7;
  158. div++;
  159. return clk->parent->rate / div;
  160. }
  161. static int omap1_clk_enable_dsp_domain(struct clk *clk)
  162. {
  163. int retval;
  164. retval = omap1_clk_enable(&api_ck.clk);
  165. if (!retval) {
  166. retval = omap1_clk_enable_generic(clk);
  167. omap1_clk_disable(&api_ck.clk);
  168. }
  169. return retval;
  170. }
  171. static void omap1_clk_disable_dsp_domain(struct clk *clk)
  172. {
  173. if (omap1_clk_enable(&api_ck.clk) == 0) {
  174. omap1_clk_disable_generic(clk);
  175. omap1_clk_disable(&api_ck.clk);
  176. }
  177. }
  178. static const struct clkops clkops_dspck = {
  179. .enable = &omap1_clk_enable_dsp_domain,
  180. .disable = &omap1_clk_disable_dsp_domain,
  181. };
  182. static int omap1_clk_enable_uart_functional(struct clk *clk)
  183. {
  184. int ret;
  185. struct uart_clk *uclk;
  186. ret = omap1_clk_enable_generic(clk);
  187. if (ret == 0) {
  188. /* Set smart idle acknowledgement mode */
  189. uclk = (struct uart_clk *)clk;
  190. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
  191. uclk->sysc_addr);
  192. }
  193. return ret;
  194. }
  195. static void omap1_clk_disable_uart_functional(struct clk *clk)
  196. {
  197. struct uart_clk *uclk;
  198. /* Set force idle acknowledgement mode */
  199. uclk = (struct uart_clk *)clk;
  200. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
  201. omap1_clk_disable_generic(clk);
  202. }
  203. static const struct clkops clkops_uart = {
  204. .enable = &omap1_clk_enable_uart_functional,
  205. .disable = &omap1_clk_disable_uart_functional,
  206. };
  207. static void omap1_clk_allow_idle(struct clk *clk)
  208. {
  209. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  210. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  211. return;
  212. if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
  213. arm_idlect1_mask |= 1 << iclk->idlect_shift;
  214. }
  215. static void omap1_clk_deny_idle(struct clk *clk)
  216. {
  217. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  218. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  219. return;
  220. if (iclk->no_idle_count++ == 0)
  221. arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
  222. }
  223. static __u16 verify_ckctl_value(__u16 newval)
  224. {
  225. /* This function checks for following limitations set
  226. * by the hardware (all conditions must be true):
  227. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  228. * ARM_CK >= TC_CK
  229. * DSP_CK >= TC_CK
  230. * DSPMMU_CK >= TC_CK
  231. *
  232. * In addition following rules are enforced:
  233. * LCD_CK <= TC_CK
  234. * ARMPER_CK <= TC_CK
  235. *
  236. * However, maximum frequencies are not checked for!
  237. */
  238. __u8 per_exp;
  239. __u8 lcd_exp;
  240. __u8 arm_exp;
  241. __u8 dsp_exp;
  242. __u8 tc_exp;
  243. __u8 dspmmu_exp;
  244. per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
  245. lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
  246. arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
  247. dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
  248. tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
  249. dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
  250. if (dspmmu_exp < dsp_exp)
  251. dspmmu_exp = dsp_exp;
  252. if (dspmmu_exp > dsp_exp+1)
  253. dspmmu_exp = dsp_exp+1;
  254. if (tc_exp < arm_exp)
  255. tc_exp = arm_exp;
  256. if (tc_exp < dspmmu_exp)
  257. tc_exp = dspmmu_exp;
  258. if (tc_exp > lcd_exp)
  259. lcd_exp = tc_exp;
  260. if (tc_exp > per_exp)
  261. per_exp = tc_exp;
  262. newval &= 0xf000;
  263. newval |= per_exp << CKCTL_PERDIV_OFFSET;
  264. newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
  265. newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
  266. newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
  267. newval |= tc_exp << CKCTL_TCDIV_OFFSET;
  268. newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
  269. return newval;
  270. }
  271. static int calc_dsor_exp(struct clk *clk, unsigned long rate)
  272. {
  273. /* Note: If target frequency is too low, this function will return 4,
  274. * which is invalid value. Caller must check for this value and act
  275. * accordingly.
  276. *
  277. * Note: This function does not check for following limitations set
  278. * by the hardware (all conditions must be true):
  279. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  280. * ARM_CK >= TC_CK
  281. * DSP_CK >= TC_CK
  282. * DSPMMU_CK >= TC_CK
  283. */
  284. unsigned long realrate;
  285. struct clk * parent;
  286. unsigned dsor_exp;
  287. parent = clk->parent;
  288. if (unlikely(parent == NULL))
  289. return -EIO;
  290. realrate = parent->rate;
  291. for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
  292. if (realrate <= rate)
  293. break;
  294. realrate /= 2;
  295. }
  296. return dsor_exp;
  297. }
  298. static unsigned long omap1_ckctl_recalc(struct clk *clk)
  299. {
  300. /* Calculate divisor encoded as 2-bit exponent */
  301. int dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
  302. return clk->parent->rate / dsor;
  303. }
  304. static unsigned long omap1_ckctl_recalc_dsp_domain(struct clk *clk)
  305. {
  306. int dsor;
  307. /* Calculate divisor encoded as 2-bit exponent
  308. *
  309. * The clock control bits are in DSP domain,
  310. * so api_ck is needed for access.
  311. * Note that DSP_CKCTL virt addr = phys addr, so
  312. * we must use __raw_readw() instead of omap_readw().
  313. */
  314. omap1_clk_enable(&api_ck.clk);
  315. dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
  316. omap1_clk_disable(&api_ck.clk);
  317. return clk->parent->rate / dsor;
  318. }
  319. /* MPU virtual clock functions */
  320. static int omap1_select_table_rate(struct clk * clk, unsigned long rate)
  321. {
  322. /* Find the highest supported frequency <= rate and switch to it */
  323. struct mpu_rate * ptr;
  324. if (clk != &virtual_ck_mpu)
  325. return -EINVAL;
  326. for (ptr = rate_table; ptr->rate; ptr++) {
  327. if (ptr->xtal != ck_ref.rate)
  328. continue;
  329. /* DPLL1 cannot be reprogrammed without risking system crash */
  330. if (likely(ck_dpll1.rate!=0) && ptr->pll_rate != ck_dpll1.rate)
  331. continue;
  332. /* Can check only after xtal frequency check */
  333. if (ptr->rate <= rate)
  334. break;
  335. }
  336. if (!ptr->rate)
  337. return -EINVAL;
  338. /*
  339. * In most cases we should not need to reprogram DPLL.
  340. * Reprogramming the DPLL is tricky, it must be done from SRAM.
  341. * (on 730, bit 13 must always be 1)
  342. */
  343. if (cpu_is_omap7xx())
  344. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val | 0x2000);
  345. else
  346. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
  347. ck_dpll1.rate = ptr->pll_rate;
  348. return 0;
  349. }
  350. static int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
  351. {
  352. int dsor_exp;
  353. u16 regval;
  354. dsor_exp = calc_dsor_exp(clk, rate);
  355. if (dsor_exp > 3)
  356. dsor_exp = -EINVAL;
  357. if (dsor_exp < 0)
  358. return dsor_exp;
  359. regval = __raw_readw(DSP_CKCTL);
  360. regval &= ~(3 << clk->rate_offset);
  361. regval |= dsor_exp << clk->rate_offset;
  362. __raw_writew(regval, DSP_CKCTL);
  363. clk->rate = clk->parent->rate / (1 << dsor_exp);
  364. return 0;
  365. }
  366. static long omap1_clk_round_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  367. {
  368. int dsor_exp = calc_dsor_exp(clk, rate);
  369. if (dsor_exp < 0)
  370. return dsor_exp;
  371. if (dsor_exp > 3)
  372. dsor_exp = 3;
  373. return clk->parent->rate / (1 << dsor_exp);
  374. }
  375. static int omap1_clk_set_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  376. {
  377. int dsor_exp;
  378. u16 regval;
  379. dsor_exp = calc_dsor_exp(clk, rate);
  380. if (dsor_exp > 3)
  381. dsor_exp = -EINVAL;
  382. if (dsor_exp < 0)
  383. return dsor_exp;
  384. regval = omap_readw(ARM_CKCTL);
  385. regval &= ~(3 << clk->rate_offset);
  386. regval |= dsor_exp << clk->rate_offset;
  387. regval = verify_ckctl_value(regval);
  388. omap_writew(regval, ARM_CKCTL);
  389. clk->rate = clk->parent->rate / (1 << dsor_exp);
  390. return 0;
  391. }
  392. static long omap1_round_to_table_rate(struct clk * clk, unsigned long rate)
  393. {
  394. /* Find the highest supported frequency <= rate */
  395. struct mpu_rate * ptr;
  396. long highest_rate;
  397. if (clk != &virtual_ck_mpu)
  398. return -EINVAL;
  399. highest_rate = -EINVAL;
  400. for (ptr = rate_table; ptr->rate; ptr++) {
  401. if (ptr->xtal != ck_ref.rate)
  402. continue;
  403. highest_rate = ptr->rate;
  404. /* Can check only after xtal frequency check */
  405. if (ptr->rate <= rate)
  406. break;
  407. }
  408. return highest_rate;
  409. }
  410. static unsigned calc_ext_dsor(unsigned long rate)
  411. {
  412. unsigned dsor;
  413. /* MCLK and BCLK divisor selection is not linear:
  414. * freq = 96MHz / dsor
  415. *
  416. * RATIO_SEL range: dsor <-> RATIO_SEL
  417. * 0..6: (RATIO_SEL+2) <-> (dsor-2)
  418. * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
  419. * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
  420. * can not be used.
  421. */
  422. for (dsor = 2; dsor < 96; ++dsor) {
  423. if ((dsor & 1) && dsor > 8)
  424. continue;
  425. if (rate >= 96000000 / dsor)
  426. break;
  427. }
  428. return dsor;
  429. }
  430. /* Only needed on 1510 */
  431. static int omap1_set_uart_rate(struct clk * clk, unsigned long rate)
  432. {
  433. unsigned int val;
  434. val = __raw_readl(clk->enable_reg);
  435. if (rate == 12000000)
  436. val &= ~(1 << clk->enable_bit);
  437. else if (rate == 48000000)
  438. val |= (1 << clk->enable_bit);
  439. else
  440. return -EINVAL;
  441. __raw_writel(val, clk->enable_reg);
  442. clk->rate = rate;
  443. return 0;
  444. }
  445. /* External clock (MCLK & BCLK) functions */
  446. static int omap1_set_ext_clk_rate(struct clk * clk, unsigned long rate)
  447. {
  448. unsigned dsor;
  449. __u16 ratio_bits;
  450. dsor = calc_ext_dsor(rate);
  451. clk->rate = 96000000 / dsor;
  452. if (dsor > 8)
  453. ratio_bits = ((dsor - 8) / 2 + 6) << 2;
  454. else
  455. ratio_bits = (dsor - 2) << 2;
  456. ratio_bits |= __raw_readw(clk->enable_reg) & ~0xfd;
  457. __raw_writew(ratio_bits, clk->enable_reg);
  458. return 0;
  459. }
  460. static int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
  461. {
  462. u32 l;
  463. int div;
  464. unsigned long p_rate;
  465. p_rate = clk->parent->rate;
  466. /* Round towards slower frequency */
  467. div = (p_rate + rate - 1) / rate;
  468. div--;
  469. if (div < 0 || div > 7)
  470. return -EINVAL;
  471. l = omap_readl(MOD_CONF_CTRL_1);
  472. l &= ~(7 << 17);
  473. l |= div << 17;
  474. omap_writel(l, MOD_CONF_CTRL_1);
  475. clk->rate = p_rate / (div + 1);
  476. return 0;
  477. }
  478. static long omap1_round_ext_clk_rate(struct clk * clk, unsigned long rate)
  479. {
  480. return 96000000 / calc_ext_dsor(rate);
  481. }
  482. static void omap1_init_ext_clk(struct clk * clk)
  483. {
  484. unsigned dsor;
  485. __u16 ratio_bits;
  486. /* Determine current rate and ensure clock is based on 96MHz APLL */
  487. ratio_bits = __raw_readw(clk->enable_reg) & ~1;
  488. __raw_writew(ratio_bits, clk->enable_reg);
  489. ratio_bits = (ratio_bits & 0xfc) >> 2;
  490. if (ratio_bits > 6)
  491. dsor = (ratio_bits - 6) * 2 + 8;
  492. else
  493. dsor = ratio_bits + 2;
  494. clk-> rate = 96000000 / dsor;
  495. }
  496. static int omap1_clk_enable(struct clk *clk)
  497. {
  498. int ret = 0;
  499. if (clk->usecount++ == 0) {
  500. if (clk->parent) {
  501. ret = omap1_clk_enable(clk->parent);
  502. if (ret)
  503. goto err;
  504. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  505. omap1_clk_deny_idle(clk->parent);
  506. }
  507. ret = clk->ops->enable(clk);
  508. if (ret) {
  509. if (clk->parent)
  510. omap1_clk_disable(clk->parent);
  511. goto err;
  512. }
  513. }
  514. return ret;
  515. err:
  516. clk->usecount--;
  517. return ret;
  518. }
  519. static void omap1_clk_disable(struct clk *clk)
  520. {
  521. if (clk->usecount > 0 && !(--clk->usecount)) {
  522. clk->ops->disable(clk);
  523. if (likely(clk->parent)) {
  524. omap1_clk_disable(clk->parent);
  525. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  526. omap1_clk_allow_idle(clk->parent);
  527. }
  528. }
  529. }
  530. static int omap1_clk_enable_generic(struct clk *clk)
  531. {
  532. __u16 regval16;
  533. __u32 regval32;
  534. if (unlikely(clk->enable_reg == NULL)) {
  535. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  536. clk->name);
  537. return -EINVAL;
  538. }
  539. if (clk->flags & ENABLE_REG_32BIT) {
  540. regval32 = __raw_readl(clk->enable_reg);
  541. regval32 |= (1 << clk->enable_bit);
  542. __raw_writel(regval32, clk->enable_reg);
  543. } else {
  544. regval16 = __raw_readw(clk->enable_reg);
  545. regval16 |= (1 << clk->enable_bit);
  546. __raw_writew(regval16, clk->enable_reg);
  547. }
  548. return 0;
  549. }
  550. static void omap1_clk_disable_generic(struct clk *clk)
  551. {
  552. __u16 regval16;
  553. __u32 regval32;
  554. if (clk->enable_reg == NULL)
  555. return;
  556. if (clk->flags & ENABLE_REG_32BIT) {
  557. regval32 = __raw_readl(clk->enable_reg);
  558. regval32 &= ~(1 << clk->enable_bit);
  559. __raw_writel(regval32, clk->enable_reg);
  560. } else {
  561. regval16 = __raw_readw(clk->enable_reg);
  562. regval16 &= ~(1 << clk->enable_bit);
  563. __raw_writew(regval16, clk->enable_reg);
  564. }
  565. }
  566. static const struct clkops clkops_generic = {
  567. .enable = &omap1_clk_enable_generic,
  568. .disable = &omap1_clk_disable_generic,
  569. };
  570. static long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
  571. {
  572. if (clk->flags & RATE_FIXED)
  573. return clk->rate;
  574. if (clk->round_rate != NULL)
  575. return clk->round_rate(clk, rate);
  576. return clk->rate;
  577. }
  578. static int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
  579. {
  580. int ret = -EINVAL;
  581. if (clk->set_rate)
  582. ret = clk->set_rate(clk, rate);
  583. return ret;
  584. }
  585. /*-------------------------------------------------------------------------
  586. * Omap1 clock reset and init functions
  587. *-------------------------------------------------------------------------*/
  588. #ifdef CONFIG_OMAP_RESET_CLOCKS
  589. static void __init omap1_clk_disable_unused(struct clk *clk)
  590. {
  591. __u32 regval32;
  592. /* Clocks in the DSP domain need api_ck. Just assume bootloader
  593. * has not enabled any DSP clocks */
  594. if (clk->enable_reg == DSP_IDLECT2) {
  595. printk(KERN_INFO "Skipping reset check for DSP domain "
  596. "clock \"%s\"\n", clk->name);
  597. return;
  598. }
  599. /* Is the clock already disabled? */
  600. if (clk->flags & ENABLE_REG_32BIT)
  601. regval32 = __raw_readl(clk->enable_reg);
  602. else
  603. regval32 = __raw_readw(clk->enable_reg);
  604. if ((regval32 & (1 << clk->enable_bit)) == 0)
  605. return;
  606. /* FIXME: This clock seems to be necessary but no-one
  607. * has asked for its activation. */
  608. if (clk == &tc2_ck /* FIX: pm.c (SRAM), CCP, Camera */
  609. || clk == &ck_dpll1out.clk /* FIX: SoSSI, SSR */
  610. || clk == &arm_gpio_ck /* FIX: GPIO code for 1510 */
  611. ) {
  612. printk(KERN_INFO "FIXME: Clock \"%s\" seems unused\n",
  613. clk->name);
  614. return;
  615. }
  616. printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
  617. clk->ops->disable(clk);
  618. printk(" done\n");
  619. }
  620. #else
  621. #define omap1_clk_disable_unused NULL
  622. #endif
  623. static struct clk_functions omap1_clk_functions = {
  624. .clk_enable = omap1_clk_enable,
  625. .clk_disable = omap1_clk_disable,
  626. .clk_round_rate = omap1_clk_round_rate,
  627. .clk_set_rate = omap1_clk_set_rate,
  628. .clk_disable_unused = omap1_clk_disable_unused,
  629. };
  630. int __init omap1_clk_init(void)
  631. {
  632. struct omap_clk *c;
  633. const struct omap_clock_config *info;
  634. int crystal_type = 0; /* Default 12 MHz */
  635. u32 reg, cpu_mask;
  636. #ifdef CONFIG_DEBUG_LL
  637. /* Resets some clocks that may be left on from bootloader,
  638. * but leaves serial clocks on.
  639. */
  640. omap_writel(0x3 << 29, MOD_CONF_CTRL_0);
  641. #endif
  642. /* USB_REQ_EN will be disabled later if necessary (usb_dc_ck) */
  643. reg = omap_readw(SOFT_REQ_REG) & (1 << 4);
  644. omap_writew(reg, SOFT_REQ_REG);
  645. if (!cpu_is_omap15xx())
  646. omap_writew(0, SOFT_REQ_REG2);
  647. clk_init(&omap1_clk_functions);
  648. /* By default all idlect1 clocks are allowed to idle */
  649. arm_idlect1_mask = ~0;
  650. for (c = omap_clks; c < omap_clks + ARRAY_SIZE(omap_clks); c++)
  651. clk_preinit(c->lk.clk);
  652. cpu_mask = 0;
  653. if (cpu_is_omap16xx())
  654. cpu_mask |= CK_16XX;
  655. if (cpu_is_omap1510())
  656. cpu_mask |= CK_1510;
  657. if (cpu_is_omap7xx())
  658. cpu_mask |= CK_7XX;
  659. if (cpu_is_omap310())
  660. cpu_mask |= CK_310;
  661. for (c = omap_clks; c < omap_clks + ARRAY_SIZE(omap_clks); c++)
  662. if (c->cpu & cpu_mask) {
  663. clkdev_add(&c->lk);
  664. clk_register(c->lk.clk);
  665. }
  666. info = omap_get_config(OMAP_TAG_CLOCK, struct omap_clock_config);
  667. if (info != NULL) {
  668. if (!cpu_is_omap15xx())
  669. crystal_type = info->system_clock_type;
  670. }
  671. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  672. ck_ref.rate = 13000000;
  673. #elif defined(CONFIG_ARCH_OMAP16XX)
  674. if (crystal_type == 2)
  675. ck_ref.rate = 19200000;
  676. #endif
  677. printk("Clocks: ARM_SYSST: 0x%04x DPLL_CTL: 0x%04x ARM_CKCTL: 0x%04x\n",
  678. omap_readw(ARM_SYSST), omap_readw(DPLL_CTL),
  679. omap_readw(ARM_CKCTL));
  680. /* We want to be in syncronous scalable mode */
  681. omap_writew(0x1000, ARM_SYSST);
  682. #ifdef CONFIG_OMAP_CLOCKS_SET_BY_BOOTLOADER
  683. /* Use values set by bootloader. Determine PLL rate and recalculate
  684. * dependent clocks as if kernel had changed PLL or divisors.
  685. */
  686. {
  687. unsigned pll_ctl_val = omap_readw(DPLL_CTL);
  688. ck_dpll1.rate = ck_ref.rate; /* Base xtal rate */
  689. if (pll_ctl_val & 0x10) {
  690. /* PLL enabled, apply multiplier and divisor */
  691. if (pll_ctl_val & 0xf80)
  692. ck_dpll1.rate *= (pll_ctl_val & 0xf80) >> 7;
  693. ck_dpll1.rate /= ((pll_ctl_val & 0x60) >> 5) + 1;
  694. } else {
  695. /* PLL disabled, apply bypass divisor */
  696. switch (pll_ctl_val & 0xc) {
  697. case 0:
  698. break;
  699. case 0x4:
  700. ck_dpll1.rate /= 2;
  701. break;
  702. default:
  703. ck_dpll1.rate /= 4;
  704. break;
  705. }
  706. }
  707. }
  708. #else
  709. /* Find the highest supported frequency and enable it */
  710. if (omap1_select_table_rate(&virtual_ck_mpu, ~0)) {
  711. printk(KERN_ERR "System frequencies not set. Check your config.\n");
  712. /* Guess sane values (60MHz) */
  713. omap_writew(0x2290, DPLL_CTL);
  714. omap_writew(cpu_is_omap7xx() ? 0x3005 : 0x1005, ARM_CKCTL);
  715. ck_dpll1.rate = 60000000;
  716. }
  717. #endif
  718. propagate_rate(&ck_dpll1);
  719. /* Cache rates for clocks connected to ck_ref (not dpll1) */
  720. propagate_rate(&ck_ref);
  721. printk(KERN_INFO "Clocking rate (xtal/DPLL1/MPU): "
  722. "%ld.%01ld/%ld.%01ld/%ld.%01ld MHz\n",
  723. ck_ref.rate / 1000000, (ck_ref.rate / 100000) % 10,
  724. ck_dpll1.rate / 1000000, (ck_dpll1.rate / 100000) % 10,
  725. arm_ck.rate / 1000000, (arm_ck.rate / 100000) % 10);
  726. #if defined(CONFIG_MACH_OMAP_PERSEUS2) || defined(CONFIG_MACH_OMAP_FSAMPLE)
  727. /* Select slicer output as OMAP input clock */
  728. omap_writew(omap_readw(OMAP7XX_PCC_UPLD_CTRL) & ~0x1, OMAP7XX_PCC_UPLD_CTRL);
  729. #endif
  730. /* Amstrad Delta wants BCLK high when inactive */
  731. if (machine_is_ams_delta())
  732. omap_writel(omap_readl(ULPD_CLOCK_CTRL) |
  733. (1 << SDW_MCLK_INV_BIT),
  734. ULPD_CLOCK_CTRL);
  735. /* Turn off DSP and ARM_TIMXO. Make sure ARM_INTHCK is not divided */
  736. /* (on 730, bit 13 must not be cleared) */
  737. if (cpu_is_omap7xx())
  738. omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL);
  739. else
  740. omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL);
  741. /* Put DSP/MPUI into reset until needed */
  742. omap_writew(0, ARM_RSTCT1);
  743. omap_writew(1, ARM_RSTCT2);
  744. omap_writew(0x400, ARM_IDLECT1);
  745. /*
  746. * According to OMAP5910 Erratum SYS_DMA_1, bit DMACK_REQ (bit 8)
  747. * of the ARM_IDLECT2 register must be set to zero. The power-on
  748. * default value of this bit is one.
  749. */
  750. omap_writew(0x0000, ARM_IDLECT2); /* Turn LCD clock off also */
  751. /*
  752. * Only enable those clocks we will need, let the drivers
  753. * enable other clocks as necessary
  754. */
  755. clk_enable(&armper_ck.clk);
  756. clk_enable(&armxor_ck.clk);
  757. clk_enable(&armtim_ck.clk); /* This should be done by timer code */
  758. if (cpu_is_omap15xx())
  759. clk_enable(&arm_gpio_ck);
  760. return 0;
  761. }