pci.h 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /*
  2. * Copyright 2010 Tilera Corporation. All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation, version 2.
  7. *
  8. * This program is distributed in the hope that it will be useful, but
  9. * WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  11. * NON INFRINGEMENT. See the GNU General Public License for
  12. * more details.
  13. */
  14. #ifndef _ASM_TILE_PCI_H
  15. #define _ASM_TILE_PCI_H
  16. #include <linux/dma-mapping.h>
  17. #include <linux/pci.h>
  18. #include <linux/numa.h>
  19. #include <asm-generic/pci_iomap.h>
  20. #ifndef __tilegx__
  21. /*
  22. * Structure of a PCI controller (host bridge)
  23. */
  24. struct pci_controller {
  25. int index; /* PCI domain number */
  26. struct pci_bus *root_bus;
  27. int last_busno;
  28. int hv_cfg_fd[2]; /* config{0,1} fds for this PCIe controller */
  29. int hv_mem_fd; /* fd to Hypervisor for MMIO operations */
  30. struct pci_ops *ops;
  31. int irq_base; /* Base IRQ from the Hypervisor */
  32. int plx_gen1; /* flag for PLX Gen 1 configuration */
  33. /* Address ranges that are routed to this controller/bridge. */
  34. struct resource mem_resources[3];
  35. };
  36. /*
  37. * This flag tells if the platform is TILEmpower that needs
  38. * special configuration for the PLX switch chip.
  39. */
  40. extern int tile_plx_gen1;
  41. static inline void pci_iounmap(struct pci_dev *dev, void __iomem *addr) {}
  42. #define TILE_NUM_PCIE 2
  43. /*
  44. * The hypervisor maps the entirety of CPA-space as bus addresses, so
  45. * bus addresses are physical addresses. The networking and block
  46. * device layers use this boolean for bounce buffer decisions.
  47. */
  48. #define PCI_DMA_BUS_IS_PHYS 1
  49. /* generic pci stuff */
  50. #include <asm-generic/pci.h>
  51. #else
  52. #include <asm/page.h>
  53. #include <gxio/trio.h>
  54. /**
  55. * We reserve the hugepage-size address range at the top of the 64-bit address
  56. * space to serve as the PCI window, emulating the BAR0 space of an endpoint
  57. * device. This window is used by the chip-to-chip applications running on
  58. * the RC node. The reason for carving out this window is that Mem-Maps that
  59. * back up this window will not overlap with those that map the real physical
  60. * memory.
  61. */
  62. #define PCIE_HOST_BAR0_SIZE HPAGE_SIZE
  63. #define PCIE_HOST_BAR0_START HPAGE_MASK
  64. /**
  65. * The first PAGE_SIZE of the above "BAR" window is mapped to the
  66. * gxpci_host_regs structure.
  67. */
  68. #define PCIE_HOST_REGS_SIZE PAGE_SIZE
  69. /*
  70. * This is the PCI address where the Mem-Map interrupt regions start.
  71. * We use the 2nd to the last huge page of the 64-bit address space.
  72. * The last huge page is used for the rootcomplex "bar", for C2C purpose.
  73. */
  74. #define MEM_MAP_INTR_REGIONS_BASE (HPAGE_MASK - HPAGE_SIZE)
  75. /*
  76. * Each Mem-Map interrupt region occupies 4KB.
  77. */
  78. #define MEM_MAP_INTR_REGION_SIZE (1 << TRIO_MAP_MEM_LIM__ADDR_SHIFT)
  79. /*
  80. * Allocate the PCI BAR window right below 4GB.
  81. */
  82. #define TILE_PCI_BAR_WINDOW_TOP (1ULL << 32)
  83. /*
  84. * Allocate 1GB for the PCI BAR window.
  85. */
  86. #define TILE_PCI_BAR_WINDOW_SIZE (1 << 30)
  87. /*
  88. * This is the highest bus address targeting the host memory that
  89. * can be generated by legacy PCI devices with 32-bit or less
  90. * DMA capability, dictated by the BAR window size and location.
  91. */
  92. #define TILE_PCI_MAX_DIRECT_DMA_ADDRESS \
  93. (TILE_PCI_BAR_WINDOW_TOP - TILE_PCI_BAR_WINDOW_SIZE - 1)
  94. /*
  95. * We shift the PCI bus range for all the physical memory up by the whole PA
  96. * range. The corresponding CPA of an incoming PCI request will be the PCI
  97. * address minus TILE_PCI_MEM_MAP_BASE_OFFSET. This also implies
  98. * that the 64-bit capable devices will be given DMA addresses as
  99. * the CPA plus TILE_PCI_MEM_MAP_BASE_OFFSET. To support 32-bit
  100. * devices, we create a separate map region that handles the low
  101. * 4GB.
  102. */
  103. #define TILE_PCI_MEM_MAP_BASE_OFFSET (1ULL << CHIP_PA_WIDTH())
  104. /*
  105. * Start of the PCI memory resource, which starts at the end of the
  106. * maximum system physical RAM address.
  107. */
  108. #define TILE_PCI_MEM_START (1ULL << CHIP_PA_WIDTH())
  109. /*
  110. * Structure of a PCI controller (host bridge) on Gx.
  111. */
  112. struct pci_controller {
  113. /* Pointer back to the TRIO that this PCIe port is connected to. */
  114. gxio_trio_context_t *trio;
  115. int mac; /* PCIe mac index on the TRIO shim */
  116. int trio_index; /* Index of TRIO shim that contains the MAC. */
  117. int pio_mem_index; /* PIO region index for memory access */
  118. #ifdef CONFIG_TILE_PCI_IO
  119. int pio_io_index; /* PIO region index for I/O space access */
  120. #endif
  121. /*
  122. * Mem-Map regions for all the memory controllers so that Linux can
  123. * map all of its physical memory space to the PCI bus.
  124. */
  125. int mem_maps[MAX_NUMNODES];
  126. int index; /* PCI domain number */
  127. struct pci_bus *root_bus;
  128. /* PCI I/O space resource for this controller. */
  129. struct resource io_space;
  130. char io_space_name[32];
  131. /* PCI memory space resource for this controller. */
  132. struct resource mem_space;
  133. char mem_space_name[32];
  134. uint64_t mem_offset; /* cpu->bus memory mapping offset. */
  135. int first_busno;
  136. struct pci_ops *ops;
  137. /* Table that maps the INTx numbers to Linux irq numbers. */
  138. int irq_intx_table[4];
  139. /* Address ranges that are routed to this controller/bridge. */
  140. struct resource mem_resources[3];
  141. };
  142. extern struct pci_controller pci_controllers[TILEGX_NUM_TRIO * TILEGX_TRIO_PCIES];
  143. extern gxio_trio_context_t trio_contexts[TILEGX_NUM_TRIO];
  144. extern int num_trio_shims;
  145. extern void pci_iounmap(struct pci_dev *dev, void __iomem *);
  146. /*
  147. * The PCI address space does not equal the physical memory address
  148. * space (we have an IOMMU). The IDE and SCSI device layers use this
  149. * boolean for bounce buffer decisions.
  150. */
  151. #define PCI_DMA_BUS_IS_PHYS 0
  152. #endif /* __tilegx__ */
  153. int __init tile_pci_init(void);
  154. int __init pcibios_init(void);
  155. void pcibios_fixup_bus(struct pci_bus *bus);
  156. #define pci_domain_nr(bus) (((struct pci_controller *)(bus)->sysdata)->index)
  157. /*
  158. * This decides whether to display the domain number in /proc.
  159. */
  160. static inline int pci_proc_domain(struct pci_bus *bus)
  161. {
  162. return 1;
  163. }
  164. /*
  165. * pcibios_assign_all_busses() tells whether or not the bus numbers
  166. * should be reassigned, in case the BIOS didn't do it correctly, or
  167. * in case we don't have a BIOS and we want to let Linux do it.
  168. */
  169. static inline int pcibios_assign_all_busses(void)
  170. {
  171. return 1;
  172. }
  173. #define PCIBIOS_MIN_MEM 0
  174. /* Minimum PCI I/O address, starting at the page boundary. */
  175. #define PCIBIOS_MIN_IO PAGE_SIZE
  176. /* Use any cpu for PCI. */
  177. #define cpumask_of_pcibus(bus) cpu_online_mask
  178. /* implement the pci_ DMA API in terms of the generic device dma_ one */
  179. #include <asm-generic/pci-dma-compat.h>
  180. #endif /* _ASM_TILE_PCI_H */