fsi.c 21 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006
  1. /*
  2. * Fifo-attached Serial Interface (FSI) support for SH7724
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  6. *
  7. * Based on ssi.c
  8. * Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/delay.h>
  18. #include <linux/list.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/io.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/initval.h>
  24. #include <sound/soc.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/sh_fsi.h>
  27. #include <asm/atomic.h>
  28. #define DO_FMT 0x0000
  29. #define DOFF_CTL 0x0004
  30. #define DOFF_ST 0x0008
  31. #define DI_FMT 0x000C
  32. #define DIFF_CTL 0x0010
  33. #define DIFF_ST 0x0014
  34. #define CKG1 0x0018
  35. #define CKG2 0x001C
  36. #define DIDT 0x0020
  37. #define DODT 0x0024
  38. #define MUTE_ST 0x0028
  39. #define REG_END MUTE_ST
  40. #define INT_ST 0x0200
  41. #define IEMSK 0x0204
  42. #define IMSK 0x0208
  43. #define MUTE 0x020C
  44. #define CLK_RST 0x0210
  45. #define SOFT_RST 0x0214
  46. #define MREG_START INT_ST
  47. #define MREG_END SOFT_RST
  48. /* DO_FMT */
  49. /* DI_FMT */
  50. #define CR_FMT(param) ((param) << 4)
  51. # define CR_MONO 0x0
  52. # define CR_MONO_D 0x1
  53. # define CR_PCM 0x2
  54. # define CR_I2S 0x3
  55. # define CR_TDM 0x4
  56. # define CR_TDM_D 0x5
  57. /* DOFF_CTL */
  58. /* DIFF_CTL */
  59. #define IRQ_HALF 0x00100000
  60. #define FIFO_CLR 0x00000001
  61. /* DOFF_ST */
  62. #define ERR_OVER 0x00000010
  63. #define ERR_UNDER 0x00000001
  64. /* CLK_RST */
  65. #define B_CLK 0x00000010
  66. #define A_CLK 0x00000001
  67. /* INT_ST */
  68. #define INT_B_IN (1 << 12)
  69. #define INT_B_OUT (1 << 8)
  70. #define INT_A_IN (1 << 4)
  71. #define INT_A_OUT (1 << 0)
  72. #define FSI_RATES SNDRV_PCM_RATE_8000_96000
  73. #define FSI_FMTS (SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S16_LE)
  74. /************************************************************************
  75. struct
  76. ************************************************************************/
  77. struct fsi_priv {
  78. void __iomem *base;
  79. struct snd_pcm_substream *substream;
  80. struct fsi_master *master;
  81. int fifo_max;
  82. int chan;
  83. int byte_offset;
  84. int period_len;
  85. int buffer_len;
  86. int periods;
  87. };
  88. struct fsi_master {
  89. void __iomem *base;
  90. int irq;
  91. struct fsi_priv fsia;
  92. struct fsi_priv fsib;
  93. struct sh_fsi_platform_info *info;
  94. };
  95. /************************************************************************
  96. basic read write function
  97. ************************************************************************/
  98. static int __fsi_reg_write(u32 reg, u32 data)
  99. {
  100. /* valid data area is 24bit */
  101. data &= 0x00ffffff;
  102. return ctrl_outl(data, reg);
  103. }
  104. static u32 __fsi_reg_read(u32 reg)
  105. {
  106. return ctrl_inl(reg);
  107. }
  108. static int __fsi_reg_mask_set(u32 reg, u32 mask, u32 data)
  109. {
  110. u32 val = __fsi_reg_read(reg);
  111. val &= ~mask;
  112. val |= data & mask;
  113. return __fsi_reg_write(reg, val);
  114. }
  115. static int fsi_reg_write(struct fsi_priv *fsi, u32 reg, u32 data)
  116. {
  117. if (reg > REG_END)
  118. return -1;
  119. return __fsi_reg_write((u32)(fsi->base + reg), data);
  120. }
  121. static u32 fsi_reg_read(struct fsi_priv *fsi, u32 reg)
  122. {
  123. if (reg > REG_END)
  124. return 0;
  125. return __fsi_reg_read((u32)(fsi->base + reg));
  126. }
  127. static int fsi_reg_mask_set(struct fsi_priv *fsi, u32 reg, u32 mask, u32 data)
  128. {
  129. if (reg > REG_END)
  130. return -1;
  131. return __fsi_reg_mask_set((u32)(fsi->base + reg), mask, data);
  132. }
  133. static int fsi_master_write(struct fsi_master *master, u32 reg, u32 data)
  134. {
  135. if ((reg < MREG_START) ||
  136. (reg > MREG_END))
  137. return -1;
  138. return __fsi_reg_write((u32)(master->base + reg), data);
  139. }
  140. static u32 fsi_master_read(struct fsi_master *master, u32 reg)
  141. {
  142. if ((reg < MREG_START) ||
  143. (reg > MREG_END))
  144. return 0;
  145. return __fsi_reg_read((u32)(master->base + reg));
  146. }
  147. static int fsi_master_mask_set(struct fsi_master *master,
  148. u32 reg, u32 mask, u32 data)
  149. {
  150. if ((reg < MREG_START) ||
  151. (reg > MREG_END))
  152. return -1;
  153. return __fsi_reg_mask_set((u32)(master->base + reg), mask, data);
  154. }
  155. /************************************************************************
  156. basic function
  157. ************************************************************************/
  158. static struct fsi_master *fsi_get_master(struct fsi_priv *fsi)
  159. {
  160. return fsi->master;
  161. }
  162. static int fsi_is_port_a(struct fsi_priv *fsi)
  163. {
  164. return fsi->master->base == fsi->base;
  165. }
  166. static struct fsi_priv *fsi_get_priv(struct snd_pcm_substream *substream)
  167. {
  168. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  169. struct snd_soc_dai_link *machine = rtd->dai;
  170. struct snd_soc_dai *dai = machine->cpu_dai;
  171. return dai->private_data;
  172. }
  173. static u32 fsi_get_info_flags(struct fsi_priv *fsi)
  174. {
  175. int is_porta = fsi_is_port_a(fsi);
  176. struct fsi_master *master = fsi_get_master(fsi);
  177. return is_porta ? master->info->porta_flags :
  178. master->info->portb_flags;
  179. }
  180. static int fsi_is_master_mode(struct fsi_priv *fsi, int is_play)
  181. {
  182. u32 mode;
  183. u32 flags = fsi_get_info_flags(fsi);
  184. mode = is_play ? SH_FSI_OUT_SLAVE_MODE : SH_FSI_IN_SLAVE_MODE;
  185. /* return
  186. * 1 : master mode
  187. * 0 : slave mode
  188. */
  189. return (mode & flags) != mode;
  190. }
  191. static u32 fsi_port_ab_io_bit(struct fsi_priv *fsi, int is_play)
  192. {
  193. int is_porta = fsi_is_port_a(fsi);
  194. u32 data;
  195. if (is_porta)
  196. data = is_play ? (1 << 0) : (1 << 4);
  197. else
  198. data = is_play ? (1 << 8) : (1 << 12);
  199. return data;
  200. }
  201. static void fsi_stream_push(struct fsi_priv *fsi,
  202. struct snd_pcm_substream *substream,
  203. u32 buffer_len,
  204. u32 period_len)
  205. {
  206. fsi->substream = substream;
  207. fsi->buffer_len = buffer_len;
  208. fsi->period_len = period_len;
  209. fsi->byte_offset = 0;
  210. fsi->periods = 0;
  211. }
  212. static void fsi_stream_pop(struct fsi_priv *fsi)
  213. {
  214. fsi->substream = NULL;
  215. fsi->buffer_len = 0;
  216. fsi->period_len = 0;
  217. fsi->byte_offset = 0;
  218. fsi->periods = 0;
  219. }
  220. static int fsi_get_fifo_residue(struct fsi_priv *fsi, int is_play)
  221. {
  222. u32 status;
  223. u32 reg = is_play ? DOFF_ST : DIFF_ST;
  224. int residue;
  225. status = fsi_reg_read(fsi, reg);
  226. residue = 0x1ff & (status >> 8);
  227. residue *= fsi->chan;
  228. return residue;
  229. }
  230. /************************************************************************
  231. ctrl function
  232. ************************************************************************/
  233. static void fsi_irq_enable(struct fsi_priv *fsi, int is_play)
  234. {
  235. u32 data = fsi_port_ab_io_bit(fsi, is_play);
  236. struct fsi_master *master = fsi_get_master(fsi);
  237. fsi_master_mask_set(master, IMSK, data, data);
  238. fsi_master_mask_set(master, IEMSK, data, data);
  239. }
  240. static void fsi_irq_disable(struct fsi_priv *fsi, int is_play)
  241. {
  242. u32 data = fsi_port_ab_io_bit(fsi, is_play);
  243. struct fsi_master *master = fsi_get_master(fsi);
  244. fsi_master_mask_set(master, IMSK, data, 0);
  245. fsi_master_mask_set(master, IEMSK, data, 0);
  246. }
  247. static void fsi_clk_ctrl(struct fsi_priv *fsi, int enable)
  248. {
  249. u32 val = fsi_is_port_a(fsi) ? (1 << 0) : (1 << 4);
  250. struct fsi_master *master = fsi_get_master(fsi);
  251. if (enable)
  252. fsi_master_mask_set(master, CLK_RST, val, val);
  253. else
  254. fsi_master_mask_set(master, CLK_RST, val, 0);
  255. }
  256. static void fsi_irq_init(struct fsi_priv *fsi, int is_play)
  257. {
  258. u32 data;
  259. u32 ctrl;
  260. data = fsi_port_ab_io_bit(fsi, is_play);
  261. ctrl = is_play ? DOFF_CTL : DIFF_CTL;
  262. /* set IMSK */
  263. fsi_irq_disable(fsi, is_play);
  264. /* set interrupt generation factor */
  265. fsi_reg_write(fsi, ctrl, IRQ_HALF);
  266. /* clear FIFO */
  267. fsi_reg_mask_set(fsi, ctrl, FIFO_CLR, FIFO_CLR);
  268. /* clear interrupt factor */
  269. fsi_master_mask_set(fsi_get_master(fsi), INT_ST, data, 0);
  270. }
  271. static void fsi_soft_all_reset(struct fsi_master *master)
  272. {
  273. u32 status = fsi_master_read(master, SOFT_RST);
  274. /* port AB reset */
  275. status &= 0x000000ff;
  276. fsi_master_write(master, SOFT_RST, status);
  277. mdelay(10);
  278. /* soft reset */
  279. status &= 0x000000f0;
  280. fsi_master_write(master, SOFT_RST, status);
  281. status |= 0x00000001;
  282. fsi_master_write(master, SOFT_RST, status);
  283. mdelay(10);
  284. }
  285. /* playback interrupt */
  286. static int fsi_data_push(struct fsi_priv *fsi)
  287. {
  288. struct snd_pcm_runtime *runtime;
  289. struct snd_pcm_substream *substream = NULL;
  290. int send;
  291. int fifo_free;
  292. int width;
  293. u8 *start;
  294. int i, over_period;
  295. if (!fsi ||
  296. !fsi->substream ||
  297. !fsi->substream->runtime)
  298. return -EINVAL;
  299. over_period = 0;
  300. substream = fsi->substream;
  301. runtime = substream->runtime;
  302. /* FSI FIFO has limit.
  303. * So, this driver can not send periods data at a time
  304. */
  305. if (fsi->byte_offset >=
  306. fsi->period_len * (fsi->periods + 1)) {
  307. over_period = 1;
  308. fsi->periods = (fsi->periods + 1) % runtime->periods;
  309. if (0 == fsi->periods)
  310. fsi->byte_offset = 0;
  311. }
  312. /* get 1 channel data width */
  313. width = frames_to_bytes(runtime, 1) / fsi->chan;
  314. /* get send size for alsa */
  315. send = (fsi->buffer_len - fsi->byte_offset) / width;
  316. /* get FIFO free size */
  317. fifo_free = (fsi->fifo_max * fsi->chan) - fsi_get_fifo_residue(fsi, 1);
  318. /* size check */
  319. if (fifo_free < send)
  320. send = fifo_free;
  321. start = runtime->dma_area;
  322. start += fsi->byte_offset;
  323. switch (width) {
  324. case 2:
  325. for (i = 0; i < send; i++)
  326. fsi_reg_write(fsi, DODT,
  327. ((u32)*((u16 *)start + i) << 8));
  328. break;
  329. case 4:
  330. for (i = 0; i < send; i++)
  331. fsi_reg_write(fsi, DODT, *((u32 *)start + i));
  332. break;
  333. default:
  334. return -EINVAL;
  335. }
  336. fsi->byte_offset += send * width;
  337. fsi_irq_enable(fsi, 1);
  338. if (over_period)
  339. snd_pcm_period_elapsed(substream);
  340. return 0;
  341. }
  342. static int fsi_data_pop(struct fsi_priv *fsi)
  343. {
  344. struct snd_pcm_runtime *runtime;
  345. struct snd_pcm_substream *substream = NULL;
  346. int free;
  347. int fifo_fill;
  348. int width;
  349. u8 *start;
  350. int i, over_period;
  351. if (!fsi ||
  352. !fsi->substream ||
  353. !fsi->substream->runtime)
  354. return -EINVAL;
  355. over_period = 0;
  356. substream = fsi->substream;
  357. runtime = substream->runtime;
  358. /* FSI FIFO has limit.
  359. * So, this driver can not send periods data at a time
  360. */
  361. if (fsi->byte_offset >=
  362. fsi->period_len * (fsi->periods + 1)) {
  363. over_period = 1;
  364. fsi->periods = (fsi->periods + 1) % runtime->periods;
  365. if (0 == fsi->periods)
  366. fsi->byte_offset = 0;
  367. }
  368. /* get 1 channel data width */
  369. width = frames_to_bytes(runtime, 1) / fsi->chan;
  370. /* get free space for alsa */
  371. free = (fsi->buffer_len - fsi->byte_offset) / width;
  372. /* get recv size */
  373. fifo_fill = fsi_get_fifo_residue(fsi, 0);
  374. if (free < fifo_fill)
  375. fifo_fill = free;
  376. start = runtime->dma_area;
  377. start += fsi->byte_offset;
  378. switch (width) {
  379. case 2:
  380. for (i = 0; i < fifo_fill; i++)
  381. *((u16 *)start + i) =
  382. (u16)(fsi_reg_read(fsi, DIDT) >> 8);
  383. break;
  384. case 4:
  385. for (i = 0; i < fifo_fill; i++)
  386. *((u32 *)start + i) = fsi_reg_read(fsi, DIDT);
  387. break;
  388. default:
  389. return -EINVAL;
  390. }
  391. fsi->byte_offset += fifo_fill * width;
  392. fsi_irq_enable(fsi, 0);
  393. if (over_period)
  394. snd_pcm_period_elapsed(substream);
  395. return 0;
  396. }
  397. static irqreturn_t fsi_interrupt(int irq, void *data)
  398. {
  399. struct fsi_master *master = data;
  400. u32 status = fsi_master_read(master, SOFT_RST) & ~0x00000010;
  401. u32 int_st = fsi_master_read(master, INT_ST);
  402. /* clear irq status */
  403. fsi_master_write(master, SOFT_RST, status);
  404. fsi_master_write(master, SOFT_RST, status | 0x00000010);
  405. if (int_st & INT_A_OUT)
  406. fsi_data_push(&master->fsia);
  407. if (int_st & INT_B_OUT)
  408. fsi_data_push(&master->fsib);
  409. if (int_st & INT_A_IN)
  410. fsi_data_pop(&master->fsia);
  411. if (int_st & INT_B_IN)
  412. fsi_data_pop(&master->fsib);
  413. fsi_master_write(master, INT_ST, 0x0000000);
  414. return IRQ_HANDLED;
  415. }
  416. /************************************************************************
  417. dai ops
  418. ************************************************************************/
  419. static int fsi_dai_startup(struct snd_pcm_substream *substream,
  420. struct snd_soc_dai *dai)
  421. {
  422. struct fsi_priv *fsi = fsi_get_priv(substream);
  423. const char *msg;
  424. u32 flags = fsi_get_info_flags(fsi);
  425. u32 fmt;
  426. u32 reg;
  427. u32 data;
  428. int is_play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  429. int is_master;
  430. int ret = 0;
  431. pm_runtime_get_sync(dai->dev);
  432. /* CKG1 */
  433. data = is_play ? (1 << 0) : (1 << 4);
  434. is_master = fsi_is_master_mode(fsi, is_play);
  435. if (is_master)
  436. fsi_reg_mask_set(fsi, CKG1, data, data);
  437. else
  438. fsi_reg_mask_set(fsi, CKG1, data, 0);
  439. /* clock inversion (CKG2) */
  440. data = 0;
  441. switch (SH_FSI_INVERSION_MASK & flags) {
  442. case SH_FSI_LRM_INV:
  443. data = 1 << 12;
  444. break;
  445. case SH_FSI_BRM_INV:
  446. data = 1 << 8;
  447. break;
  448. case SH_FSI_LRS_INV:
  449. data = 1 << 4;
  450. break;
  451. case SH_FSI_BRS_INV:
  452. data = 1 << 0;
  453. break;
  454. }
  455. fsi_reg_write(fsi, CKG2, data);
  456. /* do fmt, di fmt */
  457. data = 0;
  458. reg = is_play ? DO_FMT : DI_FMT;
  459. fmt = is_play ? SH_FSI_GET_OFMT(flags) : SH_FSI_GET_IFMT(flags);
  460. switch (fmt) {
  461. case SH_FSI_FMT_MONO:
  462. msg = "MONO";
  463. data = CR_FMT(CR_MONO);
  464. fsi->chan = 1;
  465. break;
  466. case SH_FSI_FMT_MONO_DELAY:
  467. msg = "MONO Delay";
  468. data = CR_FMT(CR_MONO_D);
  469. fsi->chan = 1;
  470. break;
  471. case SH_FSI_FMT_PCM:
  472. msg = "PCM";
  473. data = CR_FMT(CR_PCM);
  474. fsi->chan = 2;
  475. break;
  476. case SH_FSI_FMT_I2S:
  477. msg = "I2S";
  478. data = CR_FMT(CR_I2S);
  479. fsi->chan = 2;
  480. break;
  481. case SH_FSI_FMT_TDM:
  482. msg = "TDM";
  483. data = CR_FMT(CR_TDM) | (fsi->chan - 1);
  484. fsi->chan = is_play ?
  485. SH_FSI_GET_CH_O(flags) : SH_FSI_GET_CH_I(flags);
  486. break;
  487. case SH_FSI_FMT_TDM_DELAY:
  488. msg = "TDM Delay";
  489. data = CR_FMT(CR_TDM_D) | (fsi->chan - 1);
  490. fsi->chan = is_play ?
  491. SH_FSI_GET_CH_O(flags) : SH_FSI_GET_CH_I(flags);
  492. break;
  493. default:
  494. dev_err(dai->dev, "unknown format.\n");
  495. return -EINVAL;
  496. }
  497. switch (fsi->chan) {
  498. case 1:
  499. fsi->fifo_max = 256;
  500. break;
  501. case 2:
  502. fsi->fifo_max = 128;
  503. break;
  504. case 3:
  505. case 4:
  506. fsi->fifo_max = 64;
  507. break;
  508. case 5:
  509. case 6:
  510. case 7:
  511. case 8:
  512. fsi->fifo_max = 32;
  513. break;
  514. default:
  515. dev_err(dai->dev, "channel size error.\n");
  516. return -EINVAL;
  517. }
  518. fsi_reg_write(fsi, reg, data);
  519. /*
  520. * clear clk reset if master mode
  521. */
  522. if (is_master)
  523. fsi_clk_ctrl(fsi, 1);
  524. /* irq setting */
  525. fsi_irq_init(fsi, is_play);
  526. return ret;
  527. }
  528. static void fsi_dai_shutdown(struct snd_pcm_substream *substream,
  529. struct snd_soc_dai *dai)
  530. {
  531. struct fsi_priv *fsi = fsi_get_priv(substream);
  532. int is_play = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
  533. fsi_irq_disable(fsi, is_play);
  534. fsi_clk_ctrl(fsi, 0);
  535. pm_runtime_put_sync(dai->dev);
  536. }
  537. static int fsi_dai_trigger(struct snd_pcm_substream *substream, int cmd,
  538. struct snd_soc_dai *dai)
  539. {
  540. struct fsi_priv *fsi = fsi_get_priv(substream);
  541. struct snd_pcm_runtime *runtime = substream->runtime;
  542. int is_play = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
  543. int ret = 0;
  544. switch (cmd) {
  545. case SNDRV_PCM_TRIGGER_START:
  546. fsi_stream_push(fsi, substream,
  547. frames_to_bytes(runtime, runtime->buffer_size),
  548. frames_to_bytes(runtime, runtime->period_size));
  549. ret = is_play ? fsi_data_push(fsi) : fsi_data_pop(fsi);
  550. break;
  551. case SNDRV_PCM_TRIGGER_STOP:
  552. fsi_irq_disable(fsi, is_play);
  553. fsi_stream_pop(fsi);
  554. break;
  555. }
  556. return ret;
  557. }
  558. static struct snd_soc_dai_ops fsi_dai_ops = {
  559. .startup = fsi_dai_startup,
  560. .shutdown = fsi_dai_shutdown,
  561. .trigger = fsi_dai_trigger,
  562. };
  563. /************************************************************************
  564. pcm ops
  565. ************************************************************************/
  566. static struct snd_pcm_hardware fsi_pcm_hardware = {
  567. .info = SNDRV_PCM_INFO_INTERLEAVED |
  568. SNDRV_PCM_INFO_MMAP |
  569. SNDRV_PCM_INFO_MMAP_VALID |
  570. SNDRV_PCM_INFO_PAUSE,
  571. .formats = FSI_FMTS,
  572. .rates = FSI_RATES,
  573. .rate_min = 8000,
  574. .rate_max = 192000,
  575. .channels_min = 1,
  576. .channels_max = 2,
  577. .buffer_bytes_max = 64 * 1024,
  578. .period_bytes_min = 32,
  579. .period_bytes_max = 8192,
  580. .periods_min = 1,
  581. .periods_max = 32,
  582. .fifo_size = 256,
  583. };
  584. static int fsi_pcm_open(struct snd_pcm_substream *substream)
  585. {
  586. struct snd_pcm_runtime *runtime = substream->runtime;
  587. int ret = 0;
  588. snd_soc_set_runtime_hwparams(substream, &fsi_pcm_hardware);
  589. ret = snd_pcm_hw_constraint_integer(runtime,
  590. SNDRV_PCM_HW_PARAM_PERIODS);
  591. return ret;
  592. }
  593. static int fsi_hw_params(struct snd_pcm_substream *substream,
  594. struct snd_pcm_hw_params *hw_params)
  595. {
  596. return snd_pcm_lib_malloc_pages(substream,
  597. params_buffer_bytes(hw_params));
  598. }
  599. static int fsi_hw_free(struct snd_pcm_substream *substream)
  600. {
  601. return snd_pcm_lib_free_pages(substream);
  602. }
  603. static snd_pcm_uframes_t fsi_pointer(struct snd_pcm_substream *substream)
  604. {
  605. struct snd_pcm_runtime *runtime = substream->runtime;
  606. struct fsi_priv *fsi = fsi_get_priv(substream);
  607. long location;
  608. location = (fsi->byte_offset - 1);
  609. if (location < 0)
  610. location = 0;
  611. return bytes_to_frames(runtime, location);
  612. }
  613. static struct snd_pcm_ops fsi_pcm_ops = {
  614. .open = fsi_pcm_open,
  615. .ioctl = snd_pcm_lib_ioctl,
  616. .hw_params = fsi_hw_params,
  617. .hw_free = fsi_hw_free,
  618. .pointer = fsi_pointer,
  619. };
  620. /************************************************************************
  621. snd_soc_platform
  622. ************************************************************************/
  623. #define PREALLOC_BUFFER (32 * 1024)
  624. #define PREALLOC_BUFFER_MAX (32 * 1024)
  625. static void fsi_pcm_free(struct snd_pcm *pcm)
  626. {
  627. snd_pcm_lib_preallocate_free_for_all(pcm);
  628. }
  629. static int fsi_pcm_new(struct snd_card *card,
  630. struct snd_soc_dai *dai,
  631. struct snd_pcm *pcm)
  632. {
  633. /*
  634. * dont use SNDRV_DMA_TYPE_DEV, since it will oops the SH kernel
  635. * in MMAP mode (i.e. aplay -M)
  636. */
  637. return snd_pcm_lib_preallocate_pages_for_all(
  638. pcm,
  639. SNDRV_DMA_TYPE_CONTINUOUS,
  640. snd_dma_continuous_data(GFP_KERNEL),
  641. PREALLOC_BUFFER, PREALLOC_BUFFER_MAX);
  642. }
  643. /************************************************************************
  644. alsa struct
  645. ************************************************************************/
  646. struct snd_soc_dai fsi_soc_dai[] = {
  647. {
  648. .name = "FSIA",
  649. .id = 0,
  650. .playback = {
  651. .rates = FSI_RATES,
  652. .formats = FSI_FMTS,
  653. .channels_min = 1,
  654. .channels_max = 8,
  655. },
  656. .capture = {
  657. .rates = FSI_RATES,
  658. .formats = FSI_FMTS,
  659. .channels_min = 1,
  660. .channels_max = 8,
  661. },
  662. .ops = &fsi_dai_ops,
  663. },
  664. {
  665. .name = "FSIB",
  666. .id = 1,
  667. .playback = {
  668. .rates = FSI_RATES,
  669. .formats = FSI_FMTS,
  670. .channels_min = 1,
  671. .channels_max = 8,
  672. },
  673. .capture = {
  674. .rates = FSI_RATES,
  675. .formats = FSI_FMTS,
  676. .channels_min = 1,
  677. .channels_max = 8,
  678. },
  679. .ops = &fsi_dai_ops,
  680. },
  681. };
  682. EXPORT_SYMBOL_GPL(fsi_soc_dai);
  683. struct snd_soc_platform fsi_soc_platform = {
  684. .name = "fsi-pcm",
  685. .pcm_ops = &fsi_pcm_ops,
  686. .pcm_new = fsi_pcm_new,
  687. .pcm_free = fsi_pcm_free,
  688. };
  689. EXPORT_SYMBOL_GPL(fsi_soc_platform);
  690. /************************************************************************
  691. platform function
  692. ************************************************************************/
  693. static int fsi_probe(struct platform_device *pdev)
  694. {
  695. struct fsi_master *master;
  696. struct resource *res;
  697. unsigned int irq;
  698. int ret;
  699. if (0 != pdev->id) {
  700. dev_err(&pdev->dev, "current fsi support id 0 only now\n");
  701. return -ENODEV;
  702. }
  703. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  704. irq = platform_get_irq(pdev, 0);
  705. if (!res || !irq) {
  706. dev_err(&pdev->dev, "Not enough FSI platform resources.\n");
  707. ret = -ENODEV;
  708. goto exit;
  709. }
  710. master = kzalloc(sizeof(*master), GFP_KERNEL);
  711. if (!master) {
  712. dev_err(&pdev->dev, "Could not allocate master\n");
  713. ret = -ENOMEM;
  714. goto exit;
  715. }
  716. master->base = ioremap_nocache(res->start, resource_size(res));
  717. if (!master->base) {
  718. ret = -ENXIO;
  719. dev_err(&pdev->dev, "Unable to ioremap FSI registers.\n");
  720. goto exit_kfree;
  721. }
  722. master->irq = irq;
  723. master->info = pdev->dev.platform_data;
  724. master->fsia.base = master->base;
  725. master->fsia.master = master;
  726. master->fsib.base = master->base + 0x40;
  727. master->fsib.master = master;
  728. pm_runtime_enable(&pdev->dev);
  729. pm_runtime_resume(&pdev->dev);
  730. fsi_soc_dai[0].dev = &pdev->dev;
  731. fsi_soc_dai[0].private_data = &master->fsia;
  732. fsi_soc_dai[1].dev = &pdev->dev;
  733. fsi_soc_dai[1].private_data = &master->fsib;
  734. fsi_soft_all_reset(master);
  735. ret = request_irq(irq, &fsi_interrupt, IRQF_DISABLED, "fsi", master);
  736. if (ret) {
  737. dev_err(&pdev->dev, "irq request err\n");
  738. goto exit_iounmap;
  739. }
  740. ret = snd_soc_register_platform(&fsi_soc_platform);
  741. if (ret < 0) {
  742. dev_err(&pdev->dev, "cannot snd soc register\n");
  743. goto exit_free_irq;
  744. }
  745. return snd_soc_register_dais(fsi_soc_dai, ARRAY_SIZE(fsi_soc_dai));
  746. exit_free_irq:
  747. free_irq(irq, master);
  748. exit_iounmap:
  749. iounmap(master->base);
  750. pm_runtime_disable(&pdev->dev);
  751. exit_kfree:
  752. kfree(master);
  753. master = NULL;
  754. exit:
  755. return ret;
  756. }
  757. static int fsi_remove(struct platform_device *pdev)
  758. {
  759. struct fsi_master *master;
  760. master = fsi_get_master(fsi_soc_dai[0].private_data);
  761. snd_soc_unregister_dais(fsi_soc_dai, ARRAY_SIZE(fsi_soc_dai));
  762. snd_soc_unregister_platform(&fsi_soc_platform);
  763. pm_runtime_disable(&pdev->dev);
  764. free_irq(master->irq, master);
  765. iounmap(master->base);
  766. kfree(master);
  767. fsi_soc_dai[0].dev = NULL;
  768. fsi_soc_dai[0].private_data = NULL;
  769. fsi_soc_dai[1].dev = NULL;
  770. fsi_soc_dai[1].private_data = NULL;
  771. return 0;
  772. }
  773. static int fsi_runtime_nop(struct device *dev)
  774. {
  775. /* Runtime PM callback shared between ->runtime_suspend()
  776. * and ->runtime_resume(). Simply returns success.
  777. *
  778. * This driver re-initializes all registers after
  779. * pm_runtime_get_sync() anyway so there is no need
  780. * to save and restore registers here.
  781. */
  782. return 0;
  783. }
  784. static struct dev_pm_ops fsi_pm_ops = {
  785. .runtime_suspend = fsi_runtime_nop,
  786. .runtime_resume = fsi_runtime_nop,
  787. };
  788. static struct platform_driver fsi_driver = {
  789. .driver = {
  790. .name = "sh_fsi",
  791. .pm = &fsi_pm_ops,
  792. },
  793. .probe = fsi_probe,
  794. .remove = fsi_remove,
  795. };
  796. static int __init fsi_mobile_init(void)
  797. {
  798. return platform_driver_register(&fsi_driver);
  799. }
  800. static void __exit fsi_mobile_exit(void)
  801. {
  802. platform_driver_unregister(&fsi_driver);
  803. }
  804. module_init(fsi_mobile_init);
  805. module_exit(fsi_mobile_exit);
  806. MODULE_LICENSE("GPL");
  807. MODULE_DESCRIPTION("SuperH onchip FSI audio driver");
  808. MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");