main.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048
  1. /*
  2. * This file is part of wl18xx
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/ip.h>
  24. #include "../wlcore/wlcore.h"
  25. #include "../wlcore/debug.h"
  26. #include "../wlcore/io.h"
  27. #include "../wlcore/acx.h"
  28. #include "../wlcore/tx.h"
  29. #include "../wlcore/rx.h"
  30. #include "../wlcore/io.h"
  31. #include "../wlcore/boot.h"
  32. #include "reg.h"
  33. #include "conf.h"
  34. #include "acx.h"
  35. #include "tx.h"
  36. #include "wl18xx.h"
  37. #define WL18XX_RX_CHECKSUM_MASK 0x40
  38. static char *ht_mode_param;
  39. static char *board_type_param;
  40. static const u32 wl18xx_board_type_to_scrpad2[NUM_BOARD_TYPES] = {
  41. [BOARD_TYPE_FPGA_18XX] = SCR_PAD2_BOARD_TYPE_FPGA,
  42. [BOARD_TYPE_HDK_18XX] = SCR_PAD2_BOARD_TYPE_HDK,
  43. [BOARD_TYPE_DVP_EVB_18XX] = SCR_PAD2_BOARD_TYPE_DVP_EVB,
  44. };
  45. static const u8 wl18xx_rate_to_idx_2ghz[] = {
  46. /* MCS rates are used only with 11n */
  47. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  48. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  49. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  50. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  51. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  52. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  53. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  54. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  55. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  56. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  57. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  58. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  59. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  60. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  61. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  62. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  63. 11, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  64. 10, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  65. 9, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  66. 8, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  67. /* TI-specific rate */
  68. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  69. 7, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  70. 6, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  71. 3, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  72. 5, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  73. 4, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  74. 2, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  75. 1, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  76. 0 /* WL18XX_CONF_HW_RXTX_RATE_1 */
  77. };
  78. static const u8 wl18xx_rate_to_idx_5ghz[] = {
  79. /* MCS rates are used only with 11n */
  80. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  81. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  82. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  83. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  84. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  85. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  86. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  87. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  88. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  89. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  90. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  91. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  92. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  93. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  94. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  95. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  96. 7, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  97. 6, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  98. 5, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  99. 4, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  100. /* TI-specific rate */
  101. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  102. 3, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  103. 2, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  104. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  105. 1, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  106. 0, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  107. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  108. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  109. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_1 */
  110. };
  111. static const u8 *wl18xx_band_rate_to_idx[] = {
  112. [IEEE80211_BAND_2GHZ] = wl18xx_rate_to_idx_2ghz,
  113. [IEEE80211_BAND_5GHZ] = wl18xx_rate_to_idx_5ghz
  114. };
  115. enum wl18xx_hw_rates {
  116. WL18XX_CONF_HW_RXTX_RATE_MCS15 = 0,
  117. WL18XX_CONF_HW_RXTX_RATE_MCS14,
  118. WL18XX_CONF_HW_RXTX_RATE_MCS13,
  119. WL18XX_CONF_HW_RXTX_RATE_MCS12,
  120. WL18XX_CONF_HW_RXTX_RATE_MCS11,
  121. WL18XX_CONF_HW_RXTX_RATE_MCS10,
  122. WL18XX_CONF_HW_RXTX_RATE_MCS9,
  123. WL18XX_CONF_HW_RXTX_RATE_MCS8,
  124. WL18XX_CONF_HW_RXTX_RATE_MCS7,
  125. WL18XX_CONF_HW_RXTX_RATE_MCS6,
  126. WL18XX_CONF_HW_RXTX_RATE_MCS5,
  127. WL18XX_CONF_HW_RXTX_RATE_MCS4,
  128. WL18XX_CONF_HW_RXTX_RATE_MCS3,
  129. WL18XX_CONF_HW_RXTX_RATE_MCS2,
  130. WL18XX_CONF_HW_RXTX_RATE_MCS1,
  131. WL18XX_CONF_HW_RXTX_RATE_MCS0,
  132. WL18XX_CONF_HW_RXTX_RATE_54,
  133. WL18XX_CONF_HW_RXTX_RATE_48,
  134. WL18XX_CONF_HW_RXTX_RATE_36,
  135. WL18XX_CONF_HW_RXTX_RATE_24,
  136. WL18XX_CONF_HW_RXTX_RATE_22,
  137. WL18XX_CONF_HW_RXTX_RATE_18,
  138. WL18XX_CONF_HW_RXTX_RATE_12,
  139. WL18XX_CONF_HW_RXTX_RATE_11,
  140. WL18XX_CONF_HW_RXTX_RATE_9,
  141. WL18XX_CONF_HW_RXTX_RATE_6,
  142. WL18XX_CONF_HW_RXTX_RATE_5_5,
  143. WL18XX_CONF_HW_RXTX_RATE_2,
  144. WL18XX_CONF_HW_RXTX_RATE_1,
  145. WL18XX_CONF_HW_RXTX_RATE_MAX,
  146. };
  147. static struct wlcore_conf wl18xx_conf = {
  148. .sg = {
  149. .params = {
  150. [CONF_SG_ACL_BT_MASTER_MIN_BR] = 10,
  151. [CONF_SG_ACL_BT_MASTER_MAX_BR] = 180,
  152. [CONF_SG_ACL_BT_SLAVE_MIN_BR] = 10,
  153. [CONF_SG_ACL_BT_SLAVE_MAX_BR] = 180,
  154. [CONF_SG_ACL_BT_MASTER_MIN_EDR] = 10,
  155. [CONF_SG_ACL_BT_MASTER_MAX_EDR] = 80,
  156. [CONF_SG_ACL_BT_SLAVE_MIN_EDR] = 10,
  157. [CONF_SG_ACL_BT_SLAVE_MAX_EDR] = 80,
  158. [CONF_SG_ACL_WLAN_PS_MASTER_BR] = 8,
  159. [CONF_SG_ACL_WLAN_PS_SLAVE_BR] = 8,
  160. [CONF_SG_ACL_WLAN_PS_MASTER_EDR] = 20,
  161. [CONF_SG_ACL_WLAN_PS_SLAVE_EDR] = 20,
  162. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_BR] = 20,
  163. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_BR] = 35,
  164. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_BR] = 16,
  165. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_BR] = 35,
  166. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_EDR] = 32,
  167. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_EDR] = 50,
  168. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_EDR] = 28,
  169. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_EDR] = 50,
  170. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_BR] = 10,
  171. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_EDR] = 20,
  172. [CONF_SG_ACL_PASSIVE_SCAN_BT_BR] = 75,
  173. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_BR] = 15,
  174. [CONF_SG_ACL_PASSIVE_SCAN_BT_EDR] = 27,
  175. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_EDR] = 17,
  176. /* active scan params */
  177. [CONF_SG_AUTO_SCAN_PROBE_REQ] = 170,
  178. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_HV3] = 50,
  179. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_A2DP] = 100,
  180. /* passive scan params */
  181. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_BR] = 800,
  182. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_EDR] = 200,
  183. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_HV3] = 200,
  184. /* passive scan in dual antenna params */
  185. [CONF_SG_CONSECUTIVE_HV3_IN_PASSIVE_SCAN] = 0,
  186. [CONF_SG_BCN_HV3_COLLISION_THRESH_IN_PASSIVE_SCAN] = 0,
  187. [CONF_SG_TX_RX_PROTECTION_BWIDTH_IN_PASSIVE_SCAN] = 0,
  188. /* general params */
  189. [CONF_SG_STA_FORCE_PS_IN_BT_SCO] = 1,
  190. [CONF_SG_ANTENNA_CONFIGURATION] = 0,
  191. [CONF_SG_BEACON_MISS_PERCENT] = 60,
  192. [CONF_SG_DHCP_TIME] = 5000,
  193. [CONF_SG_RXT] = 1200,
  194. [CONF_SG_TXT] = 1000,
  195. [CONF_SG_ADAPTIVE_RXT_TXT] = 1,
  196. [CONF_SG_GENERAL_USAGE_BIT_MAP] = 3,
  197. [CONF_SG_HV3_MAX_SERVED] = 6,
  198. [CONF_SG_PS_POLL_TIMEOUT] = 10,
  199. [CONF_SG_UPSD_TIMEOUT] = 10,
  200. [CONF_SG_CONSECUTIVE_CTS_THRESHOLD] = 2,
  201. [CONF_SG_STA_RX_WINDOW_AFTER_DTIM] = 5,
  202. [CONF_SG_STA_CONNECTION_PROTECTION_TIME] = 30,
  203. /* AP params */
  204. [CONF_AP_BEACON_MISS_TX] = 3,
  205. [CONF_AP_RX_WINDOW_AFTER_BEACON] = 10,
  206. [CONF_AP_BEACON_WINDOW_INTERVAL] = 2,
  207. [CONF_AP_CONNECTION_PROTECTION_TIME] = 0,
  208. [CONF_AP_BT_ACL_VAL_BT_SERVE_TIME] = 25,
  209. [CONF_AP_BT_ACL_VAL_WL_SERVE_TIME] = 25,
  210. /* CTS Diluting params */
  211. [CONF_SG_CTS_DILUTED_BAD_RX_PACKETS_TH] = 0,
  212. [CONF_SG_CTS_CHOP_IN_DUAL_ANT_SCO_MASTER] = 0,
  213. },
  214. .state = CONF_SG_PROTECTIVE,
  215. },
  216. .rx = {
  217. .rx_msdu_life_time = 512000,
  218. .packet_detection_threshold = 0,
  219. .ps_poll_timeout = 15,
  220. .upsd_timeout = 15,
  221. .rts_threshold = IEEE80211_MAX_RTS_THRESHOLD,
  222. .rx_cca_threshold = 0,
  223. .irq_blk_threshold = 0xFFFF,
  224. .irq_pkt_threshold = 0,
  225. .irq_timeout = 600,
  226. .queue_type = CONF_RX_QUEUE_TYPE_LOW_PRIORITY,
  227. },
  228. .tx = {
  229. .tx_energy_detection = 0,
  230. .sta_rc_conf = {
  231. .enabled_rates = 0,
  232. .short_retry_limit = 10,
  233. .long_retry_limit = 10,
  234. .aflags = 0,
  235. },
  236. .ac_conf_count = 4,
  237. .ac_conf = {
  238. [CONF_TX_AC_BE] = {
  239. .ac = CONF_TX_AC_BE,
  240. .cw_min = 15,
  241. .cw_max = 63,
  242. .aifsn = 3,
  243. .tx_op_limit = 0,
  244. },
  245. [CONF_TX_AC_BK] = {
  246. .ac = CONF_TX_AC_BK,
  247. .cw_min = 15,
  248. .cw_max = 63,
  249. .aifsn = 7,
  250. .tx_op_limit = 0,
  251. },
  252. [CONF_TX_AC_VI] = {
  253. .ac = CONF_TX_AC_VI,
  254. .cw_min = 15,
  255. .cw_max = 63,
  256. .aifsn = CONF_TX_AIFS_PIFS,
  257. .tx_op_limit = 3008,
  258. },
  259. [CONF_TX_AC_VO] = {
  260. .ac = CONF_TX_AC_VO,
  261. .cw_min = 15,
  262. .cw_max = 63,
  263. .aifsn = CONF_TX_AIFS_PIFS,
  264. .tx_op_limit = 1504,
  265. },
  266. },
  267. .max_tx_retries = 100,
  268. .ap_aging_period = 300,
  269. .tid_conf_count = 4,
  270. .tid_conf = {
  271. [CONF_TX_AC_BE] = {
  272. .queue_id = CONF_TX_AC_BE,
  273. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  274. .tsid = CONF_TX_AC_BE,
  275. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  276. .ack_policy = CONF_ACK_POLICY_LEGACY,
  277. .apsd_conf = {0, 0},
  278. },
  279. [CONF_TX_AC_BK] = {
  280. .queue_id = CONF_TX_AC_BK,
  281. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  282. .tsid = CONF_TX_AC_BK,
  283. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  284. .ack_policy = CONF_ACK_POLICY_LEGACY,
  285. .apsd_conf = {0, 0},
  286. },
  287. [CONF_TX_AC_VI] = {
  288. .queue_id = CONF_TX_AC_VI,
  289. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  290. .tsid = CONF_TX_AC_VI,
  291. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  292. .ack_policy = CONF_ACK_POLICY_LEGACY,
  293. .apsd_conf = {0, 0},
  294. },
  295. [CONF_TX_AC_VO] = {
  296. .queue_id = CONF_TX_AC_VO,
  297. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  298. .tsid = CONF_TX_AC_VO,
  299. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  300. .ack_policy = CONF_ACK_POLICY_LEGACY,
  301. .apsd_conf = {0, 0},
  302. },
  303. },
  304. .frag_threshold = IEEE80211_MAX_FRAG_THRESHOLD,
  305. .tx_compl_timeout = 350,
  306. .tx_compl_threshold = 10,
  307. .basic_rate = CONF_HW_BIT_RATE_1MBPS,
  308. .basic_rate_5 = CONF_HW_BIT_RATE_6MBPS,
  309. .tmpl_short_retry_limit = 10,
  310. .tmpl_long_retry_limit = 10,
  311. .tx_watchdog_timeout = 5000,
  312. },
  313. .conn = {
  314. .wake_up_event = CONF_WAKE_UP_EVENT_DTIM,
  315. .listen_interval = 1,
  316. .suspend_wake_up_event = CONF_WAKE_UP_EVENT_N_DTIM,
  317. .suspend_listen_interval = 3,
  318. .bcn_filt_mode = CONF_BCN_FILT_MODE_ENABLED,
  319. .bcn_filt_ie_count = 2,
  320. .bcn_filt_ie = {
  321. [0] = {
  322. .ie = WLAN_EID_CHANNEL_SWITCH,
  323. .rule = CONF_BCN_RULE_PASS_ON_APPEARANCE,
  324. },
  325. [1] = {
  326. .ie = WLAN_EID_HT_OPERATION,
  327. .rule = CONF_BCN_RULE_PASS_ON_CHANGE,
  328. },
  329. },
  330. .synch_fail_thold = 10,
  331. .bss_lose_timeout = 100,
  332. .beacon_rx_timeout = 10000,
  333. .broadcast_timeout = 20000,
  334. .rx_broadcast_in_ps = 1,
  335. .ps_poll_threshold = 10,
  336. .bet_enable = CONF_BET_MODE_ENABLE,
  337. .bet_max_consecutive = 50,
  338. .psm_entry_retries = 8,
  339. .psm_exit_retries = 16,
  340. .psm_entry_nullfunc_retries = 3,
  341. .dynamic_ps_timeout = 40,
  342. .forced_ps = false,
  343. .keep_alive_interval = 55000,
  344. .max_listen_interval = 20,
  345. },
  346. .itrim = {
  347. .enable = false,
  348. .timeout = 50000,
  349. },
  350. .pm_config = {
  351. .host_clk_settling_time = 5000,
  352. .host_fast_wakeup_support = false
  353. },
  354. .roam_trigger = {
  355. .trigger_pacing = 1,
  356. .avg_weight_rssi_beacon = 20,
  357. .avg_weight_rssi_data = 10,
  358. .avg_weight_snr_beacon = 20,
  359. .avg_weight_snr_data = 10,
  360. },
  361. .scan = {
  362. .min_dwell_time_active = 7500,
  363. .max_dwell_time_active = 30000,
  364. .min_dwell_time_passive = 100000,
  365. .max_dwell_time_passive = 100000,
  366. .num_probe_reqs = 2,
  367. .split_scan_timeout = 50000,
  368. },
  369. .sched_scan = {
  370. /*
  371. * Values are in TU/1000 but since sched scan FW command
  372. * params are in TUs rounding up may occur.
  373. */
  374. .base_dwell_time = 7500,
  375. .max_dwell_time_delta = 22500,
  376. /* based on 250bits per probe @1Mbps */
  377. .dwell_time_delta_per_probe = 2000,
  378. /* based on 250bits per probe @6Mbps (plus a bit more) */
  379. .dwell_time_delta_per_probe_5 = 350,
  380. .dwell_time_passive = 100000,
  381. .dwell_time_dfs = 150000,
  382. .num_probe_reqs = 2,
  383. .rssi_threshold = -90,
  384. .snr_threshold = 0,
  385. },
  386. .ht = {
  387. .rx_ba_win_size = 10,
  388. .tx_ba_win_size = 10,
  389. .inactivity_timeout = 10000,
  390. .tx_ba_tid_bitmap = CONF_TX_BA_ENABLED_TID_BITMAP,
  391. },
  392. .mem = {
  393. .num_stations = 1,
  394. .ssid_profiles = 1,
  395. .rx_block_num = 40,
  396. .tx_min_block_num = 40,
  397. .dynamic_memory = 1,
  398. .min_req_tx_blocks = 45,
  399. .min_req_rx_blocks = 22,
  400. .tx_min = 27,
  401. },
  402. .fm_coex = {
  403. .enable = true,
  404. .swallow_period = 5,
  405. .n_divider_fref_set_1 = 0xff, /* default */
  406. .n_divider_fref_set_2 = 12,
  407. .m_divider_fref_set_1 = 148,
  408. .m_divider_fref_set_2 = 0xffff, /* default */
  409. .coex_pll_stabilization_time = 0xffffffff, /* default */
  410. .ldo_stabilization_time = 0xffff, /* default */
  411. .fm_disturbed_band_margin = 0xff, /* default */
  412. .swallow_clk_diff = 0xff, /* default */
  413. },
  414. .rx_streaming = {
  415. .duration = 150,
  416. .queues = 0x1,
  417. .interval = 20,
  418. .always = 0,
  419. },
  420. .fwlog = {
  421. .mode = WL12XX_FWLOG_ON_DEMAND,
  422. .mem_blocks = 2,
  423. .severity = 0,
  424. .timestamp = WL12XX_FWLOG_TIMESTAMP_DISABLED,
  425. .output = WL12XX_FWLOG_OUTPUT_HOST,
  426. .threshold = 0,
  427. },
  428. .rate = {
  429. .rate_retry_score = 32000,
  430. .per_add = 8192,
  431. .per_th1 = 2048,
  432. .per_th2 = 4096,
  433. .max_per = 8100,
  434. .inverse_curiosity_factor = 5,
  435. .tx_fail_low_th = 4,
  436. .tx_fail_high_th = 10,
  437. .per_alpha_shift = 4,
  438. .per_add_shift = 13,
  439. .per_beta1_shift = 10,
  440. .per_beta2_shift = 8,
  441. .rate_check_up = 2,
  442. .rate_check_down = 12,
  443. .rate_retry_policy = {
  444. 0x00, 0x00, 0x00, 0x00, 0x00,
  445. 0x00, 0x00, 0x00, 0x00, 0x00,
  446. 0x00, 0x00, 0x00,
  447. },
  448. },
  449. .hangover = {
  450. .recover_time = 0,
  451. .hangover_period = 20,
  452. .dynamic_mode = 1,
  453. .early_termination_mode = 1,
  454. .max_period = 20,
  455. .min_period = 1,
  456. .increase_delta = 1,
  457. .decrease_delta = 2,
  458. .quiet_time = 4,
  459. .increase_time = 1,
  460. .window_size = 16,
  461. },
  462. };
  463. static struct wl18xx_priv_conf wl18xx_default_priv_conf = {
  464. .phy = {
  465. .phy_standalone = 0x00,
  466. .primary_clock_setting_time = 0x05,
  467. .clock_valid_on_wake_up = 0x00,
  468. .secondary_clock_setting_time = 0x05,
  469. .rdl = 0x01,
  470. .auto_detect = 0x00,
  471. .dedicated_fem = FEM_NONE,
  472. .low_band_component = COMPONENT_2_WAY_SWITCH,
  473. .low_band_component_type = 0x05,
  474. .high_band_component = COMPONENT_2_WAY_SWITCH,
  475. .high_band_component_type = 0x09,
  476. .number_of_assembled_ant2_4 = 0x01,
  477. .number_of_assembled_ant5 = 0x01,
  478. .external_pa_dc2dc = 0x00,
  479. .tcxo_ldo_voltage = 0x00,
  480. .xtal_itrim_val = 0x04,
  481. .srf_state = 0x00,
  482. .io_configuration = 0x01,
  483. .sdio_configuration = 0x00,
  484. .settings = 0x00,
  485. .enable_clpc = 0x00,
  486. .enable_tx_low_pwr_on_siso_rdl = 0x00,
  487. .rx_profile = 0x00,
  488. },
  489. };
  490. static const struct wlcore_partition_set wl18xx_ptable[PART_TABLE_LEN] = {
  491. [PART_TOP_PRCM_ELP_SOC] = {
  492. .mem = { .start = 0x00A02000, .size = 0x00010000 },
  493. .reg = { .start = 0x00807000, .size = 0x00005000 },
  494. .mem2 = { .start = 0x00800000, .size = 0x0000B000 },
  495. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  496. },
  497. [PART_DOWN] = {
  498. .mem = { .start = 0x00000000, .size = 0x00014000 },
  499. .reg = { .start = 0x00810000, .size = 0x0000BFFF },
  500. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  501. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  502. },
  503. [PART_BOOT] = {
  504. .mem = { .start = 0x00700000, .size = 0x0000030c },
  505. .reg = { .start = 0x00802000, .size = 0x00014578 },
  506. .mem2 = { .start = 0x00B00404, .size = 0x00001000 },
  507. .mem3 = { .start = 0x00C00000, .size = 0x00000400 },
  508. },
  509. [PART_WORK] = {
  510. .mem = { .start = 0x00800000, .size = 0x000050FC },
  511. .reg = { .start = 0x00B00404, .size = 0x00001000 },
  512. .mem2 = { .start = 0x00C00000, .size = 0x00000400 },
  513. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  514. },
  515. [PART_PHY_INIT] = {
  516. /* TODO: use the phy_conf struct size here */
  517. .mem = { .start = 0x80926000, .size = 252 },
  518. .reg = { .start = 0x00000000, .size = 0x00000000 },
  519. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  520. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  521. },
  522. };
  523. static const int wl18xx_rtable[REG_TABLE_LEN] = {
  524. [REG_ECPU_CONTROL] = WL18XX_REG_ECPU_CONTROL,
  525. [REG_INTERRUPT_NO_CLEAR] = WL18XX_REG_INTERRUPT_NO_CLEAR,
  526. [REG_INTERRUPT_ACK] = WL18XX_REG_INTERRUPT_ACK,
  527. [REG_COMMAND_MAILBOX_PTR] = WL18XX_REG_COMMAND_MAILBOX_PTR,
  528. [REG_EVENT_MAILBOX_PTR] = WL18XX_REG_EVENT_MAILBOX_PTR,
  529. [REG_INTERRUPT_TRIG] = WL18XX_REG_INTERRUPT_TRIG_H,
  530. [REG_INTERRUPT_MASK] = WL18XX_REG_INTERRUPT_MASK,
  531. [REG_PC_ON_RECOVERY] = WL18XX_SCR_PAD4,
  532. [REG_CHIP_ID_B] = WL18XX_REG_CHIP_ID_B,
  533. [REG_CMD_MBOX_ADDRESS] = WL18XX_CMD_MBOX_ADDRESS,
  534. /* data access memory addresses, used with partition translation */
  535. [REG_SLV_MEM_DATA] = WL18XX_SLV_MEM_DATA,
  536. [REG_SLV_REG_DATA] = WL18XX_SLV_REG_DATA,
  537. /* raw data access memory addresses */
  538. [REG_RAW_FW_STATUS_ADDR] = WL18XX_FW_STATUS_ADDR,
  539. };
  540. /* TODO: maybe move to a new header file? */
  541. #define WL18XX_FW_NAME "ti-connectivity/wl18xx-fw.bin"
  542. static int wl18xx_identify_chip(struct wl1271 *wl)
  543. {
  544. int ret = 0;
  545. switch (wl->chip.id) {
  546. case CHIP_ID_185x_PG10:
  547. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (185x PG10)",
  548. wl->chip.id);
  549. wl->sr_fw_name = WL18XX_FW_NAME;
  550. wl->quirks |= WLCORE_QUIRK_NO_ELP |
  551. WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN;
  552. /* TODO: need to blocksize alignment for RX/TX separately? */
  553. break;
  554. default:
  555. wl1271_warning("unsupported chip id: 0x%x", wl->chip.id);
  556. ret = -ENODEV;
  557. goto out;
  558. }
  559. out:
  560. return ret;
  561. }
  562. static void wl18xx_set_clk(struct wl1271 *wl)
  563. {
  564. struct wl18xx_priv *priv = wl->priv;
  565. /* write the translated board type to SCR_PAD2 */
  566. wl1271_write32(wl, WL18XX_SCR_PAD2,
  567. wl18xx_board_type_to_scrpad2[priv->board_type]);
  568. wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  569. wl1271_write32(wl, 0x00A02360, 0xD0078);
  570. wl1271_write32(wl, 0x00A0236c, 0x12);
  571. wl1271_write32(wl, 0x00A02390, 0x20118);
  572. }
  573. static void wl18xx_boot_soft_reset(struct wl1271 *wl)
  574. {
  575. /* disable Rx/Tx */
  576. wl1271_write32(wl, WL18XX_ENABLE, 0x0);
  577. /* disable auto calibration on start*/
  578. wl1271_write32(wl, WL18XX_SPARE_A2, 0xffff);
  579. }
  580. static int wl18xx_pre_boot(struct wl1271 *wl)
  581. {
  582. /* TODO: add hw_pg_ver reading */
  583. wl18xx_set_clk(wl);
  584. /* Continue the ELP wake up sequence */
  585. wl1271_write32(wl, WL18XX_WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
  586. udelay(500);
  587. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  588. /* Disable interrupts */
  589. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
  590. wl18xx_boot_soft_reset(wl);
  591. return 0;
  592. }
  593. static void wl18xx_pre_upload(struct wl1271 *wl)
  594. {
  595. u32 tmp;
  596. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  597. /* TODO: check if this is all needed */
  598. wl1271_write32(wl, WL18XX_EEPROMLESS_IND, WL18XX_EEPROMLESS_IND);
  599. tmp = wlcore_read_reg(wl, REG_CHIP_ID_B);
  600. wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
  601. tmp = wl1271_read32(wl, WL18XX_SCR_PAD2);
  602. }
  603. static void wl18xx_set_mac_and_phy(struct wl1271 *wl)
  604. {
  605. struct wl18xx_priv *priv = wl->priv;
  606. struct wl18xx_conf_phy *phy = &priv->conf.phy;
  607. struct wl18xx_mac_and_phy_params params;
  608. memset(&params, 0, sizeof(params));
  609. params.phy_standalone = phy->phy_standalone;
  610. params.rdl = phy->rdl;
  611. params.enable_clpc = phy->enable_clpc;
  612. params.enable_tx_low_pwr_on_siso_rdl =
  613. phy->enable_tx_low_pwr_on_siso_rdl;
  614. params.auto_detect = phy->auto_detect;
  615. params.dedicated_fem = phy->dedicated_fem;
  616. params.low_band_component = phy->low_band_component;
  617. params.low_band_component_type =
  618. phy->low_band_component_type;
  619. params.high_band_component = phy->high_band_component;
  620. params.high_band_component_type =
  621. phy->high_band_component_type;
  622. params.number_of_assembled_ant2_4 =
  623. phy->number_of_assembled_ant2_4;
  624. params.number_of_assembled_ant5 =
  625. phy->number_of_assembled_ant5;
  626. params.external_pa_dc2dc = phy->external_pa_dc2dc;
  627. params.tcxo_ldo_voltage = phy->tcxo_ldo_voltage;
  628. params.xtal_itrim_val = phy->xtal_itrim_val;
  629. params.srf_state = phy->srf_state;
  630. params.io_configuration = phy->io_configuration;
  631. params.sdio_configuration = phy->sdio_configuration;
  632. params.settings = phy->settings;
  633. params.rx_profile = phy->rx_profile;
  634. params.primary_clock_setting_time =
  635. phy->primary_clock_setting_time;
  636. params.clock_valid_on_wake_up =
  637. phy->clock_valid_on_wake_up;
  638. params.secondary_clock_setting_time =
  639. phy->secondary_clock_setting_time;
  640. params.board_type = priv->board_type;
  641. wlcore_set_partition(wl, &wl->ptable[PART_PHY_INIT]);
  642. wl1271_write(wl, WL18XX_PHY_INIT_MEM_ADDR, (u8 *)&params,
  643. sizeof(params), false);
  644. }
  645. static void wl18xx_enable_interrupts(struct wl1271 *wl)
  646. {
  647. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_ALL_EVENTS_VECTOR);
  648. wlcore_enable_interrupts(wl);
  649. wlcore_write_reg(wl, REG_INTERRUPT_MASK,
  650. WL1271_ACX_INTR_ALL & ~(WL1271_INTR_MASK));
  651. }
  652. static int wl18xx_boot(struct wl1271 *wl)
  653. {
  654. int ret;
  655. ret = wl18xx_pre_boot(wl);
  656. if (ret < 0)
  657. goto out;
  658. ret = wlcore_boot_upload_nvs(wl);
  659. if (ret < 0)
  660. goto out;
  661. wl18xx_pre_upload(wl);
  662. ret = wlcore_boot_upload_firmware(wl);
  663. if (ret < 0)
  664. goto out;
  665. wl18xx_set_mac_and_phy(wl);
  666. ret = wlcore_boot_run_firmware(wl);
  667. if (ret < 0)
  668. goto out;
  669. wl18xx_enable_interrupts(wl);
  670. out:
  671. return ret;
  672. }
  673. static void wl18xx_trigger_cmd(struct wl1271 *wl, int cmd_box_addr,
  674. void *buf, size_t len)
  675. {
  676. struct wl18xx_priv *priv = wl->priv;
  677. memcpy(priv->cmd_buf, buf, len);
  678. memset(priv->cmd_buf + len, 0, WL18XX_CMD_MAX_SIZE - len);
  679. wl1271_write(wl, cmd_box_addr, priv->cmd_buf, WL18XX_CMD_MAX_SIZE,
  680. false);
  681. }
  682. static void wl18xx_ack_event(struct wl1271 *wl)
  683. {
  684. wlcore_write_reg(wl, REG_INTERRUPT_TRIG, WL18XX_INTR_TRIG_EVENT_ACK);
  685. }
  686. static u32 wl18xx_calc_tx_blocks(struct wl1271 *wl, u32 len, u32 spare_blks)
  687. {
  688. u32 blk_size = WL18XX_TX_HW_BLOCK_SIZE;
  689. return (len + blk_size - 1) / blk_size + spare_blks;
  690. }
  691. static void
  692. wl18xx_set_tx_desc_blocks(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  693. u32 blks, u32 spare_blks)
  694. {
  695. desc->wl18xx_mem.total_mem_blocks = blks;
  696. desc->wl18xx_mem.reserved = 0;
  697. }
  698. static void
  699. wl18xx_set_tx_desc_data_len(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  700. struct sk_buff *skb)
  701. {
  702. desc->length = cpu_to_le16(skb->len);
  703. wl1271_debug(DEBUG_TX, "tx_fill_hdr: hlid: %d "
  704. "len: %d life: %d mem: %d", desc->hlid,
  705. le16_to_cpu(desc->length),
  706. le16_to_cpu(desc->life_time),
  707. desc->wl18xx_mem.total_mem_blocks);
  708. }
  709. static enum wl_rx_buf_align
  710. wl18xx_get_rx_buf_align(struct wl1271 *wl, u32 rx_desc)
  711. {
  712. if (rx_desc & RX_BUF_PADDED_PAYLOAD)
  713. return WLCORE_RX_BUF_PADDED;
  714. return WLCORE_RX_BUF_ALIGNED;
  715. }
  716. static u32 wl18xx_get_rx_packet_len(struct wl1271 *wl, void *rx_data,
  717. u32 data_len)
  718. {
  719. struct wl1271_rx_descriptor *desc = rx_data;
  720. /* invalid packet */
  721. if (data_len < sizeof(*desc))
  722. return 0;
  723. return data_len - sizeof(*desc);
  724. }
  725. static void wl18xx_tx_immediate_completion(struct wl1271 *wl)
  726. {
  727. wl18xx_tx_immediate_complete(wl);
  728. }
  729. static int wl18xx_hw_init(struct wl1271 *wl)
  730. {
  731. int ret;
  732. u32 host_cfg_bitmap = HOST_IF_CFG_RX_FIFO_ENABLE |
  733. HOST_IF_CFG_ADD_RX_ALIGNMENT;
  734. u32 sdio_align_size = 0;
  735. /* Enable Tx SDIO padding */
  736. if (wl->quirks & WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN) {
  737. host_cfg_bitmap |= HOST_IF_CFG_TX_PAD_TO_SDIO_BLK;
  738. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  739. }
  740. /* Enable Rx SDIO padding */
  741. if (wl->quirks & WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN) {
  742. host_cfg_bitmap |= HOST_IF_CFG_RX_PAD_TO_SDIO_BLK;
  743. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  744. }
  745. ret = wl18xx_acx_host_if_cfg_bitmap(wl, host_cfg_bitmap,
  746. sdio_align_size,
  747. WL18XX_TX_HW_BLOCK_SPARE,
  748. WL18XX_HOST_IF_LEN_SIZE_FIELD);
  749. if (ret < 0)
  750. return ret;
  751. ret = wl18xx_acx_set_checksum_state(wl);
  752. if (ret != 0)
  753. return ret;
  754. return ret;
  755. }
  756. static void wl18xx_set_tx_desc_csum(struct wl1271 *wl,
  757. struct wl1271_tx_hw_descr *desc,
  758. struct sk_buff *skb)
  759. {
  760. u32 ip_hdr_offset;
  761. struct iphdr *ip_hdr;
  762. if (skb->ip_summed != CHECKSUM_PARTIAL) {
  763. desc->wl18xx_checksum_data = 0;
  764. return;
  765. }
  766. ip_hdr_offset = skb_network_header(skb) - skb_mac_header(skb);
  767. if (WARN_ON(ip_hdr_offset >= (1<<7))) {
  768. desc->wl18xx_checksum_data = 0;
  769. return;
  770. }
  771. desc->wl18xx_checksum_data = ip_hdr_offset << 1;
  772. /* FW is interested only in the LSB of the protocol TCP=0 UDP=1 */
  773. ip_hdr = (void *)skb_network_header(skb);
  774. desc->wl18xx_checksum_data |= (ip_hdr->protocol & 0x01);
  775. }
  776. static void wl18xx_set_rx_csum(struct wl1271 *wl,
  777. struct wl1271_rx_descriptor *desc,
  778. struct sk_buff *skb)
  779. {
  780. if (desc->status & WL18XX_RX_CHECKSUM_MASK)
  781. skb->ip_summed = CHECKSUM_UNNECESSARY;
  782. }
  783. static u32 wl18xx_sta_get_ap_rate_mask(struct wl1271 *wl,
  784. struct wl12xx_vif *wlvif)
  785. {
  786. u32 hw_rate_set = wlvif->rate_set;
  787. if (wlvif->channel_type == NL80211_CHAN_HT40MINUS ||
  788. wlvif->channel_type == NL80211_CHAN_HT40PLUS) {
  789. wl1271_debug(DEBUG_ACX, "using wide channel rate mask");
  790. hw_rate_set |= CONF_TX_RATE_USE_WIDE_CHAN;
  791. /* we don't support MIMO in wide-channel mode */
  792. hw_rate_set &= ~CONF_TX_MIMO_RATES;
  793. }
  794. return hw_rate_set;
  795. }
  796. static u32 wl18xx_ap_get_mimo_wide_rate_mask(struct wl1271 *wl,
  797. struct wl12xx_vif *wlvif)
  798. {
  799. if (wlvif->channel_type == NL80211_CHAN_HT40MINUS ||
  800. wlvif->channel_type == NL80211_CHAN_HT40PLUS) {
  801. wl1271_debug(DEBUG_ACX, "using wide channel rate mask");
  802. return CONF_TX_RATE_USE_WIDE_CHAN;
  803. } else {
  804. wl1271_debug(DEBUG_ACX, "using MIMO rate mask");
  805. return CONF_TX_MIMO_RATES;
  806. }
  807. }
  808. static void wl18xx_conf_init(struct wl1271 *wl)
  809. {
  810. struct wl18xx_priv *priv = wl->priv;
  811. /* apply driver default configuration */
  812. memcpy(&wl->conf, &wl18xx_conf, sizeof(wl18xx_conf));
  813. /* apply default private configuration */
  814. memcpy(&priv->conf, &wl18xx_default_priv_conf, sizeof(priv->conf));
  815. }
  816. static struct wlcore_ops wl18xx_ops = {
  817. .identify_chip = wl18xx_identify_chip,
  818. .boot = wl18xx_boot,
  819. .trigger_cmd = wl18xx_trigger_cmd,
  820. .ack_event = wl18xx_ack_event,
  821. .calc_tx_blocks = wl18xx_calc_tx_blocks,
  822. .set_tx_desc_blocks = wl18xx_set_tx_desc_blocks,
  823. .set_tx_desc_data_len = wl18xx_set_tx_desc_data_len,
  824. .get_rx_buf_align = wl18xx_get_rx_buf_align,
  825. .get_rx_packet_len = wl18xx_get_rx_packet_len,
  826. .tx_immediate_compl = wl18xx_tx_immediate_completion,
  827. .tx_delayed_compl = NULL,
  828. .hw_init = wl18xx_hw_init,
  829. .set_tx_desc_csum = wl18xx_set_tx_desc_csum,
  830. .set_rx_csum = wl18xx_set_rx_csum,
  831. .sta_get_ap_rate_mask = wl18xx_sta_get_ap_rate_mask,
  832. .ap_get_mimo_wide_rate_mask = wl18xx_ap_get_mimo_wide_rate_mask,
  833. };
  834. /* HT cap appropriate for wide channels */
  835. static struct ieee80211_sta_ht_cap wl18xx_ht_cap = {
  836. .cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40 |
  837. IEEE80211_HT_CAP_SUP_WIDTH_20_40 | IEEE80211_HT_CAP_DSSSCCK40,
  838. .ht_supported = true,
  839. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  840. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  841. .mcs = {
  842. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  843. .rx_highest = cpu_to_le16(150),
  844. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  845. },
  846. };
  847. /* HT cap appropriate for MIMO rates in 20mhz channel */
  848. static struct ieee80211_sta_ht_cap wl18xx_mimo_ht_cap = {
  849. .cap = IEEE80211_HT_CAP_SGI_20,
  850. .ht_supported = true,
  851. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  852. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  853. .mcs = {
  854. .rx_mask = { 0xff, 0xff, 0, 0, 0, 0, 0, 0, 0, 0, },
  855. .rx_highest = cpu_to_le16(144),
  856. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  857. },
  858. };
  859. int __devinit wl18xx_probe(struct platform_device *pdev)
  860. {
  861. struct wl1271 *wl;
  862. struct ieee80211_hw *hw;
  863. struct wl18xx_priv *priv;
  864. hw = wlcore_alloc_hw(sizeof(*priv));
  865. if (IS_ERR(hw)) {
  866. wl1271_error("can't allocate hw");
  867. return PTR_ERR(hw);
  868. }
  869. wl = hw->priv;
  870. priv = wl->priv;
  871. wl->ops = &wl18xx_ops;
  872. wl->ptable = wl18xx_ptable;
  873. wl->rtable = wl18xx_rtable;
  874. wl->num_tx_desc = 32;
  875. wl->normal_tx_spare = WL18XX_TX_HW_BLOCK_SPARE;
  876. wl->gem_tx_spare = WL18XX_TX_HW_GEM_BLOCK_SPARE;
  877. wl->band_rate_to_idx = wl18xx_band_rate_to_idx;
  878. wl->hw_tx_rate_tbl_size = WL18XX_CONF_HW_RXTX_RATE_MAX;
  879. wl->hw_min_ht_rate = WL18XX_CONF_HW_RXTX_RATE_MCS0;
  880. wl->fw_status_priv_len = sizeof(struct wl18xx_fw_status_priv);
  881. memcpy(&wl->ht_cap, &wl18xx_ht_cap, sizeof(wl18xx_ht_cap));
  882. if (ht_mode_param && !strcmp(ht_mode_param, "mimo"))
  883. memcpy(&wl->ht_cap, &wl18xx_mimo_ht_cap,
  884. sizeof(wl18xx_mimo_ht_cap));
  885. if (!board_type_param) {
  886. board_type_param = kstrdup("dvp_evb", GFP_KERNEL);
  887. priv->board_type = BOARD_TYPE_DVP_EVB_18XX;
  888. } else {
  889. if (!strcmp(board_type_param, "fpga"))
  890. priv->board_type = BOARD_TYPE_FPGA_18XX;
  891. else if (!strcmp(board_type_param, "hdk"))
  892. priv->board_type = BOARD_TYPE_HDK_18XX;
  893. else if (!strcmp(board_type_param, "dvp_evb"))
  894. priv->board_type = BOARD_TYPE_DVP_EVB_18XX;
  895. else {
  896. wl1271_error("invalid board type '%s'",
  897. board_type_param);
  898. wlcore_free_hw(wl);
  899. return -EINVAL;
  900. }
  901. }
  902. wl18xx_conf_init(wl);
  903. return wlcore_probe(wl, pdev);
  904. }
  905. static const struct platform_device_id wl18xx_id_table[] __devinitconst = {
  906. { "wl18xx", 0 },
  907. { } /* Terminating Entry */
  908. };
  909. MODULE_DEVICE_TABLE(platform, wl18xx_id_table);
  910. static struct platform_driver wl18xx_driver = {
  911. .probe = wl18xx_probe,
  912. .remove = __devexit_p(wlcore_remove),
  913. .id_table = wl18xx_id_table,
  914. .driver = {
  915. .name = "wl18xx_driver",
  916. .owner = THIS_MODULE,
  917. }
  918. };
  919. static int __init wl18xx_init(void)
  920. {
  921. return platform_driver_register(&wl18xx_driver);
  922. }
  923. module_init(wl18xx_init);
  924. static void __exit wl18xx_exit(void)
  925. {
  926. platform_driver_unregister(&wl18xx_driver);
  927. }
  928. module_exit(wl18xx_exit);
  929. module_param_named(ht_mode, ht_mode_param, charp, S_IRUSR);
  930. MODULE_PARM_DESC(ht_mode, "Force HT mode: wide or mimo");
  931. module_param_named(board_type, board_type_param, charp, S_IRUSR);
  932. MODULE_PARM_DESC(board_type, "Board type: fpga, hdk or dvp_evb (default)");
  933. MODULE_LICENSE("GPL v2");
  934. MODULE_AUTHOR("Luciano Coelho <coelho@ti.com>");
  935. MODULE_FIRMWARE(WL18XX_FW_NAME);