talitos.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <crypto/algapi.h>
  40. #include <crypto/aes.h>
  41. #include <crypto/des.h>
  42. #include <crypto/sha.h>
  43. #include <crypto/aead.h>
  44. #include <crypto/authenc.h>
  45. #include "talitos.h"
  46. #define TALITOS_TIMEOUT 100000
  47. #define TALITOS_MAX_DATA_LEN 65535
  48. #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
  49. #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
  50. #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
  51. /* descriptor pointer entry */
  52. struct talitos_ptr {
  53. __be16 len; /* length */
  54. u8 j_extent; /* jump to sg link table and/or extent */
  55. u8 eptr; /* extended address */
  56. __be32 ptr; /* address */
  57. };
  58. /* descriptor */
  59. struct talitos_desc {
  60. __be32 hdr; /* header high bits */
  61. __be32 hdr_lo; /* header low bits */
  62. struct talitos_ptr ptr[7]; /* ptr/len pair array */
  63. };
  64. /**
  65. * talitos_request - descriptor submission request
  66. * @desc: descriptor pointer (kernel virtual)
  67. * @dma_desc: descriptor's physical bus address
  68. * @callback: whom to call when descriptor processing is done
  69. * @context: caller context (optional)
  70. */
  71. struct talitos_request {
  72. struct talitos_desc *desc;
  73. dma_addr_t dma_desc;
  74. void (*callback) (struct device *dev, struct talitos_desc *desc,
  75. void *context, int error);
  76. void *context;
  77. };
  78. struct talitos_private {
  79. struct device *dev;
  80. struct of_device *ofdev;
  81. void __iomem *reg;
  82. int irq;
  83. /* SEC version geometry (from device tree node) */
  84. unsigned int num_channels;
  85. unsigned int chfifo_len;
  86. unsigned int exec_units;
  87. unsigned int desc_types;
  88. /* SEC Compatibility info */
  89. unsigned long features;
  90. /* next channel to be assigned next incoming descriptor */
  91. atomic_t last_chan;
  92. /* per-channel number of requests pending in channel h/w fifo */
  93. atomic_t *submit_count;
  94. /* per-channel request fifo */
  95. struct talitos_request **fifo;
  96. /*
  97. * length of the request fifo
  98. * fifo_len is chfifo_len rounded up to next power of 2
  99. * so we can use bitwise ops to wrap
  100. */
  101. unsigned int fifo_len;
  102. /* per-channel index to next free descriptor request */
  103. int *head;
  104. /* per-channel index to next in-progress/done descriptor request */
  105. int *tail;
  106. /* per-channel request submission (head) and release (tail) locks */
  107. spinlock_t *head_lock;
  108. spinlock_t *tail_lock;
  109. /* request callback tasklet */
  110. struct tasklet_struct done_task;
  111. /* list of registered algorithms */
  112. struct list_head alg_list;
  113. /* hwrng device */
  114. struct hwrng rng;
  115. };
  116. /* .features flag */
  117. #define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
  118. /*
  119. * map virtual single (contiguous) pointer to h/w descriptor pointer
  120. */
  121. static void map_single_talitos_ptr(struct device *dev,
  122. struct talitos_ptr *talitos_ptr,
  123. unsigned short len, void *data,
  124. unsigned char extent,
  125. enum dma_data_direction dir)
  126. {
  127. talitos_ptr->len = cpu_to_be16(len);
  128. talitos_ptr->ptr = cpu_to_be32(dma_map_single(dev, data, len, dir));
  129. talitos_ptr->j_extent = extent;
  130. }
  131. /*
  132. * unmap bus single (contiguous) h/w descriptor pointer
  133. */
  134. static void unmap_single_talitos_ptr(struct device *dev,
  135. struct talitos_ptr *talitos_ptr,
  136. enum dma_data_direction dir)
  137. {
  138. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  139. be16_to_cpu(talitos_ptr->len), dir);
  140. }
  141. static int reset_channel(struct device *dev, int ch)
  142. {
  143. struct talitos_private *priv = dev_get_drvdata(dev);
  144. unsigned int timeout = TALITOS_TIMEOUT;
  145. setbits32(priv->reg + TALITOS_CCCR(ch), TALITOS_CCCR_RESET);
  146. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) & TALITOS_CCCR_RESET)
  147. && --timeout)
  148. cpu_relax();
  149. if (timeout == 0) {
  150. dev_err(dev, "failed to reset channel %d\n", ch);
  151. return -EIO;
  152. }
  153. /* set done writeback and IRQ */
  154. setbits32(priv->reg + TALITOS_CCCR_LO(ch), TALITOS_CCCR_LO_CDWE |
  155. TALITOS_CCCR_LO_CDIE);
  156. return 0;
  157. }
  158. static int reset_device(struct device *dev)
  159. {
  160. struct talitos_private *priv = dev_get_drvdata(dev);
  161. unsigned int timeout = TALITOS_TIMEOUT;
  162. setbits32(priv->reg + TALITOS_MCR, TALITOS_MCR_SWR);
  163. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  164. && --timeout)
  165. cpu_relax();
  166. if (timeout == 0) {
  167. dev_err(dev, "failed to reset device\n");
  168. return -EIO;
  169. }
  170. return 0;
  171. }
  172. /*
  173. * Reset and initialize the device
  174. */
  175. static int init_device(struct device *dev)
  176. {
  177. struct talitos_private *priv = dev_get_drvdata(dev);
  178. int ch, err;
  179. /*
  180. * Master reset
  181. * errata documentation: warning: certain SEC interrupts
  182. * are not fully cleared by writing the MCR:SWR bit,
  183. * set bit twice to completely reset
  184. */
  185. err = reset_device(dev);
  186. if (err)
  187. return err;
  188. err = reset_device(dev);
  189. if (err)
  190. return err;
  191. /* reset channels */
  192. for (ch = 0; ch < priv->num_channels; ch++) {
  193. err = reset_channel(dev, ch);
  194. if (err)
  195. return err;
  196. }
  197. /* enable channel done and error interrupts */
  198. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  199. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  200. return 0;
  201. }
  202. /**
  203. * talitos_submit - submits a descriptor to the device for processing
  204. * @dev: the SEC device to be used
  205. * @desc: the descriptor to be processed by the device
  206. * @callback: whom to call when processing is complete
  207. * @context: a handle for use by caller (optional)
  208. *
  209. * desc must contain valid dma-mapped (bus physical) address pointers.
  210. * callback must check err and feedback in descriptor header
  211. * for device processing status.
  212. */
  213. static int talitos_submit(struct device *dev, struct talitos_desc *desc,
  214. void (*callback)(struct device *dev,
  215. struct talitos_desc *desc,
  216. void *context, int error),
  217. void *context)
  218. {
  219. struct talitos_private *priv = dev_get_drvdata(dev);
  220. struct talitos_request *request;
  221. unsigned long flags, ch;
  222. int head;
  223. /* select done notification */
  224. desc->hdr |= DESC_HDR_DONE_NOTIFY;
  225. /* emulate SEC's round-robin channel fifo polling scheme */
  226. ch = atomic_inc_return(&priv->last_chan) & (priv->num_channels - 1);
  227. spin_lock_irqsave(&priv->head_lock[ch], flags);
  228. if (!atomic_inc_not_zero(&priv->submit_count[ch])) {
  229. /* h/w fifo is full */
  230. spin_unlock_irqrestore(&priv->head_lock[ch], flags);
  231. return -EAGAIN;
  232. }
  233. head = priv->head[ch];
  234. request = &priv->fifo[ch][head];
  235. /* map descriptor and save caller data */
  236. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  237. DMA_BIDIRECTIONAL);
  238. request->callback = callback;
  239. request->context = context;
  240. /* increment fifo head */
  241. priv->head[ch] = (priv->head[ch] + 1) & (priv->fifo_len - 1);
  242. smp_wmb();
  243. request->desc = desc;
  244. /* GO! */
  245. wmb();
  246. out_be32(priv->reg + TALITOS_FF_LO(ch), request->dma_desc);
  247. spin_unlock_irqrestore(&priv->head_lock[ch], flags);
  248. return -EINPROGRESS;
  249. }
  250. /*
  251. * process what was done, notify callback of error if not
  252. */
  253. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  254. {
  255. struct talitos_private *priv = dev_get_drvdata(dev);
  256. struct talitos_request *request, saved_req;
  257. unsigned long flags;
  258. int tail, status;
  259. spin_lock_irqsave(&priv->tail_lock[ch], flags);
  260. tail = priv->tail[ch];
  261. while (priv->fifo[ch][tail].desc) {
  262. request = &priv->fifo[ch][tail];
  263. /* descriptors with their done bits set don't get the error */
  264. rmb();
  265. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE) {
  266. status = 0;
  267. /* Ack each pkt completed on channel */
  268. out_be32(priv->reg + TALITOS_ICR, (1 << (ch * 2)));
  269. } else
  270. if (!error)
  271. break;
  272. else
  273. status = error;
  274. dma_unmap_single(dev, request->dma_desc,
  275. sizeof(struct talitos_desc), DMA_BIDIRECTIONAL);
  276. /* copy entries so we can call callback outside lock */
  277. saved_req.desc = request->desc;
  278. saved_req.callback = request->callback;
  279. saved_req.context = request->context;
  280. /* release request entry in fifo */
  281. smp_wmb();
  282. request->desc = NULL;
  283. /* increment fifo tail */
  284. priv->tail[ch] = (tail + 1) & (priv->fifo_len - 1);
  285. spin_unlock_irqrestore(&priv->tail_lock[ch], flags);
  286. atomic_dec(&priv->submit_count[ch]);
  287. saved_req.callback(dev, saved_req.desc, saved_req.context,
  288. status);
  289. /* channel may resume processing in single desc error case */
  290. if (error && !reset_ch && status == error)
  291. return;
  292. spin_lock_irqsave(&priv->tail_lock[ch], flags);
  293. tail = priv->tail[ch];
  294. }
  295. spin_unlock_irqrestore(&priv->tail_lock[ch], flags);
  296. }
  297. /*
  298. * process completed requests for channels that have done status
  299. */
  300. static void talitos_done(unsigned long data)
  301. {
  302. struct device *dev = (struct device *)data;
  303. struct talitos_private *priv = dev_get_drvdata(dev);
  304. int ch;
  305. for (ch = 0; ch < priv->num_channels; ch++)
  306. flush_channel(dev, ch, 0, 0);
  307. /* At this point, all completed channels have been processed.
  308. * Unmask done interrupts for channels completed later on.
  309. */
  310. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_DONE);
  311. }
  312. /*
  313. * locate current (offending) descriptor
  314. */
  315. static struct talitos_desc *current_desc(struct device *dev, int ch)
  316. {
  317. struct talitos_private *priv = dev_get_drvdata(dev);
  318. int tail = priv->tail[ch];
  319. dma_addr_t cur_desc;
  320. cur_desc = in_be32(priv->reg + TALITOS_CDPR_LO(ch));
  321. while (priv->fifo[ch][tail].dma_desc != cur_desc) {
  322. tail = (tail + 1) & (priv->fifo_len - 1);
  323. if (tail == priv->tail[ch]) {
  324. dev_err(dev, "couldn't locate current descriptor\n");
  325. return NULL;
  326. }
  327. }
  328. return priv->fifo[ch][tail].desc;
  329. }
  330. /*
  331. * user diagnostics; report root cause of error based on execution unit status
  332. */
  333. static void report_eu_error(struct device *dev, int ch, struct talitos_desc *desc)
  334. {
  335. struct talitos_private *priv = dev_get_drvdata(dev);
  336. int i;
  337. switch (desc->hdr & DESC_HDR_SEL0_MASK) {
  338. case DESC_HDR_SEL0_AFEU:
  339. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  340. in_be32(priv->reg + TALITOS_AFEUISR),
  341. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  342. break;
  343. case DESC_HDR_SEL0_DEU:
  344. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  345. in_be32(priv->reg + TALITOS_DEUISR),
  346. in_be32(priv->reg + TALITOS_DEUISR_LO));
  347. break;
  348. case DESC_HDR_SEL0_MDEUA:
  349. case DESC_HDR_SEL0_MDEUB:
  350. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  351. in_be32(priv->reg + TALITOS_MDEUISR),
  352. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  353. break;
  354. case DESC_HDR_SEL0_RNG:
  355. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  356. in_be32(priv->reg + TALITOS_RNGUISR),
  357. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  358. break;
  359. case DESC_HDR_SEL0_PKEU:
  360. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  361. in_be32(priv->reg + TALITOS_PKEUISR),
  362. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  363. break;
  364. case DESC_HDR_SEL0_AESU:
  365. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  366. in_be32(priv->reg + TALITOS_AESUISR),
  367. in_be32(priv->reg + TALITOS_AESUISR_LO));
  368. break;
  369. case DESC_HDR_SEL0_CRCU:
  370. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  371. in_be32(priv->reg + TALITOS_CRCUISR),
  372. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  373. break;
  374. case DESC_HDR_SEL0_KEU:
  375. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  376. in_be32(priv->reg + TALITOS_KEUISR),
  377. in_be32(priv->reg + TALITOS_KEUISR_LO));
  378. break;
  379. }
  380. switch (desc->hdr & DESC_HDR_SEL1_MASK) {
  381. case DESC_HDR_SEL1_MDEUA:
  382. case DESC_HDR_SEL1_MDEUB:
  383. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  384. in_be32(priv->reg + TALITOS_MDEUISR),
  385. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  386. break;
  387. case DESC_HDR_SEL1_CRCU:
  388. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  389. in_be32(priv->reg + TALITOS_CRCUISR),
  390. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  391. break;
  392. }
  393. for (i = 0; i < 8; i++)
  394. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  395. in_be32(priv->reg + TALITOS_DESCBUF(ch) + 8*i),
  396. in_be32(priv->reg + TALITOS_DESCBUF_LO(ch) + 8*i));
  397. }
  398. /*
  399. * recover from error interrupts
  400. */
  401. static void talitos_error(unsigned long data, u32 isr, u32 isr_lo)
  402. {
  403. struct device *dev = (struct device *)data;
  404. struct talitos_private *priv = dev_get_drvdata(dev);
  405. unsigned int timeout = TALITOS_TIMEOUT;
  406. int ch, error, reset_dev = 0, reset_ch = 0;
  407. u32 v, v_lo;
  408. for (ch = 0; ch < priv->num_channels; ch++) {
  409. /* skip channels without errors */
  410. if (!(isr & (1 << (ch * 2 + 1))))
  411. continue;
  412. error = -EINVAL;
  413. v = in_be32(priv->reg + TALITOS_CCPSR(ch));
  414. v_lo = in_be32(priv->reg + TALITOS_CCPSR_LO(ch));
  415. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  416. dev_err(dev, "double fetch fifo overflow error\n");
  417. error = -EAGAIN;
  418. reset_ch = 1;
  419. }
  420. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  421. /* h/w dropped descriptor */
  422. dev_err(dev, "single fetch fifo overflow error\n");
  423. error = -EAGAIN;
  424. }
  425. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  426. dev_err(dev, "master data transfer error\n");
  427. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  428. dev_err(dev, "s/g data length zero error\n");
  429. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  430. dev_err(dev, "fetch pointer zero error\n");
  431. if (v_lo & TALITOS_CCPSR_LO_IDH)
  432. dev_err(dev, "illegal descriptor header error\n");
  433. if (v_lo & TALITOS_CCPSR_LO_IEU)
  434. dev_err(dev, "invalid execution unit error\n");
  435. if (v_lo & TALITOS_CCPSR_LO_EU)
  436. report_eu_error(dev, ch, current_desc(dev, ch));
  437. if (v_lo & TALITOS_CCPSR_LO_GB)
  438. dev_err(dev, "gather boundary error\n");
  439. if (v_lo & TALITOS_CCPSR_LO_GRL)
  440. dev_err(dev, "gather return/length error\n");
  441. if (v_lo & TALITOS_CCPSR_LO_SB)
  442. dev_err(dev, "scatter boundary error\n");
  443. if (v_lo & TALITOS_CCPSR_LO_SRL)
  444. dev_err(dev, "scatter return/length error\n");
  445. flush_channel(dev, ch, error, reset_ch);
  446. if (reset_ch) {
  447. reset_channel(dev, ch);
  448. } else {
  449. setbits32(priv->reg + TALITOS_CCCR(ch),
  450. TALITOS_CCCR_CONT);
  451. setbits32(priv->reg + TALITOS_CCCR_LO(ch), 0);
  452. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) &
  453. TALITOS_CCCR_CONT) && --timeout)
  454. cpu_relax();
  455. if (timeout == 0) {
  456. dev_err(dev, "failed to restart channel %d\n",
  457. ch);
  458. reset_dev = 1;
  459. }
  460. }
  461. }
  462. if (reset_dev || isr & ~TALITOS_ISR_CHERR || isr_lo) {
  463. dev_err(dev, "done overflow, internal time out, or rngu error: "
  464. "ISR 0x%08x_%08x\n", isr, isr_lo);
  465. /* purge request queues */
  466. for (ch = 0; ch < priv->num_channels; ch++)
  467. flush_channel(dev, ch, -EIO, 1);
  468. /* reset and reinitialize the device */
  469. init_device(dev);
  470. }
  471. }
  472. static irqreturn_t talitos_interrupt(int irq, void *data)
  473. {
  474. struct device *dev = data;
  475. struct talitos_private *priv = dev_get_drvdata(dev);
  476. u32 isr, isr_lo;
  477. isr = in_be32(priv->reg + TALITOS_ISR);
  478. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);
  479. if (unlikely((isr & ~TALITOS_ISR_CHDONE) || isr_lo)) {
  480. /*
  481. * Acknowledge error interrupts here.
  482. * Done interrupts are ack'ed as part of done_task.
  483. */
  484. out_be32(priv->reg + TALITOS_ICR, isr);
  485. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);
  486. talitos_error((unsigned long)data, isr, isr_lo);
  487. } else
  488. if (likely(isr & TALITOS_ISR_CHDONE)) {
  489. /* mask further done interrupts. */
  490. clrbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_DONE);
  491. /* done_task will unmask done interrupts at exit */
  492. tasklet_schedule(&priv->done_task);
  493. }
  494. return (isr || isr_lo) ? IRQ_HANDLED : IRQ_NONE;
  495. }
  496. /*
  497. * hwrng
  498. */
  499. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  500. {
  501. struct device *dev = (struct device *)rng->priv;
  502. struct talitos_private *priv = dev_get_drvdata(dev);
  503. u32 ofl;
  504. int i;
  505. for (i = 0; i < 20; i++) {
  506. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  507. TALITOS_RNGUSR_LO_OFL;
  508. if (ofl || !wait)
  509. break;
  510. udelay(10);
  511. }
  512. return !!ofl;
  513. }
  514. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  515. {
  516. struct device *dev = (struct device *)rng->priv;
  517. struct talitos_private *priv = dev_get_drvdata(dev);
  518. /* rng fifo requires 64-bit accesses */
  519. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  520. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  521. return sizeof(u32);
  522. }
  523. static int talitos_rng_init(struct hwrng *rng)
  524. {
  525. struct device *dev = (struct device *)rng->priv;
  526. struct talitos_private *priv = dev_get_drvdata(dev);
  527. unsigned int timeout = TALITOS_TIMEOUT;
  528. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  529. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  530. && --timeout)
  531. cpu_relax();
  532. if (timeout == 0) {
  533. dev_err(dev, "failed to reset rng hw\n");
  534. return -ENODEV;
  535. }
  536. /* start generating */
  537. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  538. return 0;
  539. }
  540. static int talitos_register_rng(struct device *dev)
  541. {
  542. struct talitos_private *priv = dev_get_drvdata(dev);
  543. priv->rng.name = dev_driver_string(dev),
  544. priv->rng.init = talitos_rng_init,
  545. priv->rng.data_present = talitos_rng_data_present,
  546. priv->rng.data_read = talitos_rng_data_read,
  547. priv->rng.priv = (unsigned long)dev;
  548. return hwrng_register(&priv->rng);
  549. }
  550. static void talitos_unregister_rng(struct device *dev)
  551. {
  552. struct talitos_private *priv = dev_get_drvdata(dev);
  553. hwrng_unregister(&priv->rng);
  554. }
  555. /*
  556. * crypto alg
  557. */
  558. #define TALITOS_CRA_PRIORITY 3000
  559. #define TALITOS_MAX_KEY_SIZE 64
  560. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  561. #define MD5_DIGEST_SIZE 16
  562. struct talitos_ctx {
  563. struct device *dev;
  564. __be32 desc_hdr_template;
  565. u8 key[TALITOS_MAX_KEY_SIZE];
  566. u8 iv[TALITOS_MAX_IV_LENGTH];
  567. unsigned int keylen;
  568. unsigned int enckeylen;
  569. unsigned int authkeylen;
  570. unsigned int authsize;
  571. };
  572. static int aead_authenc_setauthsize(struct crypto_aead *authenc,
  573. unsigned int authsize)
  574. {
  575. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  576. ctx->authsize = authsize;
  577. return 0;
  578. }
  579. static int aead_authenc_setkey(struct crypto_aead *authenc,
  580. const u8 *key, unsigned int keylen)
  581. {
  582. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  583. struct rtattr *rta = (void *)key;
  584. struct crypto_authenc_key_param *param;
  585. unsigned int authkeylen;
  586. unsigned int enckeylen;
  587. if (!RTA_OK(rta, keylen))
  588. goto badkey;
  589. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  590. goto badkey;
  591. if (RTA_PAYLOAD(rta) < sizeof(*param))
  592. goto badkey;
  593. param = RTA_DATA(rta);
  594. enckeylen = be32_to_cpu(param->enckeylen);
  595. key += RTA_ALIGN(rta->rta_len);
  596. keylen -= RTA_ALIGN(rta->rta_len);
  597. if (keylen < enckeylen)
  598. goto badkey;
  599. authkeylen = keylen - enckeylen;
  600. if (keylen > TALITOS_MAX_KEY_SIZE)
  601. goto badkey;
  602. memcpy(&ctx->key, key, keylen);
  603. ctx->keylen = keylen;
  604. ctx->enckeylen = enckeylen;
  605. ctx->authkeylen = authkeylen;
  606. return 0;
  607. badkey:
  608. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  609. return -EINVAL;
  610. }
  611. /*
  612. * ipsec_esp_edesc - s/w-extended ipsec_esp descriptor
  613. * @src_nents: number of segments in input scatterlist
  614. * @dst_nents: number of segments in output scatterlist
  615. * @dma_len: length of dma mapped link_tbl space
  616. * @dma_link_tbl: bus physical address of link_tbl
  617. * @desc: h/w descriptor
  618. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  619. *
  620. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  621. * is greater than 1, an integrity check value is concatenated to the end
  622. * of link_tbl data
  623. */
  624. struct ipsec_esp_edesc {
  625. int src_nents;
  626. int dst_nents;
  627. int dma_len;
  628. dma_addr_t dma_link_tbl;
  629. struct talitos_desc desc;
  630. struct talitos_ptr link_tbl[0];
  631. };
  632. static void ipsec_esp_unmap(struct device *dev,
  633. struct ipsec_esp_edesc *edesc,
  634. struct aead_request *areq)
  635. {
  636. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  637. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  638. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  639. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  640. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  641. if (areq->src != areq->dst) {
  642. dma_unmap_sg(dev, areq->src, edesc->src_nents ? : 1,
  643. DMA_TO_DEVICE);
  644. dma_unmap_sg(dev, areq->dst, edesc->dst_nents ? : 1,
  645. DMA_FROM_DEVICE);
  646. } else {
  647. dma_unmap_sg(dev, areq->src, edesc->src_nents ? : 1,
  648. DMA_BIDIRECTIONAL);
  649. }
  650. if (edesc->dma_len)
  651. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  652. DMA_BIDIRECTIONAL);
  653. }
  654. /*
  655. * ipsec_esp descriptor callbacks
  656. */
  657. static void ipsec_esp_encrypt_done(struct device *dev,
  658. struct talitos_desc *desc, void *context,
  659. int err)
  660. {
  661. struct aead_request *areq = context;
  662. struct ipsec_esp_edesc *edesc =
  663. container_of(desc, struct ipsec_esp_edesc, desc);
  664. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  665. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  666. struct scatterlist *sg;
  667. void *icvdata;
  668. ipsec_esp_unmap(dev, edesc, areq);
  669. /* copy the generated ICV to dst */
  670. if (edesc->dma_len) {
  671. icvdata = &edesc->link_tbl[edesc->src_nents +
  672. edesc->dst_nents + 2];
  673. sg = sg_last(areq->dst, edesc->dst_nents);
  674. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  675. icvdata, ctx->authsize);
  676. }
  677. kfree(edesc);
  678. aead_request_complete(areq, err);
  679. }
  680. static void ipsec_esp_decrypt_done(struct device *dev,
  681. struct talitos_desc *desc, void *context,
  682. int err)
  683. {
  684. struct aead_request *req = context;
  685. struct ipsec_esp_edesc *edesc =
  686. container_of(desc, struct ipsec_esp_edesc, desc);
  687. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  688. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  689. struct scatterlist *sg;
  690. void *icvdata;
  691. ipsec_esp_unmap(dev, edesc, req);
  692. if (!err) {
  693. /* auth check */
  694. if (edesc->dma_len)
  695. icvdata = &edesc->link_tbl[edesc->src_nents +
  696. edesc->dst_nents + 2];
  697. else
  698. icvdata = &edesc->link_tbl[0];
  699. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  700. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  701. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  702. }
  703. kfree(edesc);
  704. aead_request_complete(req, err);
  705. }
  706. /*
  707. * convert scatterlist to SEC h/w link table format
  708. * stop at cryptlen bytes
  709. */
  710. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  711. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  712. {
  713. int n_sg = sg_count;
  714. while (n_sg--) {
  715. link_tbl_ptr->ptr = cpu_to_be32(sg_dma_address(sg));
  716. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  717. link_tbl_ptr->j_extent = 0;
  718. link_tbl_ptr++;
  719. cryptlen -= sg_dma_len(sg);
  720. sg = sg_next(sg);
  721. }
  722. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  723. link_tbl_ptr--;
  724. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  725. /* Empty this entry, and move to previous one */
  726. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  727. link_tbl_ptr->len = 0;
  728. sg_count--;
  729. link_tbl_ptr--;
  730. }
  731. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  732. + cryptlen);
  733. /* tag end of link table */
  734. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  735. return sg_count;
  736. }
  737. /*
  738. * fill in and submit ipsec_esp descriptor
  739. */
  740. static int ipsec_esp(struct ipsec_esp_edesc *edesc, struct aead_request *areq,
  741. u8 *giv, u64 seq,
  742. void (*callback) (struct device *dev,
  743. struct talitos_desc *desc,
  744. void *context, int error))
  745. {
  746. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  747. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  748. struct device *dev = ctx->dev;
  749. struct talitos_desc *desc = &edesc->desc;
  750. unsigned int cryptlen = areq->cryptlen;
  751. unsigned int authsize = ctx->authsize;
  752. unsigned int ivsize;
  753. int sg_count, ret;
  754. /* hmac key */
  755. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  756. 0, DMA_TO_DEVICE);
  757. /* hmac data */
  758. map_single_talitos_ptr(dev, &desc->ptr[1], sg_virt(areq->src) -
  759. sg_virt(areq->assoc), sg_virt(areq->assoc), 0,
  760. DMA_TO_DEVICE);
  761. /* cipher iv */
  762. ivsize = crypto_aead_ivsize(aead);
  763. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  764. DMA_TO_DEVICE);
  765. /* cipher key */
  766. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  767. (char *)&ctx->key + ctx->authkeylen, 0,
  768. DMA_TO_DEVICE);
  769. /*
  770. * cipher in
  771. * map and adjust cipher len to aead request cryptlen.
  772. * extent is bytes of HMAC postpended to ciphertext,
  773. * typically 12 for ipsec
  774. */
  775. desc->ptr[4].len = cpu_to_be16(cryptlen);
  776. desc->ptr[4].j_extent = authsize;
  777. if (areq->src == areq->dst)
  778. sg_count = dma_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  779. DMA_BIDIRECTIONAL);
  780. else
  781. sg_count = dma_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  782. DMA_TO_DEVICE);
  783. if (sg_count == 1) {
  784. desc->ptr[4].ptr = cpu_to_be32(sg_dma_address(areq->src));
  785. } else {
  786. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  787. &edesc->link_tbl[0]);
  788. if (sg_count > 1) {
  789. struct talitos_ptr *link_tbl_ptr =
  790. &edesc->link_tbl[sg_count-1];
  791. struct scatterlist *sg;
  792. struct talitos_private *priv = dev_get_drvdata(dev);
  793. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  794. desc->ptr[4].ptr = cpu_to_be32(edesc->dma_link_tbl);
  795. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  796. edesc->dma_len, DMA_BIDIRECTIONAL);
  797. /* If necessary for this SEC revision,
  798. * add a link table entry for ICV.
  799. */
  800. if ((priv->features &
  801. TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT) &&
  802. (edesc->desc.hdr & DESC_HDR_MODE0_ENCRYPT) == 0) {
  803. link_tbl_ptr->j_extent = 0;
  804. link_tbl_ptr++;
  805. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  806. link_tbl_ptr->len = cpu_to_be16(authsize);
  807. sg = sg_last(areq->src, edesc->src_nents ? : 1);
  808. link_tbl_ptr->ptr = cpu_to_be32(
  809. (char *)sg_dma_address(sg)
  810. + sg->length - authsize);
  811. }
  812. } else {
  813. /* Only one segment now, so no link tbl needed */
  814. desc->ptr[4].ptr = cpu_to_be32(sg_dma_address(areq->src));
  815. }
  816. }
  817. /* cipher out */
  818. desc->ptr[5].len = cpu_to_be16(cryptlen);
  819. desc->ptr[5].j_extent = authsize;
  820. if (areq->src != areq->dst) {
  821. sg_count = dma_map_sg(dev, areq->dst, edesc->dst_nents ? : 1,
  822. DMA_FROM_DEVICE);
  823. }
  824. if (sg_count == 1) {
  825. desc->ptr[5].ptr = cpu_to_be32(sg_dma_address(areq->dst));
  826. } else {
  827. struct talitos_ptr *link_tbl_ptr =
  828. &edesc->link_tbl[edesc->src_nents + 1];
  829. desc->ptr[5].ptr = cpu_to_be32((struct talitos_ptr *)
  830. edesc->dma_link_tbl +
  831. edesc->src_nents + 1);
  832. if (areq->src == areq->dst) {
  833. memcpy(link_tbl_ptr, &edesc->link_tbl[0],
  834. edesc->src_nents * sizeof(struct talitos_ptr));
  835. } else {
  836. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  837. link_tbl_ptr);
  838. }
  839. /* Add an entry to the link table for ICV data */
  840. link_tbl_ptr += sg_count - 1;
  841. link_tbl_ptr->j_extent = 0;
  842. sg_count++;
  843. link_tbl_ptr++;
  844. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  845. link_tbl_ptr->len = cpu_to_be16(authsize);
  846. /* icv data follows link tables */
  847. link_tbl_ptr->ptr = cpu_to_be32((struct talitos_ptr *)
  848. edesc->dma_link_tbl +
  849. edesc->src_nents +
  850. edesc->dst_nents + 2);
  851. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  852. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  853. edesc->dma_len, DMA_BIDIRECTIONAL);
  854. }
  855. /* iv out */
  856. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  857. DMA_FROM_DEVICE);
  858. ret = talitos_submit(dev, desc, callback, areq);
  859. if (ret != -EINPROGRESS) {
  860. ipsec_esp_unmap(dev, edesc, areq);
  861. kfree(edesc);
  862. }
  863. return ret;
  864. }
  865. /*
  866. * derive number of elements in scatterlist
  867. */
  868. static int sg_count(struct scatterlist *sg_list, int nbytes)
  869. {
  870. struct scatterlist *sg = sg_list;
  871. int sg_nents = 0;
  872. while (nbytes) {
  873. sg_nents++;
  874. nbytes -= sg->length;
  875. sg = sg_next(sg);
  876. }
  877. return sg_nents;
  878. }
  879. /*
  880. * allocate and map the ipsec_esp extended descriptor
  881. */
  882. static struct ipsec_esp_edesc *ipsec_esp_edesc_alloc(struct aead_request *areq,
  883. int icv_stashing)
  884. {
  885. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  886. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  887. struct ipsec_esp_edesc *edesc;
  888. int src_nents, dst_nents, alloc_len, dma_len;
  889. gfp_t flags = areq->base.flags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  890. GFP_ATOMIC;
  891. if (areq->cryptlen + ctx->authsize > TALITOS_MAX_DATA_LEN) {
  892. dev_err(ctx->dev, "cryptlen exceeds h/w max limit\n");
  893. return ERR_PTR(-EINVAL);
  894. }
  895. src_nents = sg_count(areq->src, areq->cryptlen + ctx->authsize);
  896. src_nents = (src_nents == 1) ? 0 : src_nents;
  897. if (areq->dst == areq->src) {
  898. dst_nents = src_nents;
  899. } else {
  900. dst_nents = sg_count(areq->dst, areq->cryptlen + ctx->authsize);
  901. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  902. }
  903. /*
  904. * allocate space for base edesc plus the link tables,
  905. * allowing for two separate entries for ICV and generated ICV (+ 2),
  906. * and the ICV data itself
  907. */
  908. alloc_len = sizeof(struct ipsec_esp_edesc);
  909. if (src_nents || dst_nents) {
  910. dma_len = (src_nents + dst_nents + 2) *
  911. sizeof(struct talitos_ptr) + ctx->authsize;
  912. alloc_len += dma_len;
  913. } else {
  914. dma_len = 0;
  915. alloc_len += icv_stashing ? ctx->authsize : 0;
  916. }
  917. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  918. if (!edesc) {
  919. dev_err(ctx->dev, "could not allocate edescriptor\n");
  920. return ERR_PTR(-ENOMEM);
  921. }
  922. edesc->src_nents = src_nents;
  923. edesc->dst_nents = dst_nents;
  924. edesc->dma_len = dma_len;
  925. edesc->dma_link_tbl = dma_map_single(ctx->dev, &edesc->link_tbl[0],
  926. edesc->dma_len, DMA_BIDIRECTIONAL);
  927. return edesc;
  928. }
  929. static int aead_authenc_encrypt(struct aead_request *req)
  930. {
  931. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  932. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  933. struct ipsec_esp_edesc *edesc;
  934. /* allocate extended descriptor */
  935. edesc = ipsec_esp_edesc_alloc(req, 0);
  936. if (IS_ERR(edesc))
  937. return PTR_ERR(edesc);
  938. /* set encrypt */
  939. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  940. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  941. }
  942. static int aead_authenc_decrypt(struct aead_request *req)
  943. {
  944. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  945. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  946. unsigned int authsize = ctx->authsize;
  947. struct ipsec_esp_edesc *edesc;
  948. struct scatterlist *sg;
  949. void *icvdata;
  950. req->cryptlen -= authsize;
  951. /* allocate extended descriptor */
  952. edesc = ipsec_esp_edesc_alloc(req, 1);
  953. if (IS_ERR(edesc))
  954. return PTR_ERR(edesc);
  955. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  956. if (edesc->dma_len)
  957. icvdata = &edesc->link_tbl[edesc->src_nents +
  958. edesc->dst_nents + 2];
  959. else
  960. icvdata = &edesc->link_tbl[0];
  961. sg = sg_last(req->src, edesc->src_nents ? : 1);
  962. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  963. ctx->authsize);
  964. /* decrypt */
  965. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  966. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_done);
  967. }
  968. static int aead_authenc_givencrypt(
  969. struct aead_givcrypt_request *req)
  970. {
  971. struct aead_request *areq = &req->areq;
  972. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  973. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  974. struct ipsec_esp_edesc *edesc;
  975. /* allocate extended descriptor */
  976. edesc = ipsec_esp_edesc_alloc(areq, 0);
  977. if (IS_ERR(edesc))
  978. return PTR_ERR(edesc);
  979. /* set encrypt */
  980. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  981. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  982. /* avoid consecutive packets going out with same IV */
  983. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  984. return ipsec_esp(edesc, areq, req->giv, req->seq,
  985. ipsec_esp_encrypt_done);
  986. }
  987. struct talitos_alg_template {
  988. char name[CRYPTO_MAX_ALG_NAME];
  989. char driver_name[CRYPTO_MAX_ALG_NAME];
  990. unsigned int blocksize;
  991. struct aead_alg aead;
  992. struct device *dev;
  993. __be32 desc_hdr_template;
  994. };
  995. static struct talitos_alg_template driver_algs[] = {
  996. /* single-pass ipsec_esp descriptor */
  997. {
  998. .name = "authenc(hmac(sha1),cbc(aes))",
  999. .driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1000. .blocksize = AES_BLOCK_SIZE,
  1001. .aead = {
  1002. .setkey = aead_authenc_setkey,
  1003. .setauthsize = aead_authenc_setauthsize,
  1004. .encrypt = aead_authenc_encrypt,
  1005. .decrypt = aead_authenc_decrypt,
  1006. .givencrypt = aead_authenc_givencrypt,
  1007. .geniv = "<built-in>",
  1008. .ivsize = AES_BLOCK_SIZE,
  1009. .maxauthsize = SHA1_DIGEST_SIZE,
  1010. },
  1011. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1012. DESC_HDR_SEL0_AESU |
  1013. DESC_HDR_MODE0_AESU_CBC |
  1014. DESC_HDR_SEL1_MDEUA |
  1015. DESC_HDR_MODE1_MDEU_INIT |
  1016. DESC_HDR_MODE1_MDEU_PAD |
  1017. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1018. },
  1019. {
  1020. .name = "authenc(hmac(sha1),cbc(des3_ede))",
  1021. .driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1022. .blocksize = DES3_EDE_BLOCK_SIZE,
  1023. .aead = {
  1024. .setkey = aead_authenc_setkey,
  1025. .setauthsize = aead_authenc_setauthsize,
  1026. .encrypt = aead_authenc_encrypt,
  1027. .decrypt = aead_authenc_decrypt,
  1028. .givencrypt = aead_authenc_givencrypt,
  1029. .geniv = "<built-in>",
  1030. .ivsize = DES3_EDE_BLOCK_SIZE,
  1031. .maxauthsize = SHA1_DIGEST_SIZE,
  1032. },
  1033. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1034. DESC_HDR_SEL0_DEU |
  1035. DESC_HDR_MODE0_DEU_CBC |
  1036. DESC_HDR_MODE0_DEU_3DES |
  1037. DESC_HDR_SEL1_MDEUA |
  1038. DESC_HDR_MODE1_MDEU_INIT |
  1039. DESC_HDR_MODE1_MDEU_PAD |
  1040. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1041. },
  1042. {
  1043. .name = "authenc(hmac(sha256),cbc(aes))",
  1044. .driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1045. .blocksize = AES_BLOCK_SIZE,
  1046. .aead = {
  1047. .setkey = aead_authenc_setkey,
  1048. .setauthsize = aead_authenc_setauthsize,
  1049. .encrypt = aead_authenc_encrypt,
  1050. .decrypt = aead_authenc_decrypt,
  1051. .givencrypt = aead_authenc_givencrypt,
  1052. .geniv = "<built-in>",
  1053. .ivsize = AES_BLOCK_SIZE,
  1054. .maxauthsize = SHA256_DIGEST_SIZE,
  1055. },
  1056. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1057. DESC_HDR_SEL0_AESU |
  1058. DESC_HDR_MODE0_AESU_CBC |
  1059. DESC_HDR_SEL1_MDEUA |
  1060. DESC_HDR_MODE1_MDEU_INIT |
  1061. DESC_HDR_MODE1_MDEU_PAD |
  1062. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1063. },
  1064. {
  1065. .name = "authenc(hmac(sha256),cbc(des3_ede))",
  1066. .driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1067. .blocksize = DES3_EDE_BLOCK_SIZE,
  1068. .aead = {
  1069. .setkey = aead_authenc_setkey,
  1070. .setauthsize = aead_authenc_setauthsize,
  1071. .encrypt = aead_authenc_encrypt,
  1072. .decrypt = aead_authenc_decrypt,
  1073. .givencrypt = aead_authenc_givencrypt,
  1074. .geniv = "<built-in>",
  1075. .ivsize = DES3_EDE_BLOCK_SIZE,
  1076. .maxauthsize = SHA256_DIGEST_SIZE,
  1077. },
  1078. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1079. DESC_HDR_SEL0_DEU |
  1080. DESC_HDR_MODE0_DEU_CBC |
  1081. DESC_HDR_MODE0_DEU_3DES |
  1082. DESC_HDR_SEL1_MDEUA |
  1083. DESC_HDR_MODE1_MDEU_INIT |
  1084. DESC_HDR_MODE1_MDEU_PAD |
  1085. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1086. },
  1087. {
  1088. .name = "authenc(hmac(md5),cbc(aes))",
  1089. .driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1090. .blocksize = AES_BLOCK_SIZE,
  1091. .aead = {
  1092. .setkey = aead_authenc_setkey,
  1093. .setauthsize = aead_authenc_setauthsize,
  1094. .encrypt = aead_authenc_encrypt,
  1095. .decrypt = aead_authenc_decrypt,
  1096. .givencrypt = aead_authenc_givencrypt,
  1097. .geniv = "<built-in>",
  1098. .ivsize = AES_BLOCK_SIZE,
  1099. .maxauthsize = MD5_DIGEST_SIZE,
  1100. },
  1101. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1102. DESC_HDR_SEL0_AESU |
  1103. DESC_HDR_MODE0_AESU_CBC |
  1104. DESC_HDR_SEL1_MDEUA |
  1105. DESC_HDR_MODE1_MDEU_INIT |
  1106. DESC_HDR_MODE1_MDEU_PAD |
  1107. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1108. },
  1109. {
  1110. .name = "authenc(hmac(md5),cbc(des3_ede))",
  1111. .driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1112. .blocksize = DES3_EDE_BLOCK_SIZE,
  1113. .aead = {
  1114. .setkey = aead_authenc_setkey,
  1115. .setauthsize = aead_authenc_setauthsize,
  1116. .encrypt = aead_authenc_encrypt,
  1117. .decrypt = aead_authenc_decrypt,
  1118. .givencrypt = aead_authenc_givencrypt,
  1119. .geniv = "<built-in>",
  1120. .ivsize = DES3_EDE_BLOCK_SIZE,
  1121. .maxauthsize = MD5_DIGEST_SIZE,
  1122. },
  1123. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1124. DESC_HDR_SEL0_DEU |
  1125. DESC_HDR_MODE0_DEU_CBC |
  1126. DESC_HDR_MODE0_DEU_3DES |
  1127. DESC_HDR_SEL1_MDEUA |
  1128. DESC_HDR_MODE1_MDEU_INIT |
  1129. DESC_HDR_MODE1_MDEU_PAD |
  1130. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1131. }
  1132. };
  1133. struct talitos_crypto_alg {
  1134. struct list_head entry;
  1135. struct device *dev;
  1136. __be32 desc_hdr_template;
  1137. struct crypto_alg crypto_alg;
  1138. };
  1139. static int talitos_cra_init(struct crypto_tfm *tfm)
  1140. {
  1141. struct crypto_alg *alg = tfm->__crt_alg;
  1142. struct talitos_crypto_alg *talitos_alg =
  1143. container_of(alg, struct talitos_crypto_alg, crypto_alg);
  1144. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1145. /* update context with ptr to dev */
  1146. ctx->dev = talitos_alg->dev;
  1147. /* copy descriptor header template value */
  1148. ctx->desc_hdr_template = talitos_alg->desc_hdr_template;
  1149. /* random first IV */
  1150. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  1151. return 0;
  1152. }
  1153. /*
  1154. * given the alg's descriptor header template, determine whether descriptor
  1155. * type and primary/secondary execution units required match the hw
  1156. * capabilities description provided in the device tree node.
  1157. */
  1158. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  1159. {
  1160. struct talitos_private *priv = dev_get_drvdata(dev);
  1161. int ret;
  1162. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  1163. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  1164. if (SECONDARY_EU(desc_hdr_template))
  1165. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  1166. & priv->exec_units);
  1167. return ret;
  1168. }
  1169. static int talitos_remove(struct of_device *ofdev)
  1170. {
  1171. struct device *dev = &ofdev->dev;
  1172. struct talitos_private *priv = dev_get_drvdata(dev);
  1173. struct talitos_crypto_alg *t_alg, *n;
  1174. int i;
  1175. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  1176. crypto_unregister_alg(&t_alg->crypto_alg);
  1177. list_del(&t_alg->entry);
  1178. kfree(t_alg);
  1179. }
  1180. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  1181. talitos_unregister_rng(dev);
  1182. kfree(priv->submit_count);
  1183. kfree(priv->tail);
  1184. kfree(priv->head);
  1185. if (priv->fifo)
  1186. for (i = 0; i < priv->num_channels; i++)
  1187. kfree(priv->fifo[i]);
  1188. kfree(priv->fifo);
  1189. kfree(priv->head_lock);
  1190. kfree(priv->tail_lock);
  1191. if (priv->irq != NO_IRQ) {
  1192. free_irq(priv->irq, dev);
  1193. irq_dispose_mapping(priv->irq);
  1194. }
  1195. tasklet_kill(&priv->done_task);
  1196. iounmap(priv->reg);
  1197. dev_set_drvdata(dev, NULL);
  1198. kfree(priv);
  1199. return 0;
  1200. }
  1201. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  1202. struct talitos_alg_template
  1203. *template)
  1204. {
  1205. struct talitos_crypto_alg *t_alg;
  1206. struct crypto_alg *alg;
  1207. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  1208. if (!t_alg)
  1209. return ERR_PTR(-ENOMEM);
  1210. alg = &t_alg->crypto_alg;
  1211. snprintf(alg->cra_name, CRYPTO_MAX_ALG_NAME, "%s", template->name);
  1212. snprintf(alg->cra_driver_name, CRYPTO_MAX_ALG_NAME, "%s",
  1213. template->driver_name);
  1214. alg->cra_module = THIS_MODULE;
  1215. alg->cra_init = talitos_cra_init;
  1216. alg->cra_priority = TALITOS_CRA_PRIORITY;
  1217. alg->cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC;
  1218. alg->cra_blocksize = template->blocksize;
  1219. alg->cra_alignmask = 0;
  1220. alg->cra_type = &crypto_aead_type;
  1221. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  1222. alg->cra_u.aead = template->aead;
  1223. t_alg->desc_hdr_template = template->desc_hdr_template;
  1224. t_alg->dev = dev;
  1225. return t_alg;
  1226. }
  1227. static int talitos_probe(struct of_device *ofdev,
  1228. const struct of_device_id *match)
  1229. {
  1230. struct device *dev = &ofdev->dev;
  1231. struct device_node *np = ofdev->node;
  1232. struct talitos_private *priv;
  1233. const unsigned int *prop;
  1234. int i, err;
  1235. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  1236. if (!priv)
  1237. return -ENOMEM;
  1238. dev_set_drvdata(dev, priv);
  1239. priv->ofdev = ofdev;
  1240. INIT_LIST_HEAD(&priv->alg_list);
  1241. tasklet_init(&priv->done_task, talitos_done, (unsigned long)dev);
  1242. priv->irq = irq_of_parse_and_map(np, 0);
  1243. if (priv->irq == NO_IRQ) {
  1244. dev_err(dev, "failed to map irq\n");
  1245. err = -EINVAL;
  1246. goto err_out;
  1247. }
  1248. /* get the irq line */
  1249. err = request_irq(priv->irq, talitos_interrupt, 0,
  1250. dev_driver_string(dev), dev);
  1251. if (err) {
  1252. dev_err(dev, "failed to request irq %d\n", priv->irq);
  1253. irq_dispose_mapping(priv->irq);
  1254. priv->irq = NO_IRQ;
  1255. goto err_out;
  1256. }
  1257. priv->reg = of_iomap(np, 0);
  1258. if (!priv->reg) {
  1259. dev_err(dev, "failed to of_iomap\n");
  1260. err = -ENOMEM;
  1261. goto err_out;
  1262. }
  1263. /* get SEC version capabilities from device tree */
  1264. prop = of_get_property(np, "fsl,num-channels", NULL);
  1265. if (prop)
  1266. priv->num_channels = *prop;
  1267. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  1268. if (prop)
  1269. priv->chfifo_len = *prop;
  1270. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  1271. if (prop)
  1272. priv->exec_units = *prop;
  1273. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  1274. if (prop)
  1275. priv->desc_types = *prop;
  1276. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  1277. !priv->exec_units || !priv->desc_types) {
  1278. dev_err(dev, "invalid property data in device tree node\n");
  1279. err = -EINVAL;
  1280. goto err_out;
  1281. }
  1282. if (of_device_is_compatible(np, "fsl,sec3.0"))
  1283. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  1284. priv->head_lock = kmalloc(sizeof(spinlock_t) * priv->num_channels,
  1285. GFP_KERNEL);
  1286. priv->tail_lock = kmalloc(sizeof(spinlock_t) * priv->num_channels,
  1287. GFP_KERNEL);
  1288. if (!priv->head_lock || !priv->tail_lock) {
  1289. dev_err(dev, "failed to allocate fifo locks\n");
  1290. err = -ENOMEM;
  1291. goto err_out;
  1292. }
  1293. for (i = 0; i < priv->num_channels; i++) {
  1294. spin_lock_init(&priv->head_lock[i]);
  1295. spin_lock_init(&priv->tail_lock[i]);
  1296. }
  1297. priv->fifo = kmalloc(sizeof(struct talitos_request *) *
  1298. priv->num_channels, GFP_KERNEL);
  1299. if (!priv->fifo) {
  1300. dev_err(dev, "failed to allocate request fifo\n");
  1301. err = -ENOMEM;
  1302. goto err_out;
  1303. }
  1304. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  1305. for (i = 0; i < priv->num_channels; i++) {
  1306. priv->fifo[i] = kzalloc(sizeof(struct talitos_request) *
  1307. priv->fifo_len, GFP_KERNEL);
  1308. if (!priv->fifo[i]) {
  1309. dev_err(dev, "failed to allocate request fifo %d\n", i);
  1310. err = -ENOMEM;
  1311. goto err_out;
  1312. }
  1313. }
  1314. priv->submit_count = kmalloc(sizeof(atomic_t) * priv->num_channels,
  1315. GFP_KERNEL);
  1316. if (!priv->submit_count) {
  1317. dev_err(dev, "failed to allocate fifo submit count space\n");
  1318. err = -ENOMEM;
  1319. goto err_out;
  1320. }
  1321. for (i = 0; i < priv->num_channels; i++)
  1322. atomic_set(&priv->submit_count[i], -priv->chfifo_len);
  1323. priv->head = kzalloc(sizeof(int) * priv->num_channels, GFP_KERNEL);
  1324. priv->tail = kzalloc(sizeof(int) * priv->num_channels, GFP_KERNEL);
  1325. if (!priv->head || !priv->tail) {
  1326. dev_err(dev, "failed to allocate request index space\n");
  1327. err = -ENOMEM;
  1328. goto err_out;
  1329. }
  1330. /* reset and initialize the h/w */
  1331. err = init_device(dev);
  1332. if (err) {
  1333. dev_err(dev, "failed to initialize device\n");
  1334. goto err_out;
  1335. }
  1336. /* register the RNG, if available */
  1337. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  1338. err = talitos_register_rng(dev);
  1339. if (err) {
  1340. dev_err(dev, "failed to register hwrng: %d\n", err);
  1341. goto err_out;
  1342. } else
  1343. dev_info(dev, "hwrng\n");
  1344. }
  1345. /* register crypto algorithms the device supports */
  1346. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  1347. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  1348. struct talitos_crypto_alg *t_alg;
  1349. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  1350. if (IS_ERR(t_alg)) {
  1351. err = PTR_ERR(t_alg);
  1352. goto err_out;
  1353. }
  1354. err = crypto_register_alg(&t_alg->crypto_alg);
  1355. if (err) {
  1356. dev_err(dev, "%s alg registration failed\n",
  1357. t_alg->crypto_alg.cra_driver_name);
  1358. kfree(t_alg);
  1359. } else {
  1360. list_add_tail(&t_alg->entry, &priv->alg_list);
  1361. dev_info(dev, "%s\n",
  1362. t_alg->crypto_alg.cra_driver_name);
  1363. }
  1364. }
  1365. }
  1366. return 0;
  1367. err_out:
  1368. talitos_remove(ofdev);
  1369. return err;
  1370. }
  1371. static struct of_device_id talitos_match[] = {
  1372. {
  1373. .compatible = "fsl,sec2.0",
  1374. },
  1375. {},
  1376. };
  1377. MODULE_DEVICE_TABLE(of, talitos_match);
  1378. static struct of_platform_driver talitos_driver = {
  1379. .name = "talitos",
  1380. .match_table = talitos_match,
  1381. .probe = talitos_probe,
  1382. .remove = talitos_remove,
  1383. };
  1384. static int __init talitos_init(void)
  1385. {
  1386. return of_register_platform_driver(&talitos_driver);
  1387. }
  1388. module_init(talitos_init);
  1389. static void __exit talitos_exit(void)
  1390. {
  1391. of_unregister_platform_driver(&talitos_driver);
  1392. }
  1393. module_exit(talitos_exit);
  1394. MODULE_LICENSE("GPL");
  1395. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  1396. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");