dmtimer.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781
  1. /*
  2. * linux/arch/arm/plat-omap/dmtimer.c
  3. *
  4. * OMAP Dual-Mode Timers
  5. *
  6. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  7. * Tarun Kanti DebBarma <tarun.kanti@ti.com>
  8. * Thara Gopinath <thara@ti.com>
  9. *
  10. * dmtimer adaptation to platform_driver.
  11. *
  12. * Copyright (C) 2005 Nokia Corporation
  13. * OMAP2 support by Juha Yrjola
  14. * API improvements and OMAP2 clock framework support by Timo Teras
  15. *
  16. * Copyright (C) 2009 Texas Instruments
  17. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  18. *
  19. * This program is free software; you can redistribute it and/or modify it
  20. * under the terms of the GNU General Public License as published by the
  21. * Free Software Foundation; either version 2 of the License, or (at your
  22. * option) any later version.
  23. *
  24. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  25. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  26. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  27. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  28. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. * You should have received a copy of the GNU General Public License along
  34. * with this program; if not, write to the Free Software Foundation, Inc.,
  35. * 675 Mass Ave, Cambridge, MA 02139, USA.
  36. */
  37. #include <linux/module.h>
  38. #include <linux/io.h>
  39. #include <linux/slab.h>
  40. #include <linux/err.h>
  41. #include <linux/pm_runtime.h>
  42. #include <plat/dmtimer.h>
  43. #include <mach/hardware.h>
  44. static u32 omap_reserved_systimers;
  45. static LIST_HEAD(omap_timer_list);
  46. static DEFINE_SPINLOCK(dm_timer_lock);
  47. /**
  48. * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
  49. * @timer: timer pointer over which read operation to perform
  50. * @reg: lowest byte holds the register offset
  51. *
  52. * The posted mode bit is encoded in reg. Note that in posted mode write
  53. * pending bit must be checked. Otherwise a read of a non completed write
  54. * will produce an error.
  55. */
  56. static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
  57. {
  58. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  59. return __omap_dm_timer_read(timer, reg, timer->posted);
  60. }
  61. /**
  62. * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
  63. * @timer: timer pointer over which write operation is to perform
  64. * @reg: lowest byte holds the register offset
  65. * @value: data to write into the register
  66. *
  67. * The posted mode bit is encoded in reg. Note that in posted mode the write
  68. * pending bit must be checked. Otherwise a write on a register which has a
  69. * pending write will be lost.
  70. */
  71. static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
  72. u32 value)
  73. {
  74. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  75. __omap_dm_timer_write(timer, reg, value, timer->posted);
  76. }
  77. static void omap_timer_restore_context(struct omap_dm_timer *timer)
  78. {
  79. if (timer->revision == 1)
  80. __raw_writel(timer->context.tistat, timer->sys_stat);
  81. __raw_writel(timer->context.tisr, timer->irq_stat);
  82. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
  83. timer->context.twer);
  84. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
  85. timer->context.tcrr);
  86. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
  87. timer->context.tldr);
  88. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
  89. timer->context.tmar);
  90. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
  91. timer->context.tsicr);
  92. __raw_writel(timer->context.tier, timer->irq_ena);
  93. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
  94. timer->context.tclr);
  95. }
  96. static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
  97. {
  98. int c;
  99. if (!timer->sys_stat)
  100. return;
  101. c = 0;
  102. while (!(__raw_readl(timer->sys_stat) & 1)) {
  103. c++;
  104. if (c > 100000) {
  105. printk(KERN_ERR "Timer failed to reset\n");
  106. return;
  107. }
  108. }
  109. }
  110. static void omap_dm_timer_reset(struct omap_dm_timer *timer)
  111. {
  112. omap_dm_timer_enable(timer);
  113. if (timer->pdev->id != 1) {
  114. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
  115. omap_dm_timer_wait_for_reset(timer);
  116. }
  117. __omap_dm_timer_reset(timer, 0, 0);
  118. omap_dm_timer_disable(timer);
  119. timer->posted = 1;
  120. }
  121. int omap_dm_timer_prepare(struct omap_dm_timer *timer)
  122. {
  123. struct dmtimer_platform_data *pdata = timer->pdev->dev.platform_data;
  124. int ret;
  125. timer->fclk = clk_get(&timer->pdev->dev, "fck");
  126. if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
  127. timer->fclk = NULL;
  128. dev_err(&timer->pdev->dev, ": No fclk handle.\n");
  129. return -EINVAL;
  130. }
  131. if (pdata->needs_manual_reset)
  132. omap_dm_timer_reset(timer);
  133. ret = omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
  134. timer->posted = 1;
  135. return ret;
  136. }
  137. static inline u32 omap_dm_timer_reserved_systimer(int id)
  138. {
  139. return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
  140. }
  141. int omap_dm_timer_reserve_systimer(int id)
  142. {
  143. if (omap_dm_timer_reserved_systimer(id))
  144. return -ENODEV;
  145. omap_reserved_systimers |= (1 << (id - 1));
  146. return 0;
  147. }
  148. struct omap_dm_timer *omap_dm_timer_request(void)
  149. {
  150. struct omap_dm_timer *timer = NULL, *t;
  151. unsigned long flags;
  152. int ret = 0;
  153. spin_lock_irqsave(&dm_timer_lock, flags);
  154. list_for_each_entry(t, &omap_timer_list, node) {
  155. if (t->reserved)
  156. continue;
  157. timer = t;
  158. timer->reserved = 1;
  159. break;
  160. }
  161. if (timer) {
  162. ret = omap_dm_timer_prepare(timer);
  163. if (ret) {
  164. timer->reserved = 0;
  165. timer = NULL;
  166. }
  167. }
  168. spin_unlock_irqrestore(&dm_timer_lock, flags);
  169. if (!timer)
  170. pr_debug("%s: timer request failed!\n", __func__);
  171. return timer;
  172. }
  173. EXPORT_SYMBOL_GPL(omap_dm_timer_request);
  174. struct omap_dm_timer *omap_dm_timer_request_specific(int id)
  175. {
  176. struct omap_dm_timer *timer = NULL, *t;
  177. unsigned long flags;
  178. int ret = 0;
  179. spin_lock_irqsave(&dm_timer_lock, flags);
  180. list_for_each_entry(t, &omap_timer_list, node) {
  181. if (t->pdev->id == id && !t->reserved) {
  182. timer = t;
  183. timer->reserved = 1;
  184. break;
  185. }
  186. }
  187. if (timer) {
  188. ret = omap_dm_timer_prepare(timer);
  189. if (ret) {
  190. timer->reserved = 0;
  191. timer = NULL;
  192. }
  193. }
  194. spin_unlock_irqrestore(&dm_timer_lock, flags);
  195. if (!timer)
  196. pr_debug("%s: timer%d request failed!\n", __func__, id);
  197. return timer;
  198. }
  199. EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
  200. int omap_dm_timer_free(struct omap_dm_timer *timer)
  201. {
  202. if (unlikely(!timer))
  203. return -EINVAL;
  204. clk_put(timer->fclk);
  205. WARN_ON(!timer->reserved);
  206. timer->reserved = 0;
  207. return 0;
  208. }
  209. EXPORT_SYMBOL_GPL(omap_dm_timer_free);
  210. void omap_dm_timer_enable(struct omap_dm_timer *timer)
  211. {
  212. pm_runtime_get_sync(&timer->pdev->dev);
  213. }
  214. EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
  215. void omap_dm_timer_disable(struct omap_dm_timer *timer)
  216. {
  217. pm_runtime_put(&timer->pdev->dev);
  218. }
  219. EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
  220. int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
  221. {
  222. if (timer)
  223. return timer->irq;
  224. return -EINVAL;
  225. }
  226. EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
  227. #if defined(CONFIG_ARCH_OMAP1)
  228. /**
  229. * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
  230. * @inputmask: current value of idlect mask
  231. */
  232. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  233. {
  234. int i = 0;
  235. struct omap_dm_timer *timer = NULL;
  236. unsigned long flags;
  237. /* If ARMXOR cannot be idled this function call is unnecessary */
  238. if (!(inputmask & (1 << 1)))
  239. return inputmask;
  240. /* If any active timer is using ARMXOR return modified mask */
  241. spin_lock_irqsave(&dm_timer_lock, flags);
  242. list_for_each_entry(timer, &omap_timer_list, node) {
  243. u32 l;
  244. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  245. if (l & OMAP_TIMER_CTRL_ST) {
  246. if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
  247. inputmask &= ~(1 << 1);
  248. else
  249. inputmask &= ~(1 << 2);
  250. }
  251. i++;
  252. }
  253. spin_unlock_irqrestore(&dm_timer_lock, flags);
  254. return inputmask;
  255. }
  256. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  257. #else
  258. struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  259. {
  260. if (timer)
  261. return timer->fclk;
  262. return NULL;
  263. }
  264. EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
  265. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  266. {
  267. BUG();
  268. return 0;
  269. }
  270. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  271. #endif
  272. int omap_dm_timer_trigger(struct omap_dm_timer *timer)
  273. {
  274. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  275. pr_err("%s: timer not available or enabled.\n", __func__);
  276. return -EINVAL;
  277. }
  278. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  279. return 0;
  280. }
  281. EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
  282. int omap_dm_timer_start(struct omap_dm_timer *timer)
  283. {
  284. u32 l;
  285. if (unlikely(!timer))
  286. return -EINVAL;
  287. omap_dm_timer_enable(timer);
  288. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  289. u32 ctx_loss_cnt_after =
  290. timer->get_context_loss_count(&timer->pdev->dev);
  291. if (ctx_loss_cnt_after != timer->ctx_loss_count)
  292. omap_timer_restore_context(timer);
  293. }
  294. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  295. if (!(l & OMAP_TIMER_CTRL_ST)) {
  296. l |= OMAP_TIMER_CTRL_ST;
  297. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  298. }
  299. /* Save the context */
  300. timer->context.tclr = l;
  301. return 0;
  302. }
  303. EXPORT_SYMBOL_GPL(omap_dm_timer_start);
  304. int omap_dm_timer_stop(struct omap_dm_timer *timer)
  305. {
  306. unsigned long rate = 0;
  307. struct dmtimer_platform_data *pdata;
  308. if (unlikely(!timer))
  309. return -EINVAL;
  310. pdata = timer->pdev->dev.platform_data;
  311. if (!pdata->needs_manual_reset)
  312. rate = clk_get_rate(timer->fclk);
  313. __omap_dm_timer_stop(timer, timer->posted, rate);
  314. if (!(timer->capability & OMAP_TIMER_ALWON) &&
  315. timer->get_context_loss_count)
  316. timer->ctx_loss_count =
  317. timer->get_context_loss_count(&timer->pdev->dev);
  318. /*
  319. * Since the register values are computed and written within
  320. * __omap_dm_timer_stop, we need to use read to retrieve the
  321. * context.
  322. */
  323. timer->context.tclr =
  324. omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  325. timer->context.tisr = __raw_readl(timer->irq_stat);
  326. omap_dm_timer_disable(timer);
  327. return 0;
  328. }
  329. EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
  330. int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  331. {
  332. int ret;
  333. struct dmtimer_platform_data *pdata;
  334. if (unlikely(!timer))
  335. return -EINVAL;
  336. pdata = timer->pdev->dev.platform_data;
  337. if (source < 0 || source >= 3)
  338. return -EINVAL;
  339. ret = pdata->set_timer_src(timer->pdev, source);
  340. return ret;
  341. }
  342. EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
  343. int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
  344. unsigned int load)
  345. {
  346. u32 l;
  347. if (unlikely(!timer))
  348. return -EINVAL;
  349. omap_dm_timer_enable(timer);
  350. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  351. if (autoreload)
  352. l |= OMAP_TIMER_CTRL_AR;
  353. else
  354. l &= ~OMAP_TIMER_CTRL_AR;
  355. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  356. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  357. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  358. /* Save the context */
  359. timer->context.tclr = l;
  360. timer->context.tldr = load;
  361. omap_dm_timer_disable(timer);
  362. return 0;
  363. }
  364. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
  365. /* Optimized set_load which removes costly spin wait in timer_start */
  366. int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
  367. unsigned int load)
  368. {
  369. u32 l;
  370. if (unlikely(!timer))
  371. return -EINVAL;
  372. omap_dm_timer_enable(timer);
  373. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  374. u32 ctx_loss_cnt_after =
  375. timer->get_context_loss_count(&timer->pdev->dev);
  376. if (ctx_loss_cnt_after != timer->ctx_loss_count)
  377. omap_timer_restore_context(timer);
  378. }
  379. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  380. if (autoreload) {
  381. l |= OMAP_TIMER_CTRL_AR;
  382. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  383. } else {
  384. l &= ~OMAP_TIMER_CTRL_AR;
  385. }
  386. l |= OMAP_TIMER_CTRL_ST;
  387. __omap_dm_timer_load_start(timer, l, load, timer->posted);
  388. /* Save the context */
  389. timer->context.tclr = l;
  390. timer->context.tldr = load;
  391. timer->context.tcrr = load;
  392. return 0;
  393. }
  394. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
  395. int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
  396. unsigned int match)
  397. {
  398. u32 l;
  399. if (unlikely(!timer))
  400. return -EINVAL;
  401. omap_dm_timer_enable(timer);
  402. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  403. if (enable)
  404. l |= OMAP_TIMER_CTRL_CE;
  405. else
  406. l &= ~OMAP_TIMER_CTRL_CE;
  407. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  408. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
  409. /* Save the context */
  410. timer->context.tclr = l;
  411. timer->context.tmar = match;
  412. omap_dm_timer_disable(timer);
  413. return 0;
  414. }
  415. EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
  416. int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
  417. int toggle, int trigger)
  418. {
  419. u32 l;
  420. if (unlikely(!timer))
  421. return -EINVAL;
  422. omap_dm_timer_enable(timer);
  423. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  424. l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
  425. OMAP_TIMER_CTRL_PT | (0x03 << 10));
  426. if (def_on)
  427. l |= OMAP_TIMER_CTRL_SCPWM;
  428. if (toggle)
  429. l |= OMAP_TIMER_CTRL_PT;
  430. l |= trigger << 10;
  431. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  432. /* Save the context */
  433. timer->context.tclr = l;
  434. omap_dm_timer_disable(timer);
  435. return 0;
  436. }
  437. EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
  438. int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
  439. {
  440. u32 l;
  441. if (unlikely(!timer))
  442. return -EINVAL;
  443. omap_dm_timer_enable(timer);
  444. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  445. l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
  446. if (prescaler >= 0x00 && prescaler <= 0x07) {
  447. l |= OMAP_TIMER_CTRL_PRE;
  448. l |= prescaler << 2;
  449. }
  450. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  451. /* Save the context */
  452. timer->context.tclr = l;
  453. omap_dm_timer_disable(timer);
  454. return 0;
  455. }
  456. EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
  457. int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
  458. unsigned int value)
  459. {
  460. if (unlikely(!timer))
  461. return -EINVAL;
  462. omap_dm_timer_enable(timer);
  463. __omap_dm_timer_int_enable(timer, value);
  464. /* Save the context */
  465. timer->context.tier = value;
  466. timer->context.twer = value;
  467. omap_dm_timer_disable(timer);
  468. return 0;
  469. }
  470. EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
  471. unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
  472. {
  473. unsigned int l;
  474. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  475. pr_err("%s: timer not available or enabled.\n", __func__);
  476. return 0;
  477. }
  478. l = __raw_readl(timer->irq_stat);
  479. return l;
  480. }
  481. EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
  482. int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
  483. {
  484. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
  485. return -EINVAL;
  486. __omap_dm_timer_write_status(timer, value);
  487. /* Save the context */
  488. timer->context.tisr = value;
  489. return 0;
  490. }
  491. EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
  492. unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
  493. {
  494. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  495. pr_err("%s: timer not iavailable or enabled.\n", __func__);
  496. return 0;
  497. }
  498. return __omap_dm_timer_read_counter(timer, timer->posted);
  499. }
  500. EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
  501. int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
  502. {
  503. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  504. pr_err("%s: timer not available or enabled.\n", __func__);
  505. return -EINVAL;
  506. }
  507. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
  508. /* Save the context */
  509. timer->context.tcrr = value;
  510. return 0;
  511. }
  512. EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
  513. int omap_dm_timers_active(void)
  514. {
  515. struct omap_dm_timer *timer;
  516. list_for_each_entry(timer, &omap_timer_list, node) {
  517. if (!timer->reserved)
  518. continue;
  519. if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
  520. OMAP_TIMER_CTRL_ST) {
  521. return 1;
  522. }
  523. }
  524. return 0;
  525. }
  526. EXPORT_SYMBOL_GPL(omap_dm_timers_active);
  527. /**
  528. * omap_dm_timer_probe - probe function called for every registered device
  529. * @pdev: pointer to current timer platform device
  530. *
  531. * Called by driver framework at the end of device registration for all
  532. * timer devices.
  533. */
  534. static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
  535. {
  536. int ret;
  537. unsigned long flags;
  538. struct omap_dm_timer *timer;
  539. struct resource *mem, *irq, *ioarea;
  540. struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
  541. if (!pdata) {
  542. dev_err(&pdev->dev, "%s: no platform data.\n", __func__);
  543. return -ENODEV;
  544. }
  545. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  546. if (unlikely(!irq)) {
  547. dev_err(&pdev->dev, "%s: no IRQ resource.\n", __func__);
  548. return -ENODEV;
  549. }
  550. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  551. if (unlikely(!mem)) {
  552. dev_err(&pdev->dev, "%s: no memory resource.\n", __func__);
  553. return -ENODEV;
  554. }
  555. ioarea = request_mem_region(mem->start, resource_size(mem),
  556. pdev->name);
  557. if (!ioarea) {
  558. dev_err(&pdev->dev, "%s: region already claimed.\n", __func__);
  559. return -EBUSY;
  560. }
  561. timer = kzalloc(sizeof(struct omap_dm_timer), GFP_KERNEL);
  562. if (!timer) {
  563. dev_err(&pdev->dev, "%s: no memory for omap_dm_timer.\n",
  564. __func__);
  565. ret = -ENOMEM;
  566. goto err_free_ioregion;
  567. }
  568. timer->io_base = ioremap(mem->start, resource_size(mem));
  569. if (!timer->io_base) {
  570. dev_err(&pdev->dev, "%s: ioremap failed.\n", __func__);
  571. ret = -ENOMEM;
  572. goto err_free_mem;
  573. }
  574. timer->id = pdev->id;
  575. timer->irq = irq->start;
  576. timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
  577. timer->pdev = pdev;
  578. timer->get_context_loss_count = pdata->get_context_loss_count;
  579. timer->capability = pdata->timer_capability;
  580. /* Skip pm_runtime_enable for OMAP1 */
  581. if (!pdata->needs_manual_reset) {
  582. pm_runtime_enable(&pdev->dev);
  583. pm_runtime_irq_safe(&pdev->dev);
  584. }
  585. if (!timer->reserved) {
  586. pm_runtime_get_sync(&pdev->dev);
  587. __omap_dm_timer_init_regs(timer);
  588. pm_runtime_put(&pdev->dev);
  589. }
  590. /* add the timer element to the list */
  591. spin_lock_irqsave(&dm_timer_lock, flags);
  592. list_add_tail(&timer->node, &omap_timer_list);
  593. spin_unlock_irqrestore(&dm_timer_lock, flags);
  594. dev_dbg(&pdev->dev, "Device Probed.\n");
  595. return 0;
  596. err_free_mem:
  597. kfree(timer);
  598. err_free_ioregion:
  599. release_mem_region(mem->start, resource_size(mem));
  600. return ret;
  601. }
  602. /**
  603. * omap_dm_timer_remove - cleanup a registered timer device
  604. * @pdev: pointer to current timer platform device
  605. *
  606. * Called by driver framework whenever a timer device is unregistered.
  607. * In addition to freeing platform resources it also deletes the timer
  608. * entry from the local list.
  609. */
  610. static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
  611. {
  612. struct omap_dm_timer *timer;
  613. unsigned long flags;
  614. int ret = -EINVAL;
  615. spin_lock_irqsave(&dm_timer_lock, flags);
  616. list_for_each_entry(timer, &omap_timer_list, node)
  617. if (timer->pdev->id == pdev->id) {
  618. list_del(&timer->node);
  619. kfree(timer);
  620. ret = 0;
  621. break;
  622. }
  623. spin_unlock_irqrestore(&dm_timer_lock, flags);
  624. return ret;
  625. }
  626. static struct platform_driver omap_dm_timer_driver = {
  627. .probe = omap_dm_timer_probe,
  628. .remove = __devexit_p(omap_dm_timer_remove),
  629. .driver = {
  630. .name = "omap_timer",
  631. },
  632. };
  633. static int __init omap_dm_timer_driver_init(void)
  634. {
  635. return platform_driver_register(&omap_dm_timer_driver);
  636. }
  637. static void __exit omap_dm_timer_driver_exit(void)
  638. {
  639. platform_driver_unregister(&omap_dm_timer_driver);
  640. }
  641. early_platform_init("earlytimer", &omap_dm_timer_driver);
  642. module_init(omap_dm_timer_driver_init);
  643. module_exit(omap_dm_timer_driver_exit);
  644. MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
  645. MODULE_LICENSE("GPL");
  646. MODULE_ALIAS("platform:" DRIVER_NAME);
  647. MODULE_AUTHOR("Texas Instruments Inc");