emulate.c 112 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0ull
  32. #define OpImplicit 1ull /* No generic decode */
  33. #define OpReg 2ull /* Register */
  34. #define OpMem 3ull /* Memory */
  35. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5ull /* ES:DI/EDI/RDI */
  37. #define OpMem64 6ull /* Memory, 64-bit */
  38. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  39. #define OpDX 8ull /* DX register */
  40. #define OpCL 9ull /* CL register (for shifts) */
  41. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  42. #define OpOne 11ull /* Implied 1 */
  43. #define OpImm 12ull /* Sign extended immediate */
  44. #define OpMem16 13ull /* Memory operand (16-bit). */
  45. #define OpMem32 14ull /* Memory operand (32-bit). */
  46. #define OpImmU 15ull /* Immediate operand, zero extended */
  47. #define OpSI 16ull /* SI/ESI/RSI */
  48. #define OpImmFAddr 17ull /* Immediate far address */
  49. #define OpMemFAddr 18ull /* Far address in memory */
  50. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  51. #define OpES 20ull /* ES */
  52. #define OpCS 21ull /* CS */
  53. #define OpSS 22ull /* SS */
  54. #define OpDS 23ull /* DS */
  55. #define OpFS 24ull /* FS */
  56. #define OpGS 25ull /* GS */
  57. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  58. #define OpBits 5 /* Width of operand field */
  59. #define OpMask ((1ull << OpBits) - 1)
  60. /*
  61. * Opcode effective-address decode tables.
  62. * Note that we only emulate instructions that have at least one memory
  63. * operand (excluding implicit stack references). We assume that stack
  64. * references and instruction fetches will never occur in special memory
  65. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  66. * not be handled.
  67. */
  68. /* Operand sizes: 8-bit operands or specified/overridden size. */
  69. #define ByteOp (1<<0) /* 8-bit operands. */
  70. /* Destination operand type. */
  71. #define DstShift 1
  72. #define ImplicitOps (OpImplicit << DstShift)
  73. #define DstReg (OpReg << DstShift)
  74. #define DstMem (OpMem << DstShift)
  75. #define DstAcc (OpAcc << DstShift)
  76. #define DstDI (OpDI << DstShift)
  77. #define DstMem64 (OpMem64 << DstShift)
  78. #define DstImmUByte (OpImmUByte << DstShift)
  79. #define DstDX (OpDX << DstShift)
  80. #define DstMask (OpMask << DstShift)
  81. /* Source operand type. */
  82. #define SrcShift 6
  83. #define SrcNone (OpNone << SrcShift)
  84. #define SrcReg (OpReg << SrcShift)
  85. #define SrcMem (OpMem << SrcShift)
  86. #define SrcMem16 (OpMem16 << SrcShift)
  87. #define SrcMem32 (OpMem32 << SrcShift)
  88. #define SrcImm (OpImm << SrcShift)
  89. #define SrcImmByte (OpImmByte << SrcShift)
  90. #define SrcOne (OpOne << SrcShift)
  91. #define SrcImmUByte (OpImmUByte << SrcShift)
  92. #define SrcImmU (OpImmU << SrcShift)
  93. #define SrcSI (OpSI << SrcShift)
  94. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  95. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  96. #define SrcAcc (OpAcc << SrcShift)
  97. #define SrcImmU16 (OpImmU16 << SrcShift)
  98. #define SrcDX (OpDX << SrcShift)
  99. #define SrcMem8 (OpMem8 << SrcShift)
  100. #define SrcMask (OpMask << SrcShift)
  101. #define BitOp (1<<11)
  102. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  103. #define String (1<<13) /* String instruction (rep capable) */
  104. #define Stack (1<<14) /* Stack instruction (push/pop) */
  105. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  106. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  107. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  108. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  109. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  110. #define Sse (1<<18) /* SSE Vector instruction */
  111. /* Generic ModRM decode. */
  112. #define ModRM (1<<19)
  113. /* Destination is only written; never read. */
  114. #define Mov (1<<20)
  115. /* Misc flags */
  116. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  117. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  118. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  119. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  120. #define Undefined (1<<25) /* No Such Instruction */
  121. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  122. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  123. #define No64 (1<<28)
  124. #define PageTable (1 << 29) /* instruction used to write page table */
  125. /* Source 2 operand type */
  126. #define Src2Shift (30)
  127. #define Src2None (OpNone << Src2Shift)
  128. #define Src2CL (OpCL << Src2Shift)
  129. #define Src2ImmByte (OpImmByte << Src2Shift)
  130. #define Src2One (OpOne << Src2Shift)
  131. #define Src2Imm (OpImm << Src2Shift)
  132. #define Src2ES (OpES << Src2Shift)
  133. #define Src2CS (OpCS << Src2Shift)
  134. #define Src2SS (OpSS << Src2Shift)
  135. #define Src2DS (OpDS << Src2Shift)
  136. #define Src2FS (OpFS << Src2Shift)
  137. #define Src2GS (OpGS << Src2Shift)
  138. #define Src2Mask (OpMask << Src2Shift)
  139. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  140. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  141. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  142. #define X2(x...) x, x
  143. #define X3(x...) X2(x), x
  144. #define X4(x...) X2(x), X2(x)
  145. #define X5(x...) X4(x), x
  146. #define X6(x...) X4(x), X2(x)
  147. #define X7(x...) X4(x), X3(x)
  148. #define X8(x...) X4(x), X4(x)
  149. #define X16(x...) X8(x), X8(x)
  150. struct opcode {
  151. u64 flags : 56;
  152. u64 intercept : 8;
  153. union {
  154. int (*execute)(struct x86_emulate_ctxt *ctxt);
  155. struct opcode *group;
  156. struct group_dual *gdual;
  157. struct gprefix *gprefix;
  158. } u;
  159. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  160. };
  161. struct group_dual {
  162. struct opcode mod012[8];
  163. struct opcode mod3[8];
  164. };
  165. struct gprefix {
  166. struct opcode pfx_no;
  167. struct opcode pfx_66;
  168. struct opcode pfx_f2;
  169. struct opcode pfx_f3;
  170. };
  171. /* EFLAGS bit definitions. */
  172. #define EFLG_ID (1<<21)
  173. #define EFLG_VIP (1<<20)
  174. #define EFLG_VIF (1<<19)
  175. #define EFLG_AC (1<<18)
  176. #define EFLG_VM (1<<17)
  177. #define EFLG_RF (1<<16)
  178. #define EFLG_IOPL (3<<12)
  179. #define EFLG_NT (1<<14)
  180. #define EFLG_OF (1<<11)
  181. #define EFLG_DF (1<<10)
  182. #define EFLG_IF (1<<9)
  183. #define EFLG_TF (1<<8)
  184. #define EFLG_SF (1<<7)
  185. #define EFLG_ZF (1<<6)
  186. #define EFLG_AF (1<<4)
  187. #define EFLG_PF (1<<2)
  188. #define EFLG_CF (1<<0)
  189. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  190. #define EFLG_RESERVED_ONE_MASK 2
  191. /*
  192. * Instruction emulation:
  193. * Most instructions are emulated directly via a fragment of inline assembly
  194. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  195. * any modified flags.
  196. */
  197. #if defined(CONFIG_X86_64)
  198. #define _LO32 "k" /* force 32-bit operand */
  199. #define _STK "%%rsp" /* stack pointer */
  200. #elif defined(__i386__)
  201. #define _LO32 "" /* force 32-bit operand */
  202. #define _STK "%%esp" /* stack pointer */
  203. #endif
  204. /*
  205. * These EFLAGS bits are restored from saved value during emulation, and
  206. * any changes are written back to the saved value after emulation.
  207. */
  208. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  209. /* Before executing instruction: restore necessary bits in EFLAGS. */
  210. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  211. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  212. "movl %"_sav",%"_LO32 _tmp"; " \
  213. "push %"_tmp"; " \
  214. "push %"_tmp"; " \
  215. "movl %"_msk",%"_LO32 _tmp"; " \
  216. "andl %"_LO32 _tmp",("_STK"); " \
  217. "pushf; " \
  218. "notl %"_LO32 _tmp"; " \
  219. "andl %"_LO32 _tmp",("_STK"); " \
  220. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  221. "pop %"_tmp"; " \
  222. "orl %"_LO32 _tmp",("_STK"); " \
  223. "popf; " \
  224. "pop %"_sav"; "
  225. /* After executing instruction: write-back necessary bits in EFLAGS. */
  226. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  227. /* _sav |= EFLAGS & _msk; */ \
  228. "pushf; " \
  229. "pop %"_tmp"; " \
  230. "andl %"_msk",%"_LO32 _tmp"; " \
  231. "orl %"_LO32 _tmp",%"_sav"; "
  232. #ifdef CONFIG_X86_64
  233. #define ON64(x) x
  234. #else
  235. #define ON64(x)
  236. #endif
  237. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  238. do { \
  239. __asm__ __volatile__ ( \
  240. _PRE_EFLAGS("0", "4", "2") \
  241. _op _suffix " %"_x"3,%1; " \
  242. _POST_EFLAGS("0", "4", "2") \
  243. : "=m" ((ctxt)->eflags), \
  244. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  245. "=&r" (_tmp) \
  246. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  247. } while (0)
  248. /* Raw emulation: instruction has two explicit operands. */
  249. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  250. do { \
  251. unsigned long _tmp; \
  252. \
  253. switch ((ctxt)->dst.bytes) { \
  254. case 2: \
  255. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  256. break; \
  257. case 4: \
  258. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  259. break; \
  260. case 8: \
  261. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  262. break; \
  263. } \
  264. } while (0)
  265. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  266. do { \
  267. unsigned long _tmp; \
  268. switch ((ctxt)->dst.bytes) { \
  269. case 1: \
  270. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  271. break; \
  272. default: \
  273. __emulate_2op_nobyte(ctxt, _op, \
  274. _wx, _wy, _lx, _ly, _qx, _qy); \
  275. break; \
  276. } \
  277. } while (0)
  278. /* Source operand is byte-sized and may be restricted to just %cl. */
  279. #define emulate_2op_SrcB(ctxt, _op) \
  280. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  281. /* Source operand is byte, word, long or quad sized. */
  282. #define emulate_2op_SrcV(ctxt, _op) \
  283. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  284. /* Source operand is word, long or quad sized. */
  285. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  286. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  287. /* Instruction has three operands and one operand is stored in ECX register */
  288. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  289. do { \
  290. unsigned long _tmp; \
  291. _type _clv = (ctxt)->src2.val; \
  292. _type _srcv = (ctxt)->src.val; \
  293. _type _dstv = (ctxt)->dst.val; \
  294. \
  295. __asm__ __volatile__ ( \
  296. _PRE_EFLAGS("0", "5", "2") \
  297. _op _suffix " %4,%1 \n" \
  298. _POST_EFLAGS("0", "5", "2") \
  299. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  300. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  301. ); \
  302. \
  303. (ctxt)->src2.val = (unsigned long) _clv; \
  304. (ctxt)->src2.val = (unsigned long) _srcv; \
  305. (ctxt)->dst.val = (unsigned long) _dstv; \
  306. } while (0)
  307. #define emulate_2op_cl(ctxt, _op) \
  308. do { \
  309. switch ((ctxt)->dst.bytes) { \
  310. case 2: \
  311. __emulate_2op_cl(ctxt, _op, "w", u16); \
  312. break; \
  313. case 4: \
  314. __emulate_2op_cl(ctxt, _op, "l", u32); \
  315. break; \
  316. case 8: \
  317. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  318. break; \
  319. } \
  320. } while (0)
  321. #define __emulate_1op(ctxt, _op, _suffix) \
  322. do { \
  323. unsigned long _tmp; \
  324. \
  325. __asm__ __volatile__ ( \
  326. _PRE_EFLAGS("0", "3", "2") \
  327. _op _suffix " %1; " \
  328. _POST_EFLAGS("0", "3", "2") \
  329. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  330. "=&r" (_tmp) \
  331. : "i" (EFLAGS_MASK)); \
  332. } while (0)
  333. /* Instruction has only one explicit operand (no source operand). */
  334. #define emulate_1op(ctxt, _op) \
  335. do { \
  336. switch ((ctxt)->dst.bytes) { \
  337. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  338. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  339. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  340. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  341. } \
  342. } while (0)
  343. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  344. do { \
  345. unsigned long _tmp; \
  346. ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
  347. ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
  348. \
  349. __asm__ __volatile__ ( \
  350. _PRE_EFLAGS("0", "5", "1") \
  351. "1: \n\t" \
  352. _op _suffix " %6; " \
  353. "2: \n\t" \
  354. _POST_EFLAGS("0", "5", "1") \
  355. ".pushsection .fixup,\"ax\" \n\t" \
  356. "3: movb $1, %4 \n\t" \
  357. "jmp 2b \n\t" \
  358. ".popsection \n\t" \
  359. _ASM_EXTABLE(1b, 3b) \
  360. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  361. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  362. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
  363. "a" (*rax), "d" (*rdx)); \
  364. } while (0)
  365. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  366. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  367. do { \
  368. switch((ctxt)->src.bytes) { \
  369. case 1: \
  370. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  371. break; \
  372. case 2: \
  373. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  374. break; \
  375. case 4: \
  376. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  377. break; \
  378. case 8: ON64( \
  379. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  380. break; \
  381. } \
  382. } while (0)
  383. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  384. enum x86_intercept intercept,
  385. enum x86_intercept_stage stage)
  386. {
  387. struct x86_instruction_info info = {
  388. .intercept = intercept,
  389. .rep_prefix = ctxt->rep_prefix,
  390. .modrm_mod = ctxt->modrm_mod,
  391. .modrm_reg = ctxt->modrm_reg,
  392. .modrm_rm = ctxt->modrm_rm,
  393. .src_val = ctxt->src.val64,
  394. .src_bytes = ctxt->src.bytes,
  395. .dst_bytes = ctxt->dst.bytes,
  396. .ad_bytes = ctxt->ad_bytes,
  397. .next_rip = ctxt->eip,
  398. };
  399. return ctxt->ops->intercept(ctxt, &info, stage);
  400. }
  401. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  402. {
  403. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  404. }
  405. /* Access/update address held in a register, based on addressing mode. */
  406. static inline unsigned long
  407. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  408. {
  409. if (ctxt->ad_bytes == sizeof(unsigned long))
  410. return reg;
  411. else
  412. return reg & ad_mask(ctxt);
  413. }
  414. static inline unsigned long
  415. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  416. {
  417. return address_mask(ctxt, reg);
  418. }
  419. static inline void
  420. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  421. {
  422. if (ctxt->ad_bytes == sizeof(unsigned long))
  423. *reg += inc;
  424. else
  425. *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
  426. }
  427. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  428. {
  429. register_address_increment(ctxt, &ctxt->_eip, rel);
  430. }
  431. static u32 desc_limit_scaled(struct desc_struct *desc)
  432. {
  433. u32 limit = get_desc_limit(desc);
  434. return desc->g ? (limit << 12) | 0xfff : limit;
  435. }
  436. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  437. {
  438. ctxt->has_seg_override = true;
  439. ctxt->seg_override = seg;
  440. }
  441. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  442. {
  443. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  444. return 0;
  445. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  446. }
  447. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  448. {
  449. if (!ctxt->has_seg_override)
  450. return 0;
  451. return ctxt->seg_override;
  452. }
  453. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  454. u32 error, bool valid)
  455. {
  456. ctxt->exception.vector = vec;
  457. ctxt->exception.error_code = error;
  458. ctxt->exception.error_code_valid = valid;
  459. return X86EMUL_PROPAGATE_FAULT;
  460. }
  461. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  462. {
  463. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  464. }
  465. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  466. {
  467. return emulate_exception(ctxt, GP_VECTOR, err, true);
  468. }
  469. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  470. {
  471. return emulate_exception(ctxt, SS_VECTOR, err, true);
  472. }
  473. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  474. {
  475. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  476. }
  477. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  478. {
  479. return emulate_exception(ctxt, TS_VECTOR, err, true);
  480. }
  481. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  482. {
  483. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  484. }
  485. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  486. {
  487. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  488. }
  489. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  490. {
  491. u16 selector;
  492. struct desc_struct desc;
  493. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  494. return selector;
  495. }
  496. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  497. unsigned seg)
  498. {
  499. u16 dummy;
  500. u32 base3;
  501. struct desc_struct desc;
  502. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  503. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  504. }
  505. /*
  506. * x86 defines three classes of vector instructions: explicitly
  507. * aligned, explicitly unaligned, and the rest, which change behaviour
  508. * depending on whether they're AVX encoded or not.
  509. *
  510. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  511. * subject to the same check.
  512. */
  513. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  514. {
  515. if (likely(size < 16))
  516. return false;
  517. if (ctxt->d & Aligned)
  518. return true;
  519. else if (ctxt->d & Unaligned)
  520. return false;
  521. else if (ctxt->d & Avx)
  522. return false;
  523. else
  524. return true;
  525. }
  526. static int __linearize(struct x86_emulate_ctxt *ctxt,
  527. struct segmented_address addr,
  528. unsigned size, bool write, bool fetch,
  529. ulong *linear)
  530. {
  531. struct desc_struct desc;
  532. bool usable;
  533. ulong la;
  534. u32 lim;
  535. u16 sel;
  536. unsigned cpl, rpl;
  537. la = seg_base(ctxt, addr.seg) + addr.ea;
  538. switch (ctxt->mode) {
  539. case X86EMUL_MODE_REAL:
  540. break;
  541. case X86EMUL_MODE_PROT64:
  542. if (((signed long)la << 16) >> 16 != la)
  543. return emulate_gp(ctxt, 0);
  544. break;
  545. default:
  546. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  547. addr.seg);
  548. if (!usable)
  549. goto bad;
  550. /* code segment or read-only data segment */
  551. if (((desc.type & 8) || !(desc.type & 2)) && write)
  552. goto bad;
  553. /* unreadable code segment */
  554. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  555. goto bad;
  556. lim = desc_limit_scaled(&desc);
  557. if ((desc.type & 8) || !(desc.type & 4)) {
  558. /* expand-up segment */
  559. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  560. goto bad;
  561. } else {
  562. /* exapand-down segment */
  563. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  564. goto bad;
  565. lim = desc.d ? 0xffffffff : 0xffff;
  566. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  567. goto bad;
  568. }
  569. cpl = ctxt->ops->cpl(ctxt);
  570. rpl = sel & 3;
  571. cpl = max(cpl, rpl);
  572. if (!(desc.type & 8)) {
  573. /* data segment */
  574. if (cpl > desc.dpl)
  575. goto bad;
  576. } else if ((desc.type & 8) && !(desc.type & 4)) {
  577. /* nonconforming code segment */
  578. if (cpl != desc.dpl)
  579. goto bad;
  580. } else if ((desc.type & 8) && (desc.type & 4)) {
  581. /* conforming code segment */
  582. if (cpl < desc.dpl)
  583. goto bad;
  584. }
  585. break;
  586. }
  587. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  588. la &= (u32)-1;
  589. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  590. return emulate_gp(ctxt, 0);
  591. *linear = la;
  592. return X86EMUL_CONTINUE;
  593. bad:
  594. if (addr.seg == VCPU_SREG_SS)
  595. return emulate_ss(ctxt, addr.seg);
  596. else
  597. return emulate_gp(ctxt, addr.seg);
  598. }
  599. static int linearize(struct x86_emulate_ctxt *ctxt,
  600. struct segmented_address addr,
  601. unsigned size, bool write,
  602. ulong *linear)
  603. {
  604. return __linearize(ctxt, addr, size, write, false, linear);
  605. }
  606. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  607. struct segmented_address addr,
  608. void *data,
  609. unsigned size)
  610. {
  611. int rc;
  612. ulong linear;
  613. rc = linearize(ctxt, addr, size, false, &linear);
  614. if (rc != X86EMUL_CONTINUE)
  615. return rc;
  616. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  617. }
  618. /*
  619. * Fetch the next byte of the instruction being emulated which is pointed to
  620. * by ctxt->_eip, then increment ctxt->_eip.
  621. *
  622. * Also prefetch the remaining bytes of the instruction without crossing page
  623. * boundary if they are not in fetch_cache yet.
  624. */
  625. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  626. {
  627. struct fetch_cache *fc = &ctxt->fetch;
  628. int rc;
  629. int size, cur_size;
  630. if (ctxt->_eip == fc->end) {
  631. unsigned long linear;
  632. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  633. .ea = ctxt->_eip };
  634. cur_size = fc->end - fc->start;
  635. size = min(15UL - cur_size,
  636. PAGE_SIZE - offset_in_page(ctxt->_eip));
  637. rc = __linearize(ctxt, addr, size, false, true, &linear);
  638. if (unlikely(rc != X86EMUL_CONTINUE))
  639. return rc;
  640. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  641. size, &ctxt->exception);
  642. if (unlikely(rc != X86EMUL_CONTINUE))
  643. return rc;
  644. fc->end += size;
  645. }
  646. *dest = fc->data[ctxt->_eip - fc->start];
  647. ctxt->_eip++;
  648. return X86EMUL_CONTINUE;
  649. }
  650. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  651. void *dest, unsigned size)
  652. {
  653. int rc;
  654. /* x86 instructions are limited to 15 bytes. */
  655. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  656. return X86EMUL_UNHANDLEABLE;
  657. while (size--) {
  658. rc = do_insn_fetch_byte(ctxt, dest++);
  659. if (rc != X86EMUL_CONTINUE)
  660. return rc;
  661. }
  662. return X86EMUL_CONTINUE;
  663. }
  664. /* Fetch next part of the instruction being emulated. */
  665. #define insn_fetch(_type, _ctxt) \
  666. ({ unsigned long _x; \
  667. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  668. if (rc != X86EMUL_CONTINUE) \
  669. goto done; \
  670. (_type)_x; \
  671. })
  672. #define insn_fetch_arr(_arr, _size, _ctxt) \
  673. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  674. if (rc != X86EMUL_CONTINUE) \
  675. goto done; \
  676. })
  677. /*
  678. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  679. * pointer into the block that addresses the relevant register.
  680. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  681. */
  682. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  683. int highbyte_regs)
  684. {
  685. void *p;
  686. p = &regs[modrm_reg];
  687. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  688. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  689. return p;
  690. }
  691. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  692. struct segmented_address addr,
  693. u16 *size, unsigned long *address, int op_bytes)
  694. {
  695. int rc;
  696. if (op_bytes == 2)
  697. op_bytes = 3;
  698. *address = 0;
  699. rc = segmented_read_std(ctxt, addr, size, 2);
  700. if (rc != X86EMUL_CONTINUE)
  701. return rc;
  702. addr.ea += 2;
  703. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  704. return rc;
  705. }
  706. static int test_cc(unsigned int condition, unsigned int flags)
  707. {
  708. int rc = 0;
  709. switch ((condition & 15) >> 1) {
  710. case 0: /* o */
  711. rc |= (flags & EFLG_OF);
  712. break;
  713. case 1: /* b/c/nae */
  714. rc |= (flags & EFLG_CF);
  715. break;
  716. case 2: /* z/e */
  717. rc |= (flags & EFLG_ZF);
  718. break;
  719. case 3: /* be/na */
  720. rc |= (flags & (EFLG_CF|EFLG_ZF));
  721. break;
  722. case 4: /* s */
  723. rc |= (flags & EFLG_SF);
  724. break;
  725. case 5: /* p/pe */
  726. rc |= (flags & EFLG_PF);
  727. break;
  728. case 7: /* le/ng */
  729. rc |= (flags & EFLG_ZF);
  730. /* fall through */
  731. case 6: /* l/nge */
  732. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  733. break;
  734. }
  735. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  736. return (!!rc ^ (condition & 1));
  737. }
  738. static void fetch_register_operand(struct operand *op)
  739. {
  740. switch (op->bytes) {
  741. case 1:
  742. op->val = *(u8 *)op->addr.reg;
  743. break;
  744. case 2:
  745. op->val = *(u16 *)op->addr.reg;
  746. break;
  747. case 4:
  748. op->val = *(u32 *)op->addr.reg;
  749. break;
  750. case 8:
  751. op->val = *(u64 *)op->addr.reg;
  752. break;
  753. }
  754. }
  755. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  756. {
  757. ctxt->ops->get_fpu(ctxt);
  758. switch (reg) {
  759. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  760. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  761. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  762. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  763. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  764. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  765. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  766. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  767. #ifdef CONFIG_X86_64
  768. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  769. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  770. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  771. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  772. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  773. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  774. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  775. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  776. #endif
  777. default: BUG();
  778. }
  779. ctxt->ops->put_fpu(ctxt);
  780. }
  781. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  782. int reg)
  783. {
  784. ctxt->ops->get_fpu(ctxt);
  785. switch (reg) {
  786. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  787. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  788. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  789. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  790. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  791. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  792. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  793. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  794. #ifdef CONFIG_X86_64
  795. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  796. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  797. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  798. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  799. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  800. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  801. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  802. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  803. #endif
  804. default: BUG();
  805. }
  806. ctxt->ops->put_fpu(ctxt);
  807. }
  808. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  809. struct operand *op)
  810. {
  811. unsigned reg = ctxt->modrm_reg;
  812. int highbyte_regs = ctxt->rex_prefix == 0;
  813. if (!(ctxt->d & ModRM))
  814. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  815. if (ctxt->d & Sse) {
  816. op->type = OP_XMM;
  817. op->bytes = 16;
  818. op->addr.xmm = reg;
  819. read_sse_reg(ctxt, &op->vec_val, reg);
  820. return;
  821. }
  822. op->type = OP_REG;
  823. if (ctxt->d & ByteOp) {
  824. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  825. op->bytes = 1;
  826. } else {
  827. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  828. op->bytes = ctxt->op_bytes;
  829. }
  830. fetch_register_operand(op);
  831. op->orig_val = op->val;
  832. }
  833. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  834. struct operand *op)
  835. {
  836. u8 sib;
  837. int index_reg = 0, base_reg = 0, scale;
  838. int rc = X86EMUL_CONTINUE;
  839. ulong modrm_ea = 0;
  840. if (ctxt->rex_prefix) {
  841. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  842. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  843. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  844. }
  845. ctxt->modrm = insn_fetch(u8, ctxt);
  846. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  847. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  848. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  849. ctxt->modrm_seg = VCPU_SREG_DS;
  850. if (ctxt->modrm_mod == 3) {
  851. op->type = OP_REG;
  852. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  853. op->addr.reg = decode_register(ctxt->modrm_rm,
  854. ctxt->regs, ctxt->d & ByteOp);
  855. if (ctxt->d & Sse) {
  856. op->type = OP_XMM;
  857. op->bytes = 16;
  858. op->addr.xmm = ctxt->modrm_rm;
  859. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  860. return rc;
  861. }
  862. fetch_register_operand(op);
  863. return rc;
  864. }
  865. op->type = OP_MEM;
  866. if (ctxt->ad_bytes == 2) {
  867. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  868. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  869. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  870. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  871. /* 16-bit ModR/M decode. */
  872. switch (ctxt->modrm_mod) {
  873. case 0:
  874. if (ctxt->modrm_rm == 6)
  875. modrm_ea += insn_fetch(u16, ctxt);
  876. break;
  877. case 1:
  878. modrm_ea += insn_fetch(s8, ctxt);
  879. break;
  880. case 2:
  881. modrm_ea += insn_fetch(u16, ctxt);
  882. break;
  883. }
  884. switch (ctxt->modrm_rm) {
  885. case 0:
  886. modrm_ea += bx + si;
  887. break;
  888. case 1:
  889. modrm_ea += bx + di;
  890. break;
  891. case 2:
  892. modrm_ea += bp + si;
  893. break;
  894. case 3:
  895. modrm_ea += bp + di;
  896. break;
  897. case 4:
  898. modrm_ea += si;
  899. break;
  900. case 5:
  901. modrm_ea += di;
  902. break;
  903. case 6:
  904. if (ctxt->modrm_mod != 0)
  905. modrm_ea += bp;
  906. break;
  907. case 7:
  908. modrm_ea += bx;
  909. break;
  910. }
  911. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  912. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  913. ctxt->modrm_seg = VCPU_SREG_SS;
  914. modrm_ea = (u16)modrm_ea;
  915. } else {
  916. /* 32/64-bit ModR/M decode. */
  917. if ((ctxt->modrm_rm & 7) == 4) {
  918. sib = insn_fetch(u8, ctxt);
  919. index_reg |= (sib >> 3) & 7;
  920. base_reg |= sib & 7;
  921. scale = sib >> 6;
  922. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  923. modrm_ea += insn_fetch(s32, ctxt);
  924. else
  925. modrm_ea += ctxt->regs[base_reg];
  926. if (index_reg != 4)
  927. modrm_ea += ctxt->regs[index_reg] << scale;
  928. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  929. if (ctxt->mode == X86EMUL_MODE_PROT64)
  930. ctxt->rip_relative = 1;
  931. } else
  932. modrm_ea += ctxt->regs[ctxt->modrm_rm];
  933. switch (ctxt->modrm_mod) {
  934. case 0:
  935. if (ctxt->modrm_rm == 5)
  936. modrm_ea += insn_fetch(s32, ctxt);
  937. break;
  938. case 1:
  939. modrm_ea += insn_fetch(s8, ctxt);
  940. break;
  941. case 2:
  942. modrm_ea += insn_fetch(s32, ctxt);
  943. break;
  944. }
  945. }
  946. op->addr.mem.ea = modrm_ea;
  947. done:
  948. return rc;
  949. }
  950. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  951. struct operand *op)
  952. {
  953. int rc = X86EMUL_CONTINUE;
  954. op->type = OP_MEM;
  955. switch (ctxt->ad_bytes) {
  956. case 2:
  957. op->addr.mem.ea = insn_fetch(u16, ctxt);
  958. break;
  959. case 4:
  960. op->addr.mem.ea = insn_fetch(u32, ctxt);
  961. break;
  962. case 8:
  963. op->addr.mem.ea = insn_fetch(u64, ctxt);
  964. break;
  965. }
  966. done:
  967. return rc;
  968. }
  969. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  970. {
  971. long sv = 0, mask;
  972. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  973. mask = ~(ctxt->dst.bytes * 8 - 1);
  974. if (ctxt->src.bytes == 2)
  975. sv = (s16)ctxt->src.val & (s16)mask;
  976. else if (ctxt->src.bytes == 4)
  977. sv = (s32)ctxt->src.val & (s32)mask;
  978. ctxt->dst.addr.mem.ea += (sv >> 3);
  979. }
  980. /* only subword offset */
  981. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  982. }
  983. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  984. unsigned long addr, void *dest, unsigned size)
  985. {
  986. int rc;
  987. struct read_cache *mc = &ctxt->mem_read;
  988. while (size) {
  989. int n = min(size, 8u);
  990. size -= n;
  991. if (mc->pos < mc->end)
  992. goto read_cached;
  993. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  994. &ctxt->exception);
  995. if (rc != X86EMUL_CONTINUE)
  996. return rc;
  997. mc->end += n;
  998. read_cached:
  999. memcpy(dest, mc->data + mc->pos, n);
  1000. mc->pos += n;
  1001. dest += n;
  1002. addr += n;
  1003. }
  1004. return X86EMUL_CONTINUE;
  1005. }
  1006. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1007. struct segmented_address addr,
  1008. void *data,
  1009. unsigned size)
  1010. {
  1011. int rc;
  1012. ulong linear;
  1013. rc = linearize(ctxt, addr, size, false, &linear);
  1014. if (rc != X86EMUL_CONTINUE)
  1015. return rc;
  1016. return read_emulated(ctxt, linear, data, size);
  1017. }
  1018. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1019. struct segmented_address addr,
  1020. const void *data,
  1021. unsigned size)
  1022. {
  1023. int rc;
  1024. ulong linear;
  1025. rc = linearize(ctxt, addr, size, true, &linear);
  1026. if (rc != X86EMUL_CONTINUE)
  1027. return rc;
  1028. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1029. &ctxt->exception);
  1030. }
  1031. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1032. struct segmented_address addr,
  1033. const void *orig_data, const void *data,
  1034. unsigned size)
  1035. {
  1036. int rc;
  1037. ulong linear;
  1038. rc = linearize(ctxt, addr, size, true, &linear);
  1039. if (rc != X86EMUL_CONTINUE)
  1040. return rc;
  1041. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1042. size, &ctxt->exception);
  1043. }
  1044. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1045. unsigned int size, unsigned short port,
  1046. void *dest)
  1047. {
  1048. struct read_cache *rc = &ctxt->io_read;
  1049. if (rc->pos == rc->end) { /* refill pio read ahead */
  1050. unsigned int in_page, n;
  1051. unsigned int count = ctxt->rep_prefix ?
  1052. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  1053. in_page = (ctxt->eflags & EFLG_DF) ?
  1054. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  1055. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  1056. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1057. count);
  1058. if (n == 0)
  1059. n = 1;
  1060. rc->pos = rc->end = 0;
  1061. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1062. return 0;
  1063. rc->end = n * size;
  1064. }
  1065. memcpy(dest, rc->data + rc->pos, size);
  1066. rc->pos += size;
  1067. return 1;
  1068. }
  1069. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1070. u16 index, struct desc_struct *desc)
  1071. {
  1072. struct desc_ptr dt;
  1073. ulong addr;
  1074. ctxt->ops->get_idt(ctxt, &dt);
  1075. if (dt.size < index * 8 + 7)
  1076. return emulate_gp(ctxt, index << 3 | 0x2);
  1077. addr = dt.address + index * 8;
  1078. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1079. &ctxt->exception);
  1080. }
  1081. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1082. u16 selector, struct desc_ptr *dt)
  1083. {
  1084. struct x86_emulate_ops *ops = ctxt->ops;
  1085. if (selector & 1 << 2) {
  1086. struct desc_struct desc;
  1087. u16 sel;
  1088. memset (dt, 0, sizeof *dt);
  1089. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1090. return;
  1091. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1092. dt->address = get_desc_base(&desc);
  1093. } else
  1094. ops->get_gdt(ctxt, dt);
  1095. }
  1096. /* allowed just for 8 bytes segments */
  1097. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1098. u16 selector, struct desc_struct *desc)
  1099. {
  1100. struct desc_ptr dt;
  1101. u16 index = selector >> 3;
  1102. ulong addr;
  1103. get_descriptor_table_ptr(ctxt, selector, &dt);
  1104. if (dt.size < index * 8 + 7)
  1105. return emulate_gp(ctxt, selector & 0xfffc);
  1106. addr = dt.address + index * 8;
  1107. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1108. &ctxt->exception);
  1109. }
  1110. /* allowed just for 8 bytes segments */
  1111. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1112. u16 selector, struct desc_struct *desc)
  1113. {
  1114. struct desc_ptr dt;
  1115. u16 index = selector >> 3;
  1116. ulong addr;
  1117. get_descriptor_table_ptr(ctxt, selector, &dt);
  1118. if (dt.size < index * 8 + 7)
  1119. return emulate_gp(ctxt, selector & 0xfffc);
  1120. addr = dt.address + index * 8;
  1121. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1122. &ctxt->exception);
  1123. }
  1124. /* Does not support long mode */
  1125. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1126. u16 selector, int seg)
  1127. {
  1128. struct desc_struct seg_desc;
  1129. u8 dpl, rpl, cpl;
  1130. unsigned err_vec = GP_VECTOR;
  1131. u32 err_code = 0;
  1132. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1133. int ret;
  1134. memset(&seg_desc, 0, sizeof seg_desc);
  1135. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1136. || ctxt->mode == X86EMUL_MODE_REAL) {
  1137. /* set real mode segment descriptor */
  1138. set_desc_base(&seg_desc, selector << 4);
  1139. set_desc_limit(&seg_desc, 0xffff);
  1140. seg_desc.type = 3;
  1141. seg_desc.p = 1;
  1142. seg_desc.s = 1;
  1143. if (ctxt->mode == X86EMUL_MODE_VM86)
  1144. seg_desc.dpl = 3;
  1145. goto load;
  1146. }
  1147. /* NULL selector is not valid for TR, CS and SS */
  1148. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1149. && null_selector)
  1150. goto exception;
  1151. /* TR should be in GDT only */
  1152. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1153. goto exception;
  1154. if (null_selector) /* for NULL selector skip all following checks */
  1155. goto load;
  1156. ret = read_segment_descriptor(ctxt, selector, &seg_desc);
  1157. if (ret != X86EMUL_CONTINUE)
  1158. return ret;
  1159. err_code = selector & 0xfffc;
  1160. err_vec = GP_VECTOR;
  1161. /* can't load system descriptor into segment selecor */
  1162. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1163. goto exception;
  1164. if (!seg_desc.p) {
  1165. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1166. goto exception;
  1167. }
  1168. rpl = selector & 3;
  1169. dpl = seg_desc.dpl;
  1170. cpl = ctxt->ops->cpl(ctxt);
  1171. switch (seg) {
  1172. case VCPU_SREG_SS:
  1173. /*
  1174. * segment is not a writable data segment or segment
  1175. * selector's RPL != CPL or segment selector's RPL != CPL
  1176. */
  1177. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1178. goto exception;
  1179. break;
  1180. case VCPU_SREG_CS:
  1181. if (!(seg_desc.type & 8))
  1182. goto exception;
  1183. if (seg_desc.type & 4) {
  1184. /* conforming */
  1185. if (dpl > cpl)
  1186. goto exception;
  1187. } else {
  1188. /* nonconforming */
  1189. if (rpl > cpl || dpl != cpl)
  1190. goto exception;
  1191. }
  1192. /* CS(RPL) <- CPL */
  1193. selector = (selector & 0xfffc) | cpl;
  1194. break;
  1195. case VCPU_SREG_TR:
  1196. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1197. goto exception;
  1198. break;
  1199. case VCPU_SREG_LDTR:
  1200. if (seg_desc.s || seg_desc.type != 2)
  1201. goto exception;
  1202. break;
  1203. default: /* DS, ES, FS, or GS */
  1204. /*
  1205. * segment is not a data or readable code segment or
  1206. * ((segment is a data or nonconforming code segment)
  1207. * and (both RPL and CPL > DPL))
  1208. */
  1209. if ((seg_desc.type & 0xa) == 0x8 ||
  1210. (((seg_desc.type & 0xc) != 0xc) &&
  1211. (rpl > dpl && cpl > dpl)))
  1212. goto exception;
  1213. break;
  1214. }
  1215. if (seg_desc.s) {
  1216. /* mark segment as accessed */
  1217. seg_desc.type |= 1;
  1218. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1219. if (ret != X86EMUL_CONTINUE)
  1220. return ret;
  1221. }
  1222. load:
  1223. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1224. return X86EMUL_CONTINUE;
  1225. exception:
  1226. emulate_exception(ctxt, err_vec, err_code, true);
  1227. return X86EMUL_PROPAGATE_FAULT;
  1228. }
  1229. static void write_register_operand(struct operand *op)
  1230. {
  1231. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1232. switch (op->bytes) {
  1233. case 1:
  1234. *(u8 *)op->addr.reg = (u8)op->val;
  1235. break;
  1236. case 2:
  1237. *(u16 *)op->addr.reg = (u16)op->val;
  1238. break;
  1239. case 4:
  1240. *op->addr.reg = (u32)op->val;
  1241. break; /* 64b: zero-extend */
  1242. case 8:
  1243. *op->addr.reg = op->val;
  1244. break;
  1245. }
  1246. }
  1247. static int writeback(struct x86_emulate_ctxt *ctxt)
  1248. {
  1249. int rc;
  1250. switch (ctxt->dst.type) {
  1251. case OP_REG:
  1252. write_register_operand(&ctxt->dst);
  1253. break;
  1254. case OP_MEM:
  1255. if (ctxt->lock_prefix)
  1256. rc = segmented_cmpxchg(ctxt,
  1257. ctxt->dst.addr.mem,
  1258. &ctxt->dst.orig_val,
  1259. &ctxt->dst.val,
  1260. ctxt->dst.bytes);
  1261. else
  1262. rc = segmented_write(ctxt,
  1263. ctxt->dst.addr.mem,
  1264. &ctxt->dst.val,
  1265. ctxt->dst.bytes);
  1266. if (rc != X86EMUL_CONTINUE)
  1267. return rc;
  1268. break;
  1269. case OP_XMM:
  1270. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1271. break;
  1272. case OP_NONE:
  1273. /* no writeback */
  1274. break;
  1275. default:
  1276. break;
  1277. }
  1278. return X86EMUL_CONTINUE;
  1279. }
  1280. static int em_push(struct x86_emulate_ctxt *ctxt)
  1281. {
  1282. struct segmented_address addr;
  1283. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
  1284. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1285. addr.seg = VCPU_SREG_SS;
  1286. /* Disable writeback. */
  1287. ctxt->dst.type = OP_NONE;
  1288. return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
  1289. }
  1290. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1291. void *dest, int len)
  1292. {
  1293. int rc;
  1294. struct segmented_address addr;
  1295. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1296. addr.seg = VCPU_SREG_SS;
  1297. rc = segmented_read(ctxt, addr, dest, len);
  1298. if (rc != X86EMUL_CONTINUE)
  1299. return rc;
  1300. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
  1301. return rc;
  1302. }
  1303. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1304. {
  1305. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1306. }
  1307. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1308. void *dest, int len)
  1309. {
  1310. int rc;
  1311. unsigned long val, change_mask;
  1312. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1313. int cpl = ctxt->ops->cpl(ctxt);
  1314. rc = emulate_pop(ctxt, &val, len);
  1315. if (rc != X86EMUL_CONTINUE)
  1316. return rc;
  1317. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1318. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1319. switch(ctxt->mode) {
  1320. case X86EMUL_MODE_PROT64:
  1321. case X86EMUL_MODE_PROT32:
  1322. case X86EMUL_MODE_PROT16:
  1323. if (cpl == 0)
  1324. change_mask |= EFLG_IOPL;
  1325. if (cpl <= iopl)
  1326. change_mask |= EFLG_IF;
  1327. break;
  1328. case X86EMUL_MODE_VM86:
  1329. if (iopl < 3)
  1330. return emulate_gp(ctxt, 0);
  1331. change_mask |= EFLG_IF;
  1332. break;
  1333. default: /* real mode */
  1334. change_mask |= (EFLG_IOPL | EFLG_IF);
  1335. break;
  1336. }
  1337. *(unsigned long *)dest =
  1338. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1339. return rc;
  1340. }
  1341. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1342. {
  1343. ctxt->dst.type = OP_REG;
  1344. ctxt->dst.addr.reg = &ctxt->eflags;
  1345. ctxt->dst.bytes = ctxt->op_bytes;
  1346. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1347. }
  1348. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1349. {
  1350. int seg = ctxt->src2.val;
  1351. ctxt->src.val = get_segment_selector(ctxt, seg);
  1352. return em_push(ctxt);
  1353. }
  1354. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1355. {
  1356. int seg = ctxt->src2.val;
  1357. unsigned long selector;
  1358. int rc;
  1359. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1360. if (rc != X86EMUL_CONTINUE)
  1361. return rc;
  1362. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1363. return rc;
  1364. }
  1365. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1366. {
  1367. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1368. int rc = X86EMUL_CONTINUE;
  1369. int reg = VCPU_REGS_RAX;
  1370. while (reg <= VCPU_REGS_RDI) {
  1371. (reg == VCPU_REGS_RSP) ?
  1372. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1373. rc = em_push(ctxt);
  1374. if (rc != X86EMUL_CONTINUE)
  1375. return rc;
  1376. ++reg;
  1377. }
  1378. return rc;
  1379. }
  1380. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1381. {
  1382. ctxt->src.val = (unsigned long)ctxt->eflags;
  1383. return em_push(ctxt);
  1384. }
  1385. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1386. {
  1387. int rc = X86EMUL_CONTINUE;
  1388. int reg = VCPU_REGS_RDI;
  1389. while (reg >= VCPU_REGS_RAX) {
  1390. if (reg == VCPU_REGS_RSP) {
  1391. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
  1392. ctxt->op_bytes);
  1393. --reg;
  1394. }
  1395. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1396. if (rc != X86EMUL_CONTINUE)
  1397. break;
  1398. --reg;
  1399. }
  1400. return rc;
  1401. }
  1402. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1403. {
  1404. struct x86_emulate_ops *ops = ctxt->ops;
  1405. int rc;
  1406. struct desc_ptr dt;
  1407. gva_t cs_addr;
  1408. gva_t eip_addr;
  1409. u16 cs, eip;
  1410. /* TODO: Add limit checks */
  1411. ctxt->src.val = ctxt->eflags;
  1412. rc = em_push(ctxt);
  1413. if (rc != X86EMUL_CONTINUE)
  1414. return rc;
  1415. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1416. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1417. rc = em_push(ctxt);
  1418. if (rc != X86EMUL_CONTINUE)
  1419. return rc;
  1420. ctxt->src.val = ctxt->_eip;
  1421. rc = em_push(ctxt);
  1422. if (rc != X86EMUL_CONTINUE)
  1423. return rc;
  1424. ops->get_idt(ctxt, &dt);
  1425. eip_addr = dt.address + (irq << 2);
  1426. cs_addr = dt.address + (irq << 2) + 2;
  1427. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1428. if (rc != X86EMUL_CONTINUE)
  1429. return rc;
  1430. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1431. if (rc != X86EMUL_CONTINUE)
  1432. return rc;
  1433. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1434. if (rc != X86EMUL_CONTINUE)
  1435. return rc;
  1436. ctxt->_eip = eip;
  1437. return rc;
  1438. }
  1439. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1440. {
  1441. switch(ctxt->mode) {
  1442. case X86EMUL_MODE_REAL:
  1443. return emulate_int_real(ctxt, irq);
  1444. case X86EMUL_MODE_VM86:
  1445. case X86EMUL_MODE_PROT16:
  1446. case X86EMUL_MODE_PROT32:
  1447. case X86EMUL_MODE_PROT64:
  1448. default:
  1449. /* Protected mode interrupts unimplemented yet */
  1450. return X86EMUL_UNHANDLEABLE;
  1451. }
  1452. }
  1453. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1454. {
  1455. int rc = X86EMUL_CONTINUE;
  1456. unsigned long temp_eip = 0;
  1457. unsigned long temp_eflags = 0;
  1458. unsigned long cs = 0;
  1459. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1460. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1461. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1462. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1463. /* TODO: Add stack limit check */
  1464. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1465. if (rc != X86EMUL_CONTINUE)
  1466. return rc;
  1467. if (temp_eip & ~0xffff)
  1468. return emulate_gp(ctxt, 0);
  1469. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1470. if (rc != X86EMUL_CONTINUE)
  1471. return rc;
  1472. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1473. if (rc != X86EMUL_CONTINUE)
  1474. return rc;
  1475. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1476. if (rc != X86EMUL_CONTINUE)
  1477. return rc;
  1478. ctxt->_eip = temp_eip;
  1479. if (ctxt->op_bytes == 4)
  1480. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1481. else if (ctxt->op_bytes == 2) {
  1482. ctxt->eflags &= ~0xffff;
  1483. ctxt->eflags |= temp_eflags;
  1484. }
  1485. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1486. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1487. return rc;
  1488. }
  1489. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1490. {
  1491. switch(ctxt->mode) {
  1492. case X86EMUL_MODE_REAL:
  1493. return emulate_iret_real(ctxt);
  1494. case X86EMUL_MODE_VM86:
  1495. case X86EMUL_MODE_PROT16:
  1496. case X86EMUL_MODE_PROT32:
  1497. case X86EMUL_MODE_PROT64:
  1498. default:
  1499. /* iret from protected mode unimplemented yet */
  1500. return X86EMUL_UNHANDLEABLE;
  1501. }
  1502. }
  1503. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1504. {
  1505. int rc;
  1506. unsigned short sel;
  1507. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1508. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1509. if (rc != X86EMUL_CONTINUE)
  1510. return rc;
  1511. ctxt->_eip = 0;
  1512. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1513. return X86EMUL_CONTINUE;
  1514. }
  1515. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1516. {
  1517. switch (ctxt->modrm_reg) {
  1518. case 0: /* rol */
  1519. emulate_2op_SrcB(ctxt, "rol");
  1520. break;
  1521. case 1: /* ror */
  1522. emulate_2op_SrcB(ctxt, "ror");
  1523. break;
  1524. case 2: /* rcl */
  1525. emulate_2op_SrcB(ctxt, "rcl");
  1526. break;
  1527. case 3: /* rcr */
  1528. emulate_2op_SrcB(ctxt, "rcr");
  1529. break;
  1530. case 4: /* sal/shl */
  1531. case 6: /* sal/shl */
  1532. emulate_2op_SrcB(ctxt, "sal");
  1533. break;
  1534. case 5: /* shr */
  1535. emulate_2op_SrcB(ctxt, "shr");
  1536. break;
  1537. case 7: /* sar */
  1538. emulate_2op_SrcB(ctxt, "sar");
  1539. break;
  1540. }
  1541. return X86EMUL_CONTINUE;
  1542. }
  1543. static int em_not(struct x86_emulate_ctxt *ctxt)
  1544. {
  1545. ctxt->dst.val = ~ctxt->dst.val;
  1546. return X86EMUL_CONTINUE;
  1547. }
  1548. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1549. {
  1550. emulate_1op(ctxt, "neg");
  1551. return X86EMUL_CONTINUE;
  1552. }
  1553. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1554. {
  1555. u8 ex = 0;
  1556. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1557. return X86EMUL_CONTINUE;
  1558. }
  1559. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1560. {
  1561. u8 ex = 0;
  1562. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1563. return X86EMUL_CONTINUE;
  1564. }
  1565. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1566. {
  1567. u8 de = 0;
  1568. emulate_1op_rax_rdx(ctxt, "div", de);
  1569. if (de)
  1570. return emulate_de(ctxt);
  1571. return X86EMUL_CONTINUE;
  1572. }
  1573. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1574. {
  1575. u8 de = 0;
  1576. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1577. if (de)
  1578. return emulate_de(ctxt);
  1579. return X86EMUL_CONTINUE;
  1580. }
  1581. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1582. {
  1583. int rc = X86EMUL_CONTINUE;
  1584. switch (ctxt->modrm_reg) {
  1585. case 0: /* inc */
  1586. emulate_1op(ctxt, "inc");
  1587. break;
  1588. case 1: /* dec */
  1589. emulate_1op(ctxt, "dec");
  1590. break;
  1591. case 2: /* call near abs */ {
  1592. long int old_eip;
  1593. old_eip = ctxt->_eip;
  1594. ctxt->_eip = ctxt->src.val;
  1595. ctxt->src.val = old_eip;
  1596. rc = em_push(ctxt);
  1597. break;
  1598. }
  1599. case 4: /* jmp abs */
  1600. ctxt->_eip = ctxt->src.val;
  1601. break;
  1602. case 5: /* jmp far */
  1603. rc = em_jmp_far(ctxt);
  1604. break;
  1605. case 6: /* push */
  1606. rc = em_push(ctxt);
  1607. break;
  1608. }
  1609. return rc;
  1610. }
  1611. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1612. {
  1613. u64 old = ctxt->dst.orig_val64;
  1614. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1615. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1616. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1617. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1618. ctxt->eflags &= ~EFLG_ZF;
  1619. } else {
  1620. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1621. (u32) ctxt->regs[VCPU_REGS_RBX];
  1622. ctxt->eflags |= EFLG_ZF;
  1623. }
  1624. return X86EMUL_CONTINUE;
  1625. }
  1626. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1627. {
  1628. ctxt->dst.type = OP_REG;
  1629. ctxt->dst.addr.reg = &ctxt->_eip;
  1630. ctxt->dst.bytes = ctxt->op_bytes;
  1631. return em_pop(ctxt);
  1632. }
  1633. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1634. {
  1635. int rc;
  1636. unsigned long cs;
  1637. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1638. if (rc != X86EMUL_CONTINUE)
  1639. return rc;
  1640. if (ctxt->op_bytes == 4)
  1641. ctxt->_eip = (u32)ctxt->_eip;
  1642. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1643. if (rc != X86EMUL_CONTINUE)
  1644. return rc;
  1645. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1646. return rc;
  1647. }
  1648. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1649. {
  1650. /* Save real source value, then compare EAX against destination. */
  1651. ctxt->src.orig_val = ctxt->src.val;
  1652. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  1653. emulate_2op_SrcV(ctxt, "cmp");
  1654. if (ctxt->eflags & EFLG_ZF) {
  1655. /* Success: write back to memory. */
  1656. ctxt->dst.val = ctxt->src.orig_val;
  1657. } else {
  1658. /* Failure: write the value we saw to EAX. */
  1659. ctxt->dst.type = OP_REG;
  1660. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  1661. }
  1662. return X86EMUL_CONTINUE;
  1663. }
  1664. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1665. {
  1666. int seg = ctxt->src2.val;
  1667. unsigned short sel;
  1668. int rc;
  1669. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1670. rc = load_segment_descriptor(ctxt, sel, seg);
  1671. if (rc != X86EMUL_CONTINUE)
  1672. return rc;
  1673. ctxt->dst.val = ctxt->src.val;
  1674. return rc;
  1675. }
  1676. static void
  1677. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1678. struct desc_struct *cs, struct desc_struct *ss)
  1679. {
  1680. u16 selector;
  1681. memset(cs, 0, sizeof(struct desc_struct));
  1682. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1683. memset(ss, 0, sizeof(struct desc_struct));
  1684. cs->l = 0; /* will be adjusted later */
  1685. set_desc_base(cs, 0); /* flat segment */
  1686. cs->g = 1; /* 4kb granularity */
  1687. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1688. cs->type = 0x0b; /* Read, Execute, Accessed */
  1689. cs->s = 1;
  1690. cs->dpl = 0; /* will be adjusted later */
  1691. cs->p = 1;
  1692. cs->d = 1;
  1693. set_desc_base(ss, 0); /* flat segment */
  1694. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1695. ss->g = 1; /* 4kb granularity */
  1696. ss->s = 1;
  1697. ss->type = 0x03; /* Read/Write, Accessed */
  1698. ss->d = 1; /* 32bit stack segment */
  1699. ss->dpl = 0;
  1700. ss->p = 1;
  1701. }
  1702. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1703. {
  1704. u32 eax, ebx, ecx, edx;
  1705. eax = ecx = 0;
  1706. return ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx)
  1707. && ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1708. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1709. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1710. }
  1711. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1712. {
  1713. struct x86_emulate_ops *ops = ctxt->ops;
  1714. u32 eax, ebx, ecx, edx;
  1715. /*
  1716. * syscall should always be enabled in longmode - so only become
  1717. * vendor specific (cpuid) if other modes are active...
  1718. */
  1719. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1720. return true;
  1721. eax = 0x00000000;
  1722. ecx = 0x00000000;
  1723. if (ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx)) {
  1724. /*
  1725. * Intel ("GenuineIntel")
  1726. * remark: Intel CPUs only support "syscall" in 64bit
  1727. * longmode. Also an 64bit guest with a
  1728. * 32bit compat-app running will #UD !! While this
  1729. * behaviour can be fixed (by emulating) into AMD
  1730. * response - CPUs of AMD can't behave like Intel.
  1731. */
  1732. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1733. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1734. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1735. return false;
  1736. /* AMD ("AuthenticAMD") */
  1737. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1738. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1739. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1740. return true;
  1741. /* AMD ("AMDisbetter!") */
  1742. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1743. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1744. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1745. return true;
  1746. }
  1747. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1748. return false;
  1749. }
  1750. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1751. {
  1752. struct x86_emulate_ops *ops = ctxt->ops;
  1753. struct desc_struct cs, ss;
  1754. u64 msr_data;
  1755. u16 cs_sel, ss_sel;
  1756. u64 efer = 0;
  1757. /* syscall is not available in real mode */
  1758. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1759. ctxt->mode == X86EMUL_MODE_VM86)
  1760. return emulate_ud(ctxt);
  1761. if (!(em_syscall_is_enabled(ctxt)))
  1762. return emulate_ud(ctxt);
  1763. ops->get_msr(ctxt, MSR_EFER, &efer);
  1764. setup_syscalls_segments(ctxt, &cs, &ss);
  1765. if (!(efer & EFER_SCE))
  1766. return emulate_ud(ctxt);
  1767. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1768. msr_data >>= 32;
  1769. cs_sel = (u16)(msr_data & 0xfffc);
  1770. ss_sel = (u16)(msr_data + 8);
  1771. if (efer & EFER_LMA) {
  1772. cs.d = 0;
  1773. cs.l = 1;
  1774. }
  1775. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1776. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1777. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1778. if (efer & EFER_LMA) {
  1779. #ifdef CONFIG_X86_64
  1780. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1781. ops->get_msr(ctxt,
  1782. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1783. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1784. ctxt->_eip = msr_data;
  1785. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1786. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1787. #endif
  1788. } else {
  1789. /* legacy mode */
  1790. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1791. ctxt->_eip = (u32)msr_data;
  1792. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1793. }
  1794. return X86EMUL_CONTINUE;
  1795. }
  1796. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1797. {
  1798. struct x86_emulate_ops *ops = ctxt->ops;
  1799. struct desc_struct cs, ss;
  1800. u64 msr_data;
  1801. u16 cs_sel, ss_sel;
  1802. u64 efer = 0;
  1803. ops->get_msr(ctxt, MSR_EFER, &efer);
  1804. /* inject #GP if in real mode */
  1805. if (ctxt->mode == X86EMUL_MODE_REAL)
  1806. return emulate_gp(ctxt, 0);
  1807. /*
  1808. * Not recognized on AMD in compat mode (but is recognized in legacy
  1809. * mode).
  1810. */
  1811. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  1812. && !vendor_intel(ctxt))
  1813. return emulate_ud(ctxt);
  1814. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1815. * Therefore, we inject an #UD.
  1816. */
  1817. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1818. return emulate_ud(ctxt);
  1819. setup_syscalls_segments(ctxt, &cs, &ss);
  1820. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1821. switch (ctxt->mode) {
  1822. case X86EMUL_MODE_PROT32:
  1823. if ((msr_data & 0xfffc) == 0x0)
  1824. return emulate_gp(ctxt, 0);
  1825. break;
  1826. case X86EMUL_MODE_PROT64:
  1827. if (msr_data == 0x0)
  1828. return emulate_gp(ctxt, 0);
  1829. break;
  1830. }
  1831. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1832. cs_sel = (u16)msr_data;
  1833. cs_sel &= ~SELECTOR_RPL_MASK;
  1834. ss_sel = cs_sel + 8;
  1835. ss_sel &= ~SELECTOR_RPL_MASK;
  1836. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1837. cs.d = 0;
  1838. cs.l = 1;
  1839. }
  1840. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1841. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1842. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1843. ctxt->_eip = msr_data;
  1844. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1845. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1846. return X86EMUL_CONTINUE;
  1847. }
  1848. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1849. {
  1850. struct x86_emulate_ops *ops = ctxt->ops;
  1851. struct desc_struct cs, ss;
  1852. u64 msr_data;
  1853. int usermode;
  1854. u16 cs_sel = 0, ss_sel = 0;
  1855. /* inject #GP if in real mode or Virtual 8086 mode */
  1856. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1857. ctxt->mode == X86EMUL_MODE_VM86)
  1858. return emulate_gp(ctxt, 0);
  1859. setup_syscalls_segments(ctxt, &cs, &ss);
  1860. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1861. usermode = X86EMUL_MODE_PROT64;
  1862. else
  1863. usermode = X86EMUL_MODE_PROT32;
  1864. cs.dpl = 3;
  1865. ss.dpl = 3;
  1866. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1867. switch (usermode) {
  1868. case X86EMUL_MODE_PROT32:
  1869. cs_sel = (u16)(msr_data + 16);
  1870. if ((msr_data & 0xfffc) == 0x0)
  1871. return emulate_gp(ctxt, 0);
  1872. ss_sel = (u16)(msr_data + 24);
  1873. break;
  1874. case X86EMUL_MODE_PROT64:
  1875. cs_sel = (u16)(msr_data + 32);
  1876. if (msr_data == 0x0)
  1877. return emulate_gp(ctxt, 0);
  1878. ss_sel = cs_sel + 8;
  1879. cs.d = 0;
  1880. cs.l = 1;
  1881. break;
  1882. }
  1883. cs_sel |= SELECTOR_RPL_MASK;
  1884. ss_sel |= SELECTOR_RPL_MASK;
  1885. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1886. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1887. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  1888. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  1889. return X86EMUL_CONTINUE;
  1890. }
  1891. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1892. {
  1893. int iopl;
  1894. if (ctxt->mode == X86EMUL_MODE_REAL)
  1895. return false;
  1896. if (ctxt->mode == X86EMUL_MODE_VM86)
  1897. return true;
  1898. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1899. return ctxt->ops->cpl(ctxt) > iopl;
  1900. }
  1901. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1902. u16 port, u16 len)
  1903. {
  1904. struct x86_emulate_ops *ops = ctxt->ops;
  1905. struct desc_struct tr_seg;
  1906. u32 base3;
  1907. int r;
  1908. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1909. unsigned mask = (1 << len) - 1;
  1910. unsigned long base;
  1911. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1912. if (!tr_seg.p)
  1913. return false;
  1914. if (desc_limit_scaled(&tr_seg) < 103)
  1915. return false;
  1916. base = get_desc_base(&tr_seg);
  1917. #ifdef CONFIG_X86_64
  1918. base |= ((u64)base3) << 32;
  1919. #endif
  1920. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1921. if (r != X86EMUL_CONTINUE)
  1922. return false;
  1923. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1924. return false;
  1925. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1926. if (r != X86EMUL_CONTINUE)
  1927. return false;
  1928. if ((perm >> bit_idx) & mask)
  1929. return false;
  1930. return true;
  1931. }
  1932. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1933. u16 port, u16 len)
  1934. {
  1935. if (ctxt->perm_ok)
  1936. return true;
  1937. if (emulator_bad_iopl(ctxt))
  1938. if (!emulator_io_port_access_allowed(ctxt, port, len))
  1939. return false;
  1940. ctxt->perm_ok = true;
  1941. return true;
  1942. }
  1943. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1944. struct tss_segment_16 *tss)
  1945. {
  1946. tss->ip = ctxt->_eip;
  1947. tss->flag = ctxt->eflags;
  1948. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  1949. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  1950. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  1951. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  1952. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  1953. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  1954. tss->si = ctxt->regs[VCPU_REGS_RSI];
  1955. tss->di = ctxt->regs[VCPU_REGS_RDI];
  1956. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1957. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1958. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1959. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1960. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1961. }
  1962. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1963. struct tss_segment_16 *tss)
  1964. {
  1965. int ret;
  1966. ctxt->_eip = tss->ip;
  1967. ctxt->eflags = tss->flag | 2;
  1968. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  1969. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  1970. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  1971. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  1972. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  1973. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  1974. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  1975. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  1976. /*
  1977. * SDM says that segment selectors are loaded before segment
  1978. * descriptors
  1979. */
  1980. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1981. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1982. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1983. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1984. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1985. /*
  1986. * Now load segment descriptors. If fault happenes at this stage
  1987. * it is handled in a context of new task
  1988. */
  1989. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1990. if (ret != X86EMUL_CONTINUE)
  1991. return ret;
  1992. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1993. if (ret != X86EMUL_CONTINUE)
  1994. return ret;
  1995. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1996. if (ret != X86EMUL_CONTINUE)
  1997. return ret;
  1998. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1999. if (ret != X86EMUL_CONTINUE)
  2000. return ret;
  2001. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2002. if (ret != X86EMUL_CONTINUE)
  2003. return ret;
  2004. return X86EMUL_CONTINUE;
  2005. }
  2006. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2007. u16 tss_selector, u16 old_tss_sel,
  2008. ulong old_tss_base, struct desc_struct *new_desc)
  2009. {
  2010. struct x86_emulate_ops *ops = ctxt->ops;
  2011. struct tss_segment_16 tss_seg;
  2012. int ret;
  2013. u32 new_tss_base = get_desc_base(new_desc);
  2014. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2015. &ctxt->exception);
  2016. if (ret != X86EMUL_CONTINUE)
  2017. /* FIXME: need to provide precise fault address */
  2018. return ret;
  2019. save_state_to_tss16(ctxt, &tss_seg);
  2020. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2021. &ctxt->exception);
  2022. if (ret != X86EMUL_CONTINUE)
  2023. /* FIXME: need to provide precise fault address */
  2024. return ret;
  2025. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2026. &ctxt->exception);
  2027. if (ret != X86EMUL_CONTINUE)
  2028. /* FIXME: need to provide precise fault address */
  2029. return ret;
  2030. if (old_tss_sel != 0xffff) {
  2031. tss_seg.prev_task_link = old_tss_sel;
  2032. ret = ops->write_std(ctxt, new_tss_base,
  2033. &tss_seg.prev_task_link,
  2034. sizeof tss_seg.prev_task_link,
  2035. &ctxt->exception);
  2036. if (ret != X86EMUL_CONTINUE)
  2037. /* FIXME: need to provide precise fault address */
  2038. return ret;
  2039. }
  2040. return load_state_from_tss16(ctxt, &tss_seg);
  2041. }
  2042. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2043. struct tss_segment_32 *tss)
  2044. {
  2045. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2046. tss->eip = ctxt->_eip;
  2047. tss->eflags = ctxt->eflags;
  2048. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  2049. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  2050. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  2051. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  2052. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  2053. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  2054. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  2055. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  2056. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2057. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2058. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2059. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2060. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2061. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2062. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2063. }
  2064. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2065. struct tss_segment_32 *tss)
  2066. {
  2067. int ret;
  2068. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2069. return emulate_gp(ctxt, 0);
  2070. ctxt->_eip = tss->eip;
  2071. ctxt->eflags = tss->eflags | 2;
  2072. /* General purpose registers */
  2073. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  2074. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  2075. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  2076. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  2077. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  2078. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  2079. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  2080. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  2081. /*
  2082. * SDM says that segment selectors are loaded before segment
  2083. * descriptors
  2084. */
  2085. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2086. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2087. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2088. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2089. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2090. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2091. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2092. /*
  2093. * If we're switching between Protected Mode and VM86, we need to make
  2094. * sure to update the mode before loading the segment descriptors so
  2095. * that the selectors are interpreted correctly.
  2096. *
  2097. * Need to get rflags to the vcpu struct immediately because it
  2098. * influences the CPL which is checked at least when loading the segment
  2099. * descriptors and when pushing an error code to the new kernel stack.
  2100. *
  2101. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2102. */
  2103. if (ctxt->eflags & X86_EFLAGS_VM)
  2104. ctxt->mode = X86EMUL_MODE_VM86;
  2105. else
  2106. ctxt->mode = X86EMUL_MODE_PROT32;
  2107. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2108. /*
  2109. * Now load segment descriptors. If fault happenes at this stage
  2110. * it is handled in a context of new task
  2111. */
  2112. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2113. if (ret != X86EMUL_CONTINUE)
  2114. return ret;
  2115. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2116. if (ret != X86EMUL_CONTINUE)
  2117. return ret;
  2118. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2119. if (ret != X86EMUL_CONTINUE)
  2120. return ret;
  2121. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2122. if (ret != X86EMUL_CONTINUE)
  2123. return ret;
  2124. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2125. if (ret != X86EMUL_CONTINUE)
  2126. return ret;
  2127. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2128. if (ret != X86EMUL_CONTINUE)
  2129. return ret;
  2130. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2131. if (ret != X86EMUL_CONTINUE)
  2132. return ret;
  2133. return X86EMUL_CONTINUE;
  2134. }
  2135. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2136. u16 tss_selector, u16 old_tss_sel,
  2137. ulong old_tss_base, struct desc_struct *new_desc)
  2138. {
  2139. struct x86_emulate_ops *ops = ctxt->ops;
  2140. struct tss_segment_32 tss_seg;
  2141. int ret;
  2142. u32 new_tss_base = get_desc_base(new_desc);
  2143. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2144. &ctxt->exception);
  2145. if (ret != X86EMUL_CONTINUE)
  2146. /* FIXME: need to provide precise fault address */
  2147. return ret;
  2148. save_state_to_tss32(ctxt, &tss_seg);
  2149. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2150. &ctxt->exception);
  2151. if (ret != X86EMUL_CONTINUE)
  2152. /* FIXME: need to provide precise fault address */
  2153. return ret;
  2154. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2155. &ctxt->exception);
  2156. if (ret != X86EMUL_CONTINUE)
  2157. /* FIXME: need to provide precise fault address */
  2158. return ret;
  2159. if (old_tss_sel != 0xffff) {
  2160. tss_seg.prev_task_link = old_tss_sel;
  2161. ret = ops->write_std(ctxt, new_tss_base,
  2162. &tss_seg.prev_task_link,
  2163. sizeof tss_seg.prev_task_link,
  2164. &ctxt->exception);
  2165. if (ret != X86EMUL_CONTINUE)
  2166. /* FIXME: need to provide precise fault address */
  2167. return ret;
  2168. }
  2169. return load_state_from_tss32(ctxt, &tss_seg);
  2170. }
  2171. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2172. u16 tss_selector, int idt_index, int reason,
  2173. bool has_error_code, u32 error_code)
  2174. {
  2175. struct x86_emulate_ops *ops = ctxt->ops;
  2176. struct desc_struct curr_tss_desc, next_tss_desc;
  2177. int ret;
  2178. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2179. ulong old_tss_base =
  2180. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2181. u32 desc_limit;
  2182. /* FIXME: old_tss_base == ~0 ? */
  2183. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2184. if (ret != X86EMUL_CONTINUE)
  2185. return ret;
  2186. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2187. if (ret != X86EMUL_CONTINUE)
  2188. return ret;
  2189. /* FIXME: check that next_tss_desc is tss */
  2190. /*
  2191. * Check privileges. The three cases are task switch caused by...
  2192. *
  2193. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2194. * 2. Exception/IRQ/iret: No check is performed
  2195. * 3. jmp/call to TSS: Check agains DPL of the TSS
  2196. */
  2197. if (reason == TASK_SWITCH_GATE) {
  2198. if (idt_index != -1) {
  2199. /* Software interrupts */
  2200. struct desc_struct task_gate_desc;
  2201. int dpl;
  2202. ret = read_interrupt_descriptor(ctxt, idt_index,
  2203. &task_gate_desc);
  2204. if (ret != X86EMUL_CONTINUE)
  2205. return ret;
  2206. dpl = task_gate_desc.dpl;
  2207. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2208. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2209. }
  2210. } else if (reason != TASK_SWITCH_IRET) {
  2211. int dpl = next_tss_desc.dpl;
  2212. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2213. return emulate_gp(ctxt, tss_selector);
  2214. }
  2215. desc_limit = desc_limit_scaled(&next_tss_desc);
  2216. if (!next_tss_desc.p ||
  2217. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2218. desc_limit < 0x2b)) {
  2219. emulate_ts(ctxt, tss_selector & 0xfffc);
  2220. return X86EMUL_PROPAGATE_FAULT;
  2221. }
  2222. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2223. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2224. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2225. }
  2226. if (reason == TASK_SWITCH_IRET)
  2227. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2228. /* set back link to prev task only if NT bit is set in eflags
  2229. note that old_tss_sel is not used afetr this point */
  2230. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2231. old_tss_sel = 0xffff;
  2232. if (next_tss_desc.type & 8)
  2233. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2234. old_tss_base, &next_tss_desc);
  2235. else
  2236. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2237. old_tss_base, &next_tss_desc);
  2238. if (ret != X86EMUL_CONTINUE)
  2239. return ret;
  2240. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2241. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2242. if (reason != TASK_SWITCH_IRET) {
  2243. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2244. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2245. }
  2246. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2247. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2248. if (has_error_code) {
  2249. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2250. ctxt->lock_prefix = 0;
  2251. ctxt->src.val = (unsigned long) error_code;
  2252. ret = em_push(ctxt);
  2253. }
  2254. return ret;
  2255. }
  2256. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2257. u16 tss_selector, int idt_index, int reason,
  2258. bool has_error_code, u32 error_code)
  2259. {
  2260. int rc;
  2261. ctxt->_eip = ctxt->eip;
  2262. ctxt->dst.type = OP_NONE;
  2263. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2264. has_error_code, error_code);
  2265. if (rc == X86EMUL_CONTINUE)
  2266. ctxt->eip = ctxt->_eip;
  2267. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2268. }
  2269. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2270. int reg, struct operand *op)
  2271. {
  2272. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2273. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2274. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2275. op->addr.mem.seg = seg;
  2276. }
  2277. static int em_das(struct x86_emulate_ctxt *ctxt)
  2278. {
  2279. u8 al, old_al;
  2280. bool af, cf, old_cf;
  2281. cf = ctxt->eflags & X86_EFLAGS_CF;
  2282. al = ctxt->dst.val;
  2283. old_al = al;
  2284. old_cf = cf;
  2285. cf = false;
  2286. af = ctxt->eflags & X86_EFLAGS_AF;
  2287. if ((al & 0x0f) > 9 || af) {
  2288. al -= 6;
  2289. cf = old_cf | (al >= 250);
  2290. af = true;
  2291. } else {
  2292. af = false;
  2293. }
  2294. if (old_al > 0x99 || old_cf) {
  2295. al -= 0x60;
  2296. cf = true;
  2297. }
  2298. ctxt->dst.val = al;
  2299. /* Set PF, ZF, SF */
  2300. ctxt->src.type = OP_IMM;
  2301. ctxt->src.val = 0;
  2302. ctxt->src.bytes = 1;
  2303. emulate_2op_SrcV(ctxt, "or");
  2304. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2305. if (cf)
  2306. ctxt->eflags |= X86_EFLAGS_CF;
  2307. if (af)
  2308. ctxt->eflags |= X86_EFLAGS_AF;
  2309. return X86EMUL_CONTINUE;
  2310. }
  2311. static int em_call(struct x86_emulate_ctxt *ctxt)
  2312. {
  2313. long rel = ctxt->src.val;
  2314. ctxt->src.val = (unsigned long)ctxt->_eip;
  2315. jmp_rel(ctxt, rel);
  2316. return em_push(ctxt);
  2317. }
  2318. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2319. {
  2320. u16 sel, old_cs;
  2321. ulong old_eip;
  2322. int rc;
  2323. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2324. old_eip = ctxt->_eip;
  2325. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2326. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2327. return X86EMUL_CONTINUE;
  2328. ctxt->_eip = 0;
  2329. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2330. ctxt->src.val = old_cs;
  2331. rc = em_push(ctxt);
  2332. if (rc != X86EMUL_CONTINUE)
  2333. return rc;
  2334. ctxt->src.val = old_eip;
  2335. return em_push(ctxt);
  2336. }
  2337. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2338. {
  2339. int rc;
  2340. ctxt->dst.type = OP_REG;
  2341. ctxt->dst.addr.reg = &ctxt->_eip;
  2342. ctxt->dst.bytes = ctxt->op_bytes;
  2343. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2344. if (rc != X86EMUL_CONTINUE)
  2345. return rc;
  2346. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
  2347. return X86EMUL_CONTINUE;
  2348. }
  2349. static int em_add(struct x86_emulate_ctxt *ctxt)
  2350. {
  2351. emulate_2op_SrcV(ctxt, "add");
  2352. return X86EMUL_CONTINUE;
  2353. }
  2354. static int em_or(struct x86_emulate_ctxt *ctxt)
  2355. {
  2356. emulate_2op_SrcV(ctxt, "or");
  2357. return X86EMUL_CONTINUE;
  2358. }
  2359. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2360. {
  2361. emulate_2op_SrcV(ctxt, "adc");
  2362. return X86EMUL_CONTINUE;
  2363. }
  2364. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2365. {
  2366. emulate_2op_SrcV(ctxt, "sbb");
  2367. return X86EMUL_CONTINUE;
  2368. }
  2369. static int em_and(struct x86_emulate_ctxt *ctxt)
  2370. {
  2371. emulate_2op_SrcV(ctxt, "and");
  2372. return X86EMUL_CONTINUE;
  2373. }
  2374. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2375. {
  2376. emulate_2op_SrcV(ctxt, "sub");
  2377. return X86EMUL_CONTINUE;
  2378. }
  2379. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2380. {
  2381. emulate_2op_SrcV(ctxt, "xor");
  2382. return X86EMUL_CONTINUE;
  2383. }
  2384. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2385. {
  2386. emulate_2op_SrcV(ctxt, "cmp");
  2387. /* Disable writeback. */
  2388. ctxt->dst.type = OP_NONE;
  2389. return X86EMUL_CONTINUE;
  2390. }
  2391. static int em_test(struct x86_emulate_ctxt *ctxt)
  2392. {
  2393. emulate_2op_SrcV(ctxt, "test");
  2394. /* Disable writeback. */
  2395. ctxt->dst.type = OP_NONE;
  2396. return X86EMUL_CONTINUE;
  2397. }
  2398. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2399. {
  2400. /* Write back the register source. */
  2401. ctxt->src.val = ctxt->dst.val;
  2402. write_register_operand(&ctxt->src);
  2403. /* Write back the memory destination with implicit LOCK prefix. */
  2404. ctxt->dst.val = ctxt->src.orig_val;
  2405. ctxt->lock_prefix = 1;
  2406. return X86EMUL_CONTINUE;
  2407. }
  2408. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2409. {
  2410. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2411. return X86EMUL_CONTINUE;
  2412. }
  2413. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2414. {
  2415. ctxt->dst.val = ctxt->src2.val;
  2416. return em_imul(ctxt);
  2417. }
  2418. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2419. {
  2420. ctxt->dst.type = OP_REG;
  2421. ctxt->dst.bytes = ctxt->src.bytes;
  2422. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2423. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2424. return X86EMUL_CONTINUE;
  2425. }
  2426. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2427. {
  2428. u64 tsc = 0;
  2429. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2430. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2431. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2432. return X86EMUL_CONTINUE;
  2433. }
  2434. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2435. {
  2436. u64 pmc;
  2437. if (ctxt->ops->read_pmc(ctxt, ctxt->regs[VCPU_REGS_RCX], &pmc))
  2438. return emulate_gp(ctxt, 0);
  2439. ctxt->regs[VCPU_REGS_RAX] = (u32)pmc;
  2440. ctxt->regs[VCPU_REGS_RDX] = pmc >> 32;
  2441. return X86EMUL_CONTINUE;
  2442. }
  2443. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2444. {
  2445. ctxt->dst.val = ctxt->src.val;
  2446. return X86EMUL_CONTINUE;
  2447. }
  2448. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2449. {
  2450. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2451. return emulate_gp(ctxt, 0);
  2452. /* Disable writeback. */
  2453. ctxt->dst.type = OP_NONE;
  2454. return X86EMUL_CONTINUE;
  2455. }
  2456. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2457. {
  2458. unsigned long val;
  2459. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2460. val = ctxt->src.val & ~0ULL;
  2461. else
  2462. val = ctxt->src.val & ~0U;
  2463. /* #UD condition is already handled. */
  2464. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2465. return emulate_gp(ctxt, 0);
  2466. /* Disable writeback. */
  2467. ctxt->dst.type = OP_NONE;
  2468. return X86EMUL_CONTINUE;
  2469. }
  2470. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2471. {
  2472. u64 msr_data;
  2473. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  2474. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  2475. if (ctxt->ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data))
  2476. return emulate_gp(ctxt, 0);
  2477. return X86EMUL_CONTINUE;
  2478. }
  2479. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2480. {
  2481. u64 msr_data;
  2482. if (ctxt->ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data))
  2483. return emulate_gp(ctxt, 0);
  2484. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2485. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2486. return X86EMUL_CONTINUE;
  2487. }
  2488. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2489. {
  2490. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2491. return emulate_ud(ctxt);
  2492. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2493. return X86EMUL_CONTINUE;
  2494. }
  2495. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2496. {
  2497. u16 sel = ctxt->src.val;
  2498. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2499. return emulate_ud(ctxt);
  2500. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2501. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2502. /* Disable writeback. */
  2503. ctxt->dst.type = OP_NONE;
  2504. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2505. }
  2506. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2507. {
  2508. memcpy(&ctxt->dst.vec_val, &ctxt->src.vec_val, ctxt->op_bytes);
  2509. return X86EMUL_CONTINUE;
  2510. }
  2511. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2512. {
  2513. int rc;
  2514. ulong linear;
  2515. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2516. if (rc == X86EMUL_CONTINUE)
  2517. ctxt->ops->invlpg(ctxt, linear);
  2518. /* Disable writeback. */
  2519. ctxt->dst.type = OP_NONE;
  2520. return X86EMUL_CONTINUE;
  2521. }
  2522. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2523. {
  2524. ulong cr0;
  2525. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2526. cr0 &= ~X86_CR0_TS;
  2527. ctxt->ops->set_cr(ctxt, 0, cr0);
  2528. return X86EMUL_CONTINUE;
  2529. }
  2530. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2531. {
  2532. int rc;
  2533. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2534. return X86EMUL_UNHANDLEABLE;
  2535. rc = ctxt->ops->fix_hypercall(ctxt);
  2536. if (rc != X86EMUL_CONTINUE)
  2537. return rc;
  2538. /* Let the processor re-execute the fixed hypercall */
  2539. ctxt->_eip = ctxt->eip;
  2540. /* Disable writeback. */
  2541. ctxt->dst.type = OP_NONE;
  2542. return X86EMUL_CONTINUE;
  2543. }
  2544. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2545. {
  2546. struct desc_ptr desc_ptr;
  2547. int rc;
  2548. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2549. &desc_ptr.size, &desc_ptr.address,
  2550. ctxt->op_bytes);
  2551. if (rc != X86EMUL_CONTINUE)
  2552. return rc;
  2553. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2554. /* Disable writeback. */
  2555. ctxt->dst.type = OP_NONE;
  2556. return X86EMUL_CONTINUE;
  2557. }
  2558. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2559. {
  2560. int rc;
  2561. rc = ctxt->ops->fix_hypercall(ctxt);
  2562. /* Disable writeback. */
  2563. ctxt->dst.type = OP_NONE;
  2564. return rc;
  2565. }
  2566. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2567. {
  2568. struct desc_ptr desc_ptr;
  2569. int rc;
  2570. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2571. &desc_ptr.size, &desc_ptr.address,
  2572. ctxt->op_bytes);
  2573. if (rc != X86EMUL_CONTINUE)
  2574. return rc;
  2575. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2576. /* Disable writeback. */
  2577. ctxt->dst.type = OP_NONE;
  2578. return X86EMUL_CONTINUE;
  2579. }
  2580. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2581. {
  2582. ctxt->dst.bytes = 2;
  2583. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2584. return X86EMUL_CONTINUE;
  2585. }
  2586. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2587. {
  2588. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2589. | (ctxt->src.val & 0x0f));
  2590. ctxt->dst.type = OP_NONE;
  2591. return X86EMUL_CONTINUE;
  2592. }
  2593. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2594. {
  2595. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2596. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2597. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2598. jmp_rel(ctxt, ctxt->src.val);
  2599. return X86EMUL_CONTINUE;
  2600. }
  2601. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2602. {
  2603. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2604. jmp_rel(ctxt, ctxt->src.val);
  2605. return X86EMUL_CONTINUE;
  2606. }
  2607. static int em_in(struct x86_emulate_ctxt *ctxt)
  2608. {
  2609. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2610. &ctxt->dst.val))
  2611. return X86EMUL_IO_NEEDED;
  2612. return X86EMUL_CONTINUE;
  2613. }
  2614. static int em_out(struct x86_emulate_ctxt *ctxt)
  2615. {
  2616. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2617. &ctxt->src.val, 1);
  2618. /* Disable writeback. */
  2619. ctxt->dst.type = OP_NONE;
  2620. return X86EMUL_CONTINUE;
  2621. }
  2622. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2623. {
  2624. if (emulator_bad_iopl(ctxt))
  2625. return emulate_gp(ctxt, 0);
  2626. ctxt->eflags &= ~X86_EFLAGS_IF;
  2627. return X86EMUL_CONTINUE;
  2628. }
  2629. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2630. {
  2631. if (emulator_bad_iopl(ctxt))
  2632. return emulate_gp(ctxt, 0);
  2633. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2634. ctxt->eflags |= X86_EFLAGS_IF;
  2635. return X86EMUL_CONTINUE;
  2636. }
  2637. static int em_bt(struct x86_emulate_ctxt *ctxt)
  2638. {
  2639. /* Disable writeback. */
  2640. ctxt->dst.type = OP_NONE;
  2641. /* only subword offset */
  2642. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  2643. emulate_2op_SrcV_nobyte(ctxt, "bt");
  2644. return X86EMUL_CONTINUE;
  2645. }
  2646. static int em_bts(struct x86_emulate_ctxt *ctxt)
  2647. {
  2648. emulate_2op_SrcV_nobyte(ctxt, "bts");
  2649. return X86EMUL_CONTINUE;
  2650. }
  2651. static int em_btr(struct x86_emulate_ctxt *ctxt)
  2652. {
  2653. emulate_2op_SrcV_nobyte(ctxt, "btr");
  2654. return X86EMUL_CONTINUE;
  2655. }
  2656. static int em_btc(struct x86_emulate_ctxt *ctxt)
  2657. {
  2658. emulate_2op_SrcV_nobyte(ctxt, "btc");
  2659. return X86EMUL_CONTINUE;
  2660. }
  2661. static int em_bsf(struct x86_emulate_ctxt *ctxt)
  2662. {
  2663. u8 zf;
  2664. __asm__ ("bsf %2, %0; setz %1"
  2665. : "=r"(ctxt->dst.val), "=q"(zf)
  2666. : "r"(ctxt->src.val));
  2667. ctxt->eflags &= ~X86_EFLAGS_ZF;
  2668. if (zf) {
  2669. ctxt->eflags |= X86_EFLAGS_ZF;
  2670. /* Disable writeback. */
  2671. ctxt->dst.type = OP_NONE;
  2672. }
  2673. return X86EMUL_CONTINUE;
  2674. }
  2675. static int em_bsr(struct x86_emulate_ctxt *ctxt)
  2676. {
  2677. u8 zf;
  2678. __asm__ ("bsr %2, %0; setz %1"
  2679. : "=r"(ctxt->dst.val), "=q"(zf)
  2680. : "r"(ctxt->src.val));
  2681. ctxt->eflags &= ~X86_EFLAGS_ZF;
  2682. if (zf) {
  2683. ctxt->eflags |= X86_EFLAGS_ZF;
  2684. /* Disable writeback. */
  2685. ctxt->dst.type = OP_NONE;
  2686. }
  2687. return X86EMUL_CONTINUE;
  2688. }
  2689. static bool valid_cr(int nr)
  2690. {
  2691. switch (nr) {
  2692. case 0:
  2693. case 2 ... 4:
  2694. case 8:
  2695. return true;
  2696. default:
  2697. return false;
  2698. }
  2699. }
  2700. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2701. {
  2702. if (!valid_cr(ctxt->modrm_reg))
  2703. return emulate_ud(ctxt);
  2704. return X86EMUL_CONTINUE;
  2705. }
  2706. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2707. {
  2708. u64 new_val = ctxt->src.val64;
  2709. int cr = ctxt->modrm_reg;
  2710. u64 efer = 0;
  2711. static u64 cr_reserved_bits[] = {
  2712. 0xffffffff00000000ULL,
  2713. 0, 0, 0, /* CR3 checked later */
  2714. CR4_RESERVED_BITS,
  2715. 0, 0, 0,
  2716. CR8_RESERVED_BITS,
  2717. };
  2718. if (!valid_cr(cr))
  2719. return emulate_ud(ctxt);
  2720. if (new_val & cr_reserved_bits[cr])
  2721. return emulate_gp(ctxt, 0);
  2722. switch (cr) {
  2723. case 0: {
  2724. u64 cr4;
  2725. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2726. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2727. return emulate_gp(ctxt, 0);
  2728. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2729. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2730. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2731. !(cr4 & X86_CR4_PAE))
  2732. return emulate_gp(ctxt, 0);
  2733. break;
  2734. }
  2735. case 3: {
  2736. u64 rsvd = 0;
  2737. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2738. if (efer & EFER_LMA)
  2739. rsvd = CR3_L_MODE_RESERVED_BITS;
  2740. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2741. rsvd = CR3_PAE_RESERVED_BITS;
  2742. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2743. rsvd = CR3_NONPAE_RESERVED_BITS;
  2744. if (new_val & rsvd)
  2745. return emulate_gp(ctxt, 0);
  2746. break;
  2747. }
  2748. case 4: {
  2749. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2750. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2751. return emulate_gp(ctxt, 0);
  2752. break;
  2753. }
  2754. }
  2755. return X86EMUL_CONTINUE;
  2756. }
  2757. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2758. {
  2759. unsigned long dr7;
  2760. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2761. /* Check if DR7.Global_Enable is set */
  2762. return dr7 & (1 << 13);
  2763. }
  2764. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2765. {
  2766. int dr = ctxt->modrm_reg;
  2767. u64 cr4;
  2768. if (dr > 7)
  2769. return emulate_ud(ctxt);
  2770. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2771. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2772. return emulate_ud(ctxt);
  2773. if (check_dr7_gd(ctxt))
  2774. return emulate_db(ctxt);
  2775. return X86EMUL_CONTINUE;
  2776. }
  2777. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2778. {
  2779. u64 new_val = ctxt->src.val64;
  2780. int dr = ctxt->modrm_reg;
  2781. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2782. return emulate_gp(ctxt, 0);
  2783. return check_dr_read(ctxt);
  2784. }
  2785. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2786. {
  2787. u64 efer;
  2788. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2789. if (!(efer & EFER_SVME))
  2790. return emulate_ud(ctxt);
  2791. return X86EMUL_CONTINUE;
  2792. }
  2793. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2794. {
  2795. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2796. /* Valid physical address? */
  2797. if (rax & 0xffff000000000000ULL)
  2798. return emulate_gp(ctxt, 0);
  2799. return check_svme(ctxt);
  2800. }
  2801. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2802. {
  2803. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2804. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2805. return emulate_ud(ctxt);
  2806. return X86EMUL_CONTINUE;
  2807. }
  2808. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2809. {
  2810. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2811. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2812. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2813. (rcx > 3))
  2814. return emulate_gp(ctxt, 0);
  2815. return X86EMUL_CONTINUE;
  2816. }
  2817. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2818. {
  2819. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2820. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2821. return emulate_gp(ctxt, 0);
  2822. return X86EMUL_CONTINUE;
  2823. }
  2824. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2825. {
  2826. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2827. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2828. return emulate_gp(ctxt, 0);
  2829. return X86EMUL_CONTINUE;
  2830. }
  2831. #define D(_y) { .flags = (_y) }
  2832. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2833. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2834. .check_perm = (_p) }
  2835. #define N D(0)
  2836. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2837. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2838. #define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
  2839. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2840. #define II(_f, _e, _i) \
  2841. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2842. #define IIP(_f, _e, _i, _p) \
  2843. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2844. .check_perm = (_p) }
  2845. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2846. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2847. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2848. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2849. #define I2bvIP(_f, _e, _i, _p) \
  2850. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  2851. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2852. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2853. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2854. static struct opcode group7_rm1[] = {
  2855. DI(SrcNone | ModRM | Priv, monitor),
  2856. DI(SrcNone | ModRM | Priv, mwait),
  2857. N, N, N, N, N, N,
  2858. };
  2859. static struct opcode group7_rm3[] = {
  2860. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2861. II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2862. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2863. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2864. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2865. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2866. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2867. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2868. };
  2869. static struct opcode group7_rm7[] = {
  2870. N,
  2871. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2872. N, N, N, N, N, N,
  2873. };
  2874. static struct opcode group1[] = {
  2875. I(Lock, em_add),
  2876. I(Lock | PageTable, em_or),
  2877. I(Lock, em_adc),
  2878. I(Lock, em_sbb),
  2879. I(Lock | PageTable, em_and),
  2880. I(Lock, em_sub),
  2881. I(Lock, em_xor),
  2882. I(0, em_cmp),
  2883. };
  2884. static struct opcode group1A[] = {
  2885. I(DstMem | SrcNone | ModRM | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  2886. };
  2887. static struct opcode group3[] = {
  2888. I(DstMem | SrcImm | ModRM, em_test),
  2889. I(DstMem | SrcImm | ModRM, em_test),
  2890. I(DstMem | SrcNone | ModRM | Lock, em_not),
  2891. I(DstMem | SrcNone | ModRM | Lock, em_neg),
  2892. I(SrcMem | ModRM, em_mul_ex),
  2893. I(SrcMem | ModRM, em_imul_ex),
  2894. I(SrcMem | ModRM, em_div_ex),
  2895. I(SrcMem | ModRM, em_idiv_ex),
  2896. };
  2897. static struct opcode group4[] = {
  2898. I(ByteOp | DstMem | SrcNone | ModRM | Lock, em_grp45),
  2899. I(ByteOp | DstMem | SrcNone | ModRM | Lock, em_grp45),
  2900. N, N, N, N, N, N,
  2901. };
  2902. static struct opcode group5[] = {
  2903. I(DstMem | SrcNone | ModRM | Lock, em_grp45),
  2904. I(DstMem | SrcNone | ModRM | Lock, em_grp45),
  2905. I(SrcMem | ModRM | Stack, em_grp45),
  2906. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2907. I(SrcMem | ModRM | Stack, em_grp45),
  2908. I(SrcMemFAddr | ModRM | ImplicitOps, em_grp45),
  2909. I(SrcMem | ModRM | Stack, em_grp45), N,
  2910. };
  2911. static struct opcode group6[] = {
  2912. DI(ModRM | Prot, sldt),
  2913. DI(ModRM | Prot, str),
  2914. DI(ModRM | Prot | Priv, lldt),
  2915. DI(ModRM | Prot | Priv, ltr),
  2916. N, N, N, N,
  2917. };
  2918. static struct group_dual group7 = { {
  2919. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2920. DI(ModRM | Mov | DstMem | Priv, sidt),
  2921. II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
  2922. II(ModRM | SrcMem | Priv, em_lidt, lidt),
  2923. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2924. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
  2925. II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2926. }, {
  2927. I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
  2928. EXT(0, group7_rm1),
  2929. N, EXT(0, group7_rm3),
  2930. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2931. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
  2932. } };
  2933. static struct opcode group8[] = {
  2934. N, N, N, N,
  2935. I(DstMem | SrcImmByte | ModRM, em_bt),
  2936. I(DstMem | SrcImmByte | ModRM | Lock | PageTable, em_bts),
  2937. I(DstMem | SrcImmByte | ModRM | Lock, em_btr),
  2938. I(DstMem | SrcImmByte | ModRM | Lock | PageTable, em_btc),
  2939. };
  2940. static struct group_dual group9 = { {
  2941. N, I(DstMem64 | ModRM | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  2942. }, {
  2943. N, N, N, N, N, N, N, N,
  2944. } };
  2945. static struct opcode group11[] = {
  2946. I(DstMem | SrcImm | ModRM | Mov | PageTable, em_mov),
  2947. X7(D(Undefined)),
  2948. };
  2949. static struct gprefix pfx_0f_6f_0f_7f = {
  2950. N, N, N, I(Sse | Unaligned, em_movdqu),
  2951. };
  2952. static struct opcode opcode_table[256] = {
  2953. /* 0x00 - 0x07 */
  2954. I6ALU(Lock, em_add),
  2955. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  2956. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  2957. /* 0x08 - 0x0F */
  2958. I6ALU(Lock | PageTable, em_or),
  2959. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  2960. N,
  2961. /* 0x10 - 0x17 */
  2962. I6ALU(Lock, em_adc),
  2963. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  2964. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  2965. /* 0x18 - 0x1F */
  2966. I6ALU(Lock, em_sbb),
  2967. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  2968. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  2969. /* 0x20 - 0x27 */
  2970. I6ALU(Lock | PageTable, em_and), N, N,
  2971. /* 0x28 - 0x2F */
  2972. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  2973. /* 0x30 - 0x37 */
  2974. I6ALU(Lock, em_xor), N, N,
  2975. /* 0x38 - 0x3F */
  2976. I6ALU(0, em_cmp), N, N,
  2977. /* 0x40 - 0x4F */
  2978. X16(D(DstReg)),
  2979. /* 0x50 - 0x57 */
  2980. X8(I(SrcReg | Stack, em_push)),
  2981. /* 0x58 - 0x5F */
  2982. X8(I(DstReg | Stack, em_pop)),
  2983. /* 0x60 - 0x67 */
  2984. I(ImplicitOps | Stack | No64, em_pusha),
  2985. I(ImplicitOps | Stack | No64, em_popa),
  2986. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2987. N, N, N, N,
  2988. /* 0x68 - 0x6F */
  2989. I(SrcImm | Mov | Stack, em_push),
  2990. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2991. I(SrcImmByte | Mov | Stack, em_push),
  2992. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2993. I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
  2994. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  2995. /* 0x70 - 0x7F */
  2996. X16(D(SrcImmByte)),
  2997. /* 0x80 - 0x87 */
  2998. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2999. G(DstMem | SrcImm | ModRM | Group, group1),
  3000. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  3001. G(DstMem | SrcImmByte | ModRM | Group, group1),
  3002. I2bv(DstMem | SrcReg | ModRM, em_test),
  3003. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3004. /* 0x88 - 0x8F */
  3005. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3006. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3007. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3008. D(ModRM | SrcMem | NoAccess | DstReg),
  3009. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3010. G(0, group1A),
  3011. /* 0x90 - 0x97 */
  3012. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3013. /* 0x98 - 0x9F */
  3014. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3015. I(SrcImmFAddr | No64, em_call_far), N,
  3016. II(ImplicitOps | Stack, em_pushf, pushf),
  3017. II(ImplicitOps | Stack, em_popf, popf), N, N,
  3018. /* 0xA0 - 0xA7 */
  3019. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3020. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3021. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3022. I2bv(SrcSI | DstDI | String, em_cmp),
  3023. /* 0xA8 - 0xAF */
  3024. I2bv(DstAcc | SrcImm, em_test),
  3025. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3026. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3027. I2bv(SrcAcc | DstDI | String, em_cmp),
  3028. /* 0xB0 - 0xB7 */
  3029. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3030. /* 0xB8 - 0xBF */
  3031. X8(I(DstReg | SrcImm | Mov, em_mov)),
  3032. /* 0xC0 - 0xC7 */
  3033. D2bv(DstMem | SrcImmByte | ModRM),
  3034. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3035. I(ImplicitOps | Stack, em_ret),
  3036. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3037. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3038. G(ByteOp, group11), G(0, group11),
  3039. /* 0xC8 - 0xCF */
  3040. N, N, N, I(ImplicitOps | Stack, em_ret_far),
  3041. D(ImplicitOps), DI(SrcImmByte, intn),
  3042. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3043. /* 0xD0 - 0xD7 */
  3044. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  3045. N, N, N, N,
  3046. /* 0xD8 - 0xDF */
  3047. N, N, N, N, N, N, N, N,
  3048. /* 0xE0 - 0xE7 */
  3049. X3(I(SrcImmByte, em_loop)),
  3050. I(SrcImmByte, em_jcxz),
  3051. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3052. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3053. /* 0xE8 - 0xEF */
  3054. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3055. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3056. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3057. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3058. /* 0xF0 - 0xF7 */
  3059. N, DI(ImplicitOps, icebp), N, N,
  3060. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3061. G(ByteOp, group3), G(0, group3),
  3062. /* 0xF8 - 0xFF */
  3063. D(ImplicitOps), D(ImplicitOps),
  3064. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3065. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3066. };
  3067. static struct opcode twobyte_table[256] = {
  3068. /* 0x00 - 0x0F */
  3069. G(0, group6), GD(0, &group7), N, N,
  3070. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3071. II(ImplicitOps | Priv, em_clts, clts), N,
  3072. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3073. N, D(ImplicitOps | ModRM), N, N,
  3074. /* 0x10 - 0x1F */
  3075. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  3076. /* 0x20 - 0x2F */
  3077. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3078. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3079. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3080. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3081. N, N, N, N,
  3082. N, N, N, N, N, N, N, N,
  3083. /* 0x30 - 0x3F */
  3084. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3085. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3086. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3087. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3088. I(ImplicitOps | VendorSpecific, em_sysenter),
  3089. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3090. N, N,
  3091. N, N, N, N, N, N, N, N,
  3092. /* 0x40 - 0x4F */
  3093. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3094. /* 0x50 - 0x5F */
  3095. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3096. /* 0x60 - 0x6F */
  3097. N, N, N, N,
  3098. N, N, N, N,
  3099. N, N, N, N,
  3100. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3101. /* 0x70 - 0x7F */
  3102. N, N, N, N,
  3103. N, N, N, N,
  3104. N, N, N, N,
  3105. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3106. /* 0x80 - 0x8F */
  3107. X16(D(SrcImm)),
  3108. /* 0x90 - 0x9F */
  3109. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3110. /* 0xA0 - 0xA7 */
  3111. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3112. DI(ImplicitOps, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
  3113. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3114. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  3115. /* 0xA8 - 0xAF */
  3116. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3117. DI(ImplicitOps, rsm),
  3118. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3119. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3120. D(DstMem | SrcReg | Src2CL | ModRM),
  3121. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  3122. /* 0xB0 - 0xB7 */
  3123. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3124. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3125. I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3126. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3127. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3128. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3129. /* 0xB8 - 0xBF */
  3130. N, N,
  3131. G(BitOp, group8),
  3132. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3133. I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
  3134. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3135. /* 0xC0 - 0xCF */
  3136. D2bv(DstMem | SrcReg | ModRM | Lock),
  3137. N, D(DstMem | SrcReg | ModRM | Mov),
  3138. N, N, N, GD(0, &group9),
  3139. N, N, N, N, N, N, N, N,
  3140. /* 0xD0 - 0xDF */
  3141. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3142. /* 0xE0 - 0xEF */
  3143. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3144. /* 0xF0 - 0xFF */
  3145. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3146. };
  3147. #undef D
  3148. #undef N
  3149. #undef G
  3150. #undef GD
  3151. #undef I
  3152. #undef GP
  3153. #undef EXT
  3154. #undef D2bv
  3155. #undef D2bvIP
  3156. #undef I2bv
  3157. #undef I2bvIP
  3158. #undef I6ALU
  3159. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3160. {
  3161. unsigned size;
  3162. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3163. if (size == 8)
  3164. size = 4;
  3165. return size;
  3166. }
  3167. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3168. unsigned size, bool sign_extension)
  3169. {
  3170. int rc = X86EMUL_CONTINUE;
  3171. op->type = OP_IMM;
  3172. op->bytes = size;
  3173. op->addr.mem.ea = ctxt->_eip;
  3174. /* NB. Immediates are sign-extended as necessary. */
  3175. switch (op->bytes) {
  3176. case 1:
  3177. op->val = insn_fetch(s8, ctxt);
  3178. break;
  3179. case 2:
  3180. op->val = insn_fetch(s16, ctxt);
  3181. break;
  3182. case 4:
  3183. op->val = insn_fetch(s32, ctxt);
  3184. break;
  3185. }
  3186. if (!sign_extension) {
  3187. switch (op->bytes) {
  3188. case 1:
  3189. op->val &= 0xff;
  3190. break;
  3191. case 2:
  3192. op->val &= 0xffff;
  3193. break;
  3194. case 4:
  3195. op->val &= 0xffffffff;
  3196. break;
  3197. }
  3198. }
  3199. done:
  3200. return rc;
  3201. }
  3202. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3203. unsigned d)
  3204. {
  3205. int rc = X86EMUL_CONTINUE;
  3206. switch (d) {
  3207. case OpReg:
  3208. decode_register_operand(ctxt, op);
  3209. break;
  3210. case OpImmUByte:
  3211. rc = decode_imm(ctxt, op, 1, false);
  3212. break;
  3213. case OpMem:
  3214. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3215. mem_common:
  3216. *op = ctxt->memop;
  3217. ctxt->memopp = op;
  3218. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3219. fetch_bit_operand(ctxt);
  3220. op->orig_val = op->val;
  3221. break;
  3222. case OpMem64:
  3223. ctxt->memop.bytes = 8;
  3224. goto mem_common;
  3225. case OpAcc:
  3226. op->type = OP_REG;
  3227. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3228. op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3229. fetch_register_operand(op);
  3230. op->orig_val = op->val;
  3231. break;
  3232. case OpDI:
  3233. op->type = OP_MEM;
  3234. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3235. op->addr.mem.ea =
  3236. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  3237. op->addr.mem.seg = VCPU_SREG_ES;
  3238. op->val = 0;
  3239. break;
  3240. case OpDX:
  3241. op->type = OP_REG;
  3242. op->bytes = 2;
  3243. op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3244. fetch_register_operand(op);
  3245. break;
  3246. case OpCL:
  3247. op->bytes = 1;
  3248. op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
  3249. break;
  3250. case OpImmByte:
  3251. rc = decode_imm(ctxt, op, 1, true);
  3252. break;
  3253. case OpOne:
  3254. op->bytes = 1;
  3255. op->val = 1;
  3256. break;
  3257. case OpImm:
  3258. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3259. break;
  3260. case OpMem8:
  3261. ctxt->memop.bytes = 1;
  3262. goto mem_common;
  3263. case OpMem16:
  3264. ctxt->memop.bytes = 2;
  3265. goto mem_common;
  3266. case OpMem32:
  3267. ctxt->memop.bytes = 4;
  3268. goto mem_common;
  3269. case OpImmU16:
  3270. rc = decode_imm(ctxt, op, 2, false);
  3271. break;
  3272. case OpImmU:
  3273. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3274. break;
  3275. case OpSI:
  3276. op->type = OP_MEM;
  3277. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3278. op->addr.mem.ea =
  3279. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  3280. op->addr.mem.seg = seg_override(ctxt);
  3281. op->val = 0;
  3282. break;
  3283. case OpImmFAddr:
  3284. op->type = OP_IMM;
  3285. op->addr.mem.ea = ctxt->_eip;
  3286. op->bytes = ctxt->op_bytes + 2;
  3287. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3288. break;
  3289. case OpMemFAddr:
  3290. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3291. goto mem_common;
  3292. case OpES:
  3293. op->val = VCPU_SREG_ES;
  3294. break;
  3295. case OpCS:
  3296. op->val = VCPU_SREG_CS;
  3297. break;
  3298. case OpSS:
  3299. op->val = VCPU_SREG_SS;
  3300. break;
  3301. case OpDS:
  3302. op->val = VCPU_SREG_DS;
  3303. break;
  3304. case OpFS:
  3305. op->val = VCPU_SREG_FS;
  3306. break;
  3307. case OpGS:
  3308. op->val = VCPU_SREG_GS;
  3309. break;
  3310. case OpImplicit:
  3311. /* Special instructions do their own operand decoding. */
  3312. default:
  3313. op->type = OP_NONE; /* Disable writeback. */
  3314. break;
  3315. }
  3316. done:
  3317. return rc;
  3318. }
  3319. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3320. {
  3321. int rc = X86EMUL_CONTINUE;
  3322. int mode = ctxt->mode;
  3323. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3324. bool op_prefix = false;
  3325. struct opcode opcode;
  3326. ctxt->memop.type = OP_NONE;
  3327. ctxt->memopp = NULL;
  3328. ctxt->_eip = ctxt->eip;
  3329. ctxt->fetch.start = ctxt->_eip;
  3330. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3331. if (insn_len > 0)
  3332. memcpy(ctxt->fetch.data, insn, insn_len);
  3333. switch (mode) {
  3334. case X86EMUL_MODE_REAL:
  3335. case X86EMUL_MODE_VM86:
  3336. case X86EMUL_MODE_PROT16:
  3337. def_op_bytes = def_ad_bytes = 2;
  3338. break;
  3339. case X86EMUL_MODE_PROT32:
  3340. def_op_bytes = def_ad_bytes = 4;
  3341. break;
  3342. #ifdef CONFIG_X86_64
  3343. case X86EMUL_MODE_PROT64:
  3344. def_op_bytes = 4;
  3345. def_ad_bytes = 8;
  3346. break;
  3347. #endif
  3348. default:
  3349. return EMULATION_FAILED;
  3350. }
  3351. ctxt->op_bytes = def_op_bytes;
  3352. ctxt->ad_bytes = def_ad_bytes;
  3353. /* Legacy prefixes. */
  3354. for (;;) {
  3355. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3356. case 0x66: /* operand-size override */
  3357. op_prefix = true;
  3358. /* switch between 2/4 bytes */
  3359. ctxt->op_bytes = def_op_bytes ^ 6;
  3360. break;
  3361. case 0x67: /* address-size override */
  3362. if (mode == X86EMUL_MODE_PROT64)
  3363. /* switch between 4/8 bytes */
  3364. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3365. else
  3366. /* switch between 2/4 bytes */
  3367. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3368. break;
  3369. case 0x26: /* ES override */
  3370. case 0x2e: /* CS override */
  3371. case 0x36: /* SS override */
  3372. case 0x3e: /* DS override */
  3373. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3374. break;
  3375. case 0x64: /* FS override */
  3376. case 0x65: /* GS override */
  3377. set_seg_override(ctxt, ctxt->b & 7);
  3378. break;
  3379. case 0x40 ... 0x4f: /* REX */
  3380. if (mode != X86EMUL_MODE_PROT64)
  3381. goto done_prefixes;
  3382. ctxt->rex_prefix = ctxt->b;
  3383. continue;
  3384. case 0xf0: /* LOCK */
  3385. ctxt->lock_prefix = 1;
  3386. break;
  3387. case 0xf2: /* REPNE/REPNZ */
  3388. case 0xf3: /* REP/REPE/REPZ */
  3389. ctxt->rep_prefix = ctxt->b;
  3390. break;
  3391. default:
  3392. goto done_prefixes;
  3393. }
  3394. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3395. ctxt->rex_prefix = 0;
  3396. }
  3397. done_prefixes:
  3398. /* REX prefix. */
  3399. if (ctxt->rex_prefix & 8)
  3400. ctxt->op_bytes = 8; /* REX.W */
  3401. /* Opcode byte(s). */
  3402. opcode = opcode_table[ctxt->b];
  3403. /* Two-byte opcode? */
  3404. if (ctxt->b == 0x0f) {
  3405. ctxt->twobyte = 1;
  3406. ctxt->b = insn_fetch(u8, ctxt);
  3407. opcode = twobyte_table[ctxt->b];
  3408. }
  3409. ctxt->d = opcode.flags;
  3410. while (ctxt->d & GroupMask) {
  3411. switch (ctxt->d & GroupMask) {
  3412. case Group:
  3413. ctxt->modrm = insn_fetch(u8, ctxt);
  3414. --ctxt->_eip;
  3415. goffset = (ctxt->modrm >> 3) & 7;
  3416. opcode = opcode.u.group[goffset];
  3417. break;
  3418. case GroupDual:
  3419. ctxt->modrm = insn_fetch(u8, ctxt);
  3420. --ctxt->_eip;
  3421. goffset = (ctxt->modrm >> 3) & 7;
  3422. if ((ctxt->modrm >> 6) == 3)
  3423. opcode = opcode.u.gdual->mod3[goffset];
  3424. else
  3425. opcode = opcode.u.gdual->mod012[goffset];
  3426. break;
  3427. case RMExt:
  3428. goffset = ctxt->modrm & 7;
  3429. opcode = opcode.u.group[goffset];
  3430. break;
  3431. case Prefix:
  3432. if (ctxt->rep_prefix && op_prefix)
  3433. return EMULATION_FAILED;
  3434. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3435. switch (simd_prefix) {
  3436. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3437. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3438. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3439. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3440. }
  3441. break;
  3442. default:
  3443. return EMULATION_FAILED;
  3444. }
  3445. ctxt->d &= ~(u64)GroupMask;
  3446. ctxt->d |= opcode.flags;
  3447. }
  3448. ctxt->execute = opcode.u.execute;
  3449. ctxt->check_perm = opcode.check_perm;
  3450. ctxt->intercept = opcode.intercept;
  3451. /* Unrecognised? */
  3452. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3453. return EMULATION_FAILED;
  3454. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3455. return EMULATION_FAILED;
  3456. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3457. ctxt->op_bytes = 8;
  3458. if (ctxt->d & Op3264) {
  3459. if (mode == X86EMUL_MODE_PROT64)
  3460. ctxt->op_bytes = 8;
  3461. else
  3462. ctxt->op_bytes = 4;
  3463. }
  3464. if (ctxt->d & Sse)
  3465. ctxt->op_bytes = 16;
  3466. /* ModRM and SIB bytes. */
  3467. if (ctxt->d & ModRM) {
  3468. rc = decode_modrm(ctxt, &ctxt->memop);
  3469. if (!ctxt->has_seg_override)
  3470. set_seg_override(ctxt, ctxt->modrm_seg);
  3471. } else if (ctxt->d & MemAbs)
  3472. rc = decode_abs(ctxt, &ctxt->memop);
  3473. if (rc != X86EMUL_CONTINUE)
  3474. goto done;
  3475. if (!ctxt->has_seg_override)
  3476. set_seg_override(ctxt, VCPU_SREG_DS);
  3477. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3478. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3479. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3480. /*
  3481. * Decode and fetch the source operand: register, memory
  3482. * or immediate.
  3483. */
  3484. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3485. if (rc != X86EMUL_CONTINUE)
  3486. goto done;
  3487. /*
  3488. * Decode and fetch the second source operand: register, memory
  3489. * or immediate.
  3490. */
  3491. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3492. if (rc != X86EMUL_CONTINUE)
  3493. goto done;
  3494. /* Decode and fetch the destination operand: register or memory. */
  3495. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3496. done:
  3497. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3498. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3499. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3500. }
  3501. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3502. {
  3503. return ctxt->d & PageTable;
  3504. }
  3505. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3506. {
  3507. /* The second termination condition only applies for REPE
  3508. * and REPNE. Test if the repeat string operation prefix is
  3509. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3510. * corresponding termination condition according to:
  3511. * - if REPE/REPZ and ZF = 0 then done
  3512. * - if REPNE/REPNZ and ZF = 1 then done
  3513. */
  3514. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3515. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3516. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3517. ((ctxt->eflags & EFLG_ZF) == 0))
  3518. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3519. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3520. return true;
  3521. return false;
  3522. }
  3523. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3524. {
  3525. struct x86_emulate_ops *ops = ctxt->ops;
  3526. int rc = X86EMUL_CONTINUE;
  3527. int saved_dst_type = ctxt->dst.type;
  3528. ctxt->mem_read.pos = 0;
  3529. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3530. rc = emulate_ud(ctxt);
  3531. goto done;
  3532. }
  3533. /* LOCK prefix is allowed only with some instructions */
  3534. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3535. rc = emulate_ud(ctxt);
  3536. goto done;
  3537. }
  3538. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3539. rc = emulate_ud(ctxt);
  3540. goto done;
  3541. }
  3542. if ((ctxt->d & Sse)
  3543. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3544. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3545. rc = emulate_ud(ctxt);
  3546. goto done;
  3547. }
  3548. if ((ctxt->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3549. rc = emulate_nm(ctxt);
  3550. goto done;
  3551. }
  3552. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3553. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3554. X86_ICPT_PRE_EXCEPT);
  3555. if (rc != X86EMUL_CONTINUE)
  3556. goto done;
  3557. }
  3558. /* Privileged instruction can be executed only in CPL=0 */
  3559. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3560. rc = emulate_gp(ctxt, 0);
  3561. goto done;
  3562. }
  3563. /* Instruction can only be executed in protected mode */
  3564. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3565. rc = emulate_ud(ctxt);
  3566. goto done;
  3567. }
  3568. /* Do instruction specific permission checks */
  3569. if (ctxt->check_perm) {
  3570. rc = ctxt->check_perm(ctxt);
  3571. if (rc != X86EMUL_CONTINUE)
  3572. goto done;
  3573. }
  3574. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3575. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3576. X86_ICPT_POST_EXCEPT);
  3577. if (rc != X86EMUL_CONTINUE)
  3578. goto done;
  3579. }
  3580. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3581. /* All REP prefixes have the same first termination condition */
  3582. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3583. ctxt->eip = ctxt->_eip;
  3584. goto done;
  3585. }
  3586. }
  3587. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3588. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3589. ctxt->src.valptr, ctxt->src.bytes);
  3590. if (rc != X86EMUL_CONTINUE)
  3591. goto done;
  3592. ctxt->src.orig_val64 = ctxt->src.val64;
  3593. }
  3594. if (ctxt->src2.type == OP_MEM) {
  3595. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3596. &ctxt->src2.val, ctxt->src2.bytes);
  3597. if (rc != X86EMUL_CONTINUE)
  3598. goto done;
  3599. }
  3600. if ((ctxt->d & DstMask) == ImplicitOps)
  3601. goto special_insn;
  3602. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3603. /* optimisation - avoid slow emulated read if Mov */
  3604. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3605. &ctxt->dst.val, ctxt->dst.bytes);
  3606. if (rc != X86EMUL_CONTINUE)
  3607. goto done;
  3608. }
  3609. ctxt->dst.orig_val = ctxt->dst.val;
  3610. special_insn:
  3611. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3612. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3613. X86_ICPT_POST_MEMACCESS);
  3614. if (rc != X86EMUL_CONTINUE)
  3615. goto done;
  3616. }
  3617. if (ctxt->execute) {
  3618. rc = ctxt->execute(ctxt);
  3619. if (rc != X86EMUL_CONTINUE)
  3620. goto done;
  3621. goto writeback;
  3622. }
  3623. if (ctxt->twobyte)
  3624. goto twobyte_insn;
  3625. switch (ctxt->b) {
  3626. case 0x40 ... 0x47: /* inc r16/r32 */
  3627. emulate_1op(ctxt, "inc");
  3628. break;
  3629. case 0x48 ... 0x4f: /* dec r16/r32 */
  3630. emulate_1op(ctxt, "dec");
  3631. break;
  3632. case 0x63: /* movsxd */
  3633. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3634. goto cannot_emulate;
  3635. ctxt->dst.val = (s32) ctxt->src.val;
  3636. break;
  3637. case 0x70 ... 0x7f: /* jcc (short) */
  3638. if (test_cc(ctxt->b, ctxt->eflags))
  3639. jmp_rel(ctxt, ctxt->src.val);
  3640. break;
  3641. case 0x8d: /* lea r16/r32, m */
  3642. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3643. break;
  3644. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3645. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3646. break;
  3647. rc = em_xchg(ctxt);
  3648. break;
  3649. case 0x98: /* cbw/cwde/cdqe */
  3650. switch (ctxt->op_bytes) {
  3651. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3652. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3653. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3654. }
  3655. break;
  3656. case 0xc0 ... 0xc1:
  3657. rc = em_grp2(ctxt);
  3658. break;
  3659. case 0xcc: /* int3 */
  3660. rc = emulate_int(ctxt, 3);
  3661. break;
  3662. case 0xcd: /* int n */
  3663. rc = emulate_int(ctxt, ctxt->src.val);
  3664. break;
  3665. case 0xce: /* into */
  3666. if (ctxt->eflags & EFLG_OF)
  3667. rc = emulate_int(ctxt, 4);
  3668. break;
  3669. case 0xd0 ... 0xd1: /* Grp2 */
  3670. rc = em_grp2(ctxt);
  3671. break;
  3672. case 0xd2 ... 0xd3: /* Grp2 */
  3673. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3674. rc = em_grp2(ctxt);
  3675. break;
  3676. case 0xe9: /* jmp rel */
  3677. case 0xeb: /* jmp rel short */
  3678. jmp_rel(ctxt, ctxt->src.val);
  3679. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3680. break;
  3681. case 0xf4: /* hlt */
  3682. ctxt->ops->halt(ctxt);
  3683. break;
  3684. case 0xf5: /* cmc */
  3685. /* complement carry flag from eflags reg */
  3686. ctxt->eflags ^= EFLG_CF;
  3687. break;
  3688. case 0xf8: /* clc */
  3689. ctxt->eflags &= ~EFLG_CF;
  3690. break;
  3691. case 0xf9: /* stc */
  3692. ctxt->eflags |= EFLG_CF;
  3693. break;
  3694. case 0xfc: /* cld */
  3695. ctxt->eflags &= ~EFLG_DF;
  3696. break;
  3697. case 0xfd: /* std */
  3698. ctxt->eflags |= EFLG_DF;
  3699. break;
  3700. default:
  3701. goto cannot_emulate;
  3702. }
  3703. if (rc != X86EMUL_CONTINUE)
  3704. goto done;
  3705. writeback:
  3706. rc = writeback(ctxt);
  3707. if (rc != X86EMUL_CONTINUE)
  3708. goto done;
  3709. /*
  3710. * restore dst type in case the decoding will be reused
  3711. * (happens for string instruction )
  3712. */
  3713. ctxt->dst.type = saved_dst_type;
  3714. if ((ctxt->d & SrcMask) == SrcSI)
  3715. string_addr_inc(ctxt, seg_override(ctxt),
  3716. VCPU_REGS_RSI, &ctxt->src);
  3717. if ((ctxt->d & DstMask) == DstDI)
  3718. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3719. &ctxt->dst);
  3720. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3721. struct read_cache *r = &ctxt->io_read;
  3722. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3723. if (!string_insn_completed(ctxt)) {
  3724. /*
  3725. * Re-enter guest when pio read ahead buffer is empty
  3726. * or, if it is not used, after each 1024 iteration.
  3727. */
  3728. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3729. (r->end == 0 || r->end != r->pos)) {
  3730. /*
  3731. * Reset read cache. Usually happens before
  3732. * decode, but since instruction is restarted
  3733. * we have to do it here.
  3734. */
  3735. ctxt->mem_read.end = 0;
  3736. return EMULATION_RESTART;
  3737. }
  3738. goto done; /* skip rip writeback */
  3739. }
  3740. }
  3741. ctxt->eip = ctxt->_eip;
  3742. done:
  3743. if (rc == X86EMUL_PROPAGATE_FAULT)
  3744. ctxt->have_exception = true;
  3745. if (rc == X86EMUL_INTERCEPTED)
  3746. return EMULATION_INTERCEPTED;
  3747. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3748. twobyte_insn:
  3749. switch (ctxt->b) {
  3750. case 0x09: /* wbinvd */
  3751. (ctxt->ops->wbinvd)(ctxt);
  3752. break;
  3753. case 0x08: /* invd */
  3754. case 0x0d: /* GrpP (prefetch) */
  3755. case 0x18: /* Grp16 (prefetch/nop) */
  3756. break;
  3757. case 0x20: /* mov cr, reg */
  3758. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3759. break;
  3760. case 0x21: /* mov from dr to reg */
  3761. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3762. break;
  3763. case 0x40 ... 0x4f: /* cmov */
  3764. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3765. if (!test_cc(ctxt->b, ctxt->eflags))
  3766. ctxt->dst.type = OP_NONE; /* no writeback */
  3767. break;
  3768. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3769. if (test_cc(ctxt->b, ctxt->eflags))
  3770. jmp_rel(ctxt, ctxt->src.val);
  3771. break;
  3772. case 0x90 ... 0x9f: /* setcc r/m8 */
  3773. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3774. break;
  3775. case 0xa4: /* shld imm8, r, r/m */
  3776. case 0xa5: /* shld cl, r, r/m */
  3777. emulate_2op_cl(ctxt, "shld");
  3778. break;
  3779. case 0xac: /* shrd imm8, r, r/m */
  3780. case 0xad: /* shrd cl, r, r/m */
  3781. emulate_2op_cl(ctxt, "shrd");
  3782. break;
  3783. case 0xae: /* clflush */
  3784. break;
  3785. case 0xb6 ... 0xb7: /* movzx */
  3786. ctxt->dst.bytes = ctxt->op_bytes;
  3787. ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
  3788. : (u16) ctxt->src.val;
  3789. break;
  3790. case 0xbe ... 0xbf: /* movsx */
  3791. ctxt->dst.bytes = ctxt->op_bytes;
  3792. ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
  3793. (s16) ctxt->src.val;
  3794. break;
  3795. case 0xc0 ... 0xc1: /* xadd */
  3796. emulate_2op_SrcV(ctxt, "add");
  3797. /* Write back the register source. */
  3798. ctxt->src.val = ctxt->dst.orig_val;
  3799. write_register_operand(&ctxt->src);
  3800. break;
  3801. case 0xc3: /* movnti */
  3802. ctxt->dst.bytes = ctxt->op_bytes;
  3803. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  3804. (u64) ctxt->src.val;
  3805. break;
  3806. default:
  3807. goto cannot_emulate;
  3808. }
  3809. if (rc != X86EMUL_CONTINUE)
  3810. goto done;
  3811. goto writeback;
  3812. cannot_emulate:
  3813. return EMULATION_FAILED;
  3814. }