db1200.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913
  1. /*
  2. * DBAu1200/PBAu1200 board platform device registration
  3. *
  4. * Copyright (C) 2008-2011 Manuel Lauss
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/dma-mapping.h>
  21. #include <linux/gpio.h>
  22. #include <linux/i2c.h>
  23. #include <linux/init.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/io.h>
  26. #include <linux/leds.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mtd/mtd.h>
  29. #include <linux/mtd/nand.h>
  30. #include <linux/mtd/partitions.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/serial_8250.h>
  33. #include <linux/spi/spi.h>
  34. #include <linux/spi/flash.h>
  35. #include <linux/smc91x.h>
  36. #include <asm/mach-au1x00/au1000.h>
  37. #include <asm/mach-au1x00/au1100_mmc.h>
  38. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  39. #include <asm/mach-au1x00/au1200fb.h>
  40. #include <asm/mach-au1x00/au1550_spi.h>
  41. #include <asm/mach-db1x00/bcsr.h>
  42. #include <asm/mach-db1x00/db1200.h>
  43. #include "platform.h"
  44. static const char *board_type_str(void)
  45. {
  46. switch (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI))) {
  47. case BCSR_WHOAMI_PB1200_DDR1:
  48. case BCSR_WHOAMI_PB1200_DDR2:
  49. return "PB1200";
  50. case BCSR_WHOAMI_DB1200:
  51. return "DB1200";
  52. default:
  53. return "(unknown)";
  54. }
  55. }
  56. const char *get_system_type(void)
  57. {
  58. return board_type_str();
  59. }
  60. static int __init detect_board(void)
  61. {
  62. int bid;
  63. /* try the PB1200 first */
  64. bcsr_init(PB1200_BCSR_PHYS_ADDR,
  65. PB1200_BCSR_PHYS_ADDR + PB1200_BCSR_HEXLED_OFS);
  66. bid = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
  67. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  68. (bid == BCSR_WHOAMI_PB1200_DDR2))
  69. return 0;
  70. /* okay, try the DB1200 then */
  71. bcsr_init(DB1200_BCSR_PHYS_ADDR,
  72. DB1200_BCSR_PHYS_ADDR + DB1200_BCSR_HEXLED_OFS);
  73. bid = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
  74. return bid == BCSR_WHOAMI_DB1200 ? 0 : 1;
  75. }
  76. void __init board_setup(void)
  77. {
  78. unsigned long freq0, clksrc, div, pfc;
  79. unsigned short whoami;
  80. if (detect_board()) {
  81. printk(KERN_ERR "NOT running on a DB1200/PB1200 board!\n");
  82. return;
  83. }
  84. whoami = bcsr_read(BCSR_WHOAMI);
  85. printk(KERN_INFO "Alchemy/AMD/RMI %s Board, CPLD Rev %d"
  86. " Board-ID %d Daughtercard ID %d\n", board_type_str(),
  87. (whoami >> 4) & 0xf, (whoami >> 8) & 0xf, whoami & 0xf);
  88. /* SMBus/SPI on PSC0, Audio on PSC1 */
  89. pfc = __raw_readl((void __iomem *)SYS_PINFUNC);
  90. pfc &= ~(SYS_PINFUNC_P0A | SYS_PINFUNC_P0B);
  91. pfc &= ~(SYS_PINFUNC_P1A | SYS_PINFUNC_P1B | SYS_PINFUNC_FS3);
  92. pfc |= SYS_PINFUNC_P1C; /* SPI is configured later */
  93. __raw_writel(pfc, (void __iomem *)SYS_PINFUNC);
  94. wmb();
  95. /* Clock configurations: PSC0: ~50MHz via Clkgen0, derived from
  96. * CPU clock; all other clock generators off/unused.
  97. */
  98. div = (get_au1x00_speed() + 25000000) / 50000000;
  99. if (div & 1)
  100. div++;
  101. div = ((div >> 1) - 1) & 0xff;
  102. freq0 = div << SYS_FC_FRDIV0_BIT;
  103. __raw_writel(freq0, (void __iomem *)SYS_FREQCTRL0);
  104. wmb();
  105. freq0 |= SYS_FC_FE0; /* enable F0 */
  106. __raw_writel(freq0, (void __iomem *)SYS_FREQCTRL0);
  107. wmb();
  108. /* psc0_intclk comes 1:1 from F0 */
  109. clksrc = SYS_CS_MUX_FQ0 << SYS_CS_ME0_BIT;
  110. __raw_writel(clksrc, (void __iomem *)SYS_CLKSRC);
  111. wmb();
  112. }
  113. /******************************************************************************/
  114. static struct mtd_partition db1200_spiflash_parts[] = {
  115. {
  116. .name = "spi_flash",
  117. .offset = 0,
  118. .size = MTDPART_SIZ_FULL,
  119. },
  120. };
  121. static struct flash_platform_data db1200_spiflash_data = {
  122. .name = "s25fl001",
  123. .parts = db1200_spiflash_parts,
  124. .nr_parts = ARRAY_SIZE(db1200_spiflash_parts),
  125. .type = "m25p10",
  126. };
  127. static struct spi_board_info db1200_spi_devs[] __initdata = {
  128. {
  129. /* TI TMP121AIDBVR temp sensor */
  130. .modalias = "tmp121",
  131. .max_speed_hz = 2000000,
  132. .bus_num = 0,
  133. .chip_select = 0,
  134. .mode = 0,
  135. },
  136. {
  137. /* Spansion S25FL001D0FMA SPI flash */
  138. .modalias = "m25p80",
  139. .max_speed_hz = 50000000,
  140. .bus_num = 0,
  141. .chip_select = 1,
  142. .mode = 0,
  143. .platform_data = &db1200_spiflash_data,
  144. },
  145. };
  146. static struct i2c_board_info db1200_i2c_devs[] __initdata = {
  147. { I2C_BOARD_INFO("24c04", 0x52), }, /* AT24C04-10 I2C eeprom */
  148. { I2C_BOARD_INFO("ne1619", 0x2d), }, /* adm1025-compat hwmon */
  149. { I2C_BOARD_INFO("wm8731", 0x1b), }, /* I2S audio codec WM8731 */
  150. };
  151. /**********************************************************************/
  152. static void au1200_nand_cmd_ctrl(struct mtd_info *mtd, int cmd,
  153. unsigned int ctrl)
  154. {
  155. struct nand_chip *this = mtd->priv;
  156. unsigned long ioaddr = (unsigned long)this->IO_ADDR_W;
  157. ioaddr &= 0xffffff00;
  158. if (ctrl & NAND_CLE) {
  159. ioaddr += MEM_STNAND_CMD;
  160. } else if (ctrl & NAND_ALE) {
  161. ioaddr += MEM_STNAND_ADDR;
  162. } else {
  163. /* assume we want to r/w real data by default */
  164. ioaddr += MEM_STNAND_DATA;
  165. }
  166. this->IO_ADDR_R = this->IO_ADDR_W = (void __iomem *)ioaddr;
  167. if (cmd != NAND_CMD_NONE) {
  168. __raw_writeb(cmd, this->IO_ADDR_W);
  169. wmb();
  170. }
  171. }
  172. static int au1200_nand_device_ready(struct mtd_info *mtd)
  173. {
  174. return __raw_readl((void __iomem *)MEM_STSTAT) & 1;
  175. }
  176. static const char *db1200_part_probes[] = { "cmdlinepart", NULL };
  177. static struct mtd_partition db1200_nand_parts[] = {
  178. {
  179. .name = "NAND FS 0",
  180. .offset = 0,
  181. .size = 8 * 1024 * 1024,
  182. },
  183. {
  184. .name = "NAND FS 1",
  185. .offset = MTDPART_OFS_APPEND,
  186. .size = MTDPART_SIZ_FULL
  187. },
  188. };
  189. struct platform_nand_data db1200_nand_platdata = {
  190. .chip = {
  191. .nr_chips = 1,
  192. .chip_offset = 0,
  193. .nr_partitions = ARRAY_SIZE(db1200_nand_parts),
  194. .partitions = db1200_nand_parts,
  195. .chip_delay = 20,
  196. .part_probe_types = db1200_part_probes,
  197. },
  198. .ctrl = {
  199. .dev_ready = au1200_nand_device_ready,
  200. .cmd_ctrl = au1200_nand_cmd_ctrl,
  201. },
  202. };
  203. static struct resource db1200_nand_res[] = {
  204. [0] = {
  205. .start = DB1200_NAND_PHYS_ADDR,
  206. .end = DB1200_NAND_PHYS_ADDR + 0xff,
  207. .flags = IORESOURCE_MEM,
  208. },
  209. };
  210. static struct platform_device db1200_nand_dev = {
  211. .name = "gen_nand",
  212. .num_resources = ARRAY_SIZE(db1200_nand_res),
  213. .resource = db1200_nand_res,
  214. .id = -1,
  215. .dev = {
  216. .platform_data = &db1200_nand_platdata,
  217. }
  218. };
  219. /**********************************************************************/
  220. static struct smc91x_platdata db1200_eth_data = {
  221. .flags = SMC91X_NOWAIT | SMC91X_USE_16BIT,
  222. .leda = RPC_LED_100_10,
  223. .ledb = RPC_LED_TX_RX,
  224. };
  225. static struct resource db1200_eth_res[] = {
  226. [0] = {
  227. .start = DB1200_ETH_PHYS_ADDR,
  228. .end = DB1200_ETH_PHYS_ADDR + 0xf,
  229. .flags = IORESOURCE_MEM,
  230. },
  231. [1] = {
  232. .start = DB1200_ETH_INT,
  233. .end = DB1200_ETH_INT,
  234. .flags = IORESOURCE_IRQ,
  235. },
  236. };
  237. static struct platform_device db1200_eth_dev = {
  238. .dev = {
  239. .platform_data = &db1200_eth_data,
  240. },
  241. .name = "smc91x",
  242. .id = -1,
  243. .num_resources = ARRAY_SIZE(db1200_eth_res),
  244. .resource = db1200_eth_res,
  245. };
  246. /**********************************************************************/
  247. static struct resource db1200_ide_res[] = {
  248. [0] = {
  249. .start = DB1200_IDE_PHYS_ADDR,
  250. .end = DB1200_IDE_PHYS_ADDR + DB1200_IDE_PHYS_LEN - 1,
  251. .flags = IORESOURCE_MEM,
  252. },
  253. [1] = {
  254. .start = DB1200_IDE_INT,
  255. .end = DB1200_IDE_INT,
  256. .flags = IORESOURCE_IRQ,
  257. },
  258. [2] = {
  259. .start = AU1200_DSCR_CMD0_DMA_REQ1,
  260. .end = AU1200_DSCR_CMD0_DMA_REQ1,
  261. .flags = IORESOURCE_DMA,
  262. },
  263. };
  264. static u64 au1200_ide_dmamask = DMA_BIT_MASK(32);
  265. static struct platform_device db1200_ide_dev = {
  266. .name = "au1200-ide",
  267. .id = 0,
  268. .dev = {
  269. .dma_mask = &au1200_ide_dmamask,
  270. .coherent_dma_mask = DMA_BIT_MASK(32),
  271. },
  272. .num_resources = ARRAY_SIZE(db1200_ide_res),
  273. .resource = db1200_ide_res,
  274. };
  275. /**********************************************************************/
  276. /* SD carddetects: they're supposed to be edge-triggered, but ack
  277. * doesn't seem to work (CPLD Rev 2). Instead, the screaming one
  278. * is disabled and its counterpart enabled. The 500ms timeout is
  279. * because the carddetect isn't debounced in hardware.
  280. */
  281. static irqreturn_t db1200_mmc_cd(int irq, void *ptr)
  282. {
  283. void(*mmc_cd)(struct mmc_host *, unsigned long);
  284. if (irq == DB1200_SD0_INSERT_INT) {
  285. disable_irq_nosync(DB1200_SD0_INSERT_INT);
  286. enable_irq(DB1200_SD0_EJECT_INT);
  287. } else {
  288. disable_irq_nosync(DB1200_SD0_EJECT_INT);
  289. enable_irq(DB1200_SD0_INSERT_INT);
  290. }
  291. /* link against CONFIG_MMC=m */
  292. mmc_cd = symbol_get(mmc_detect_change);
  293. if (mmc_cd) {
  294. mmc_cd(ptr, msecs_to_jiffies(500));
  295. symbol_put(mmc_detect_change);
  296. }
  297. return IRQ_HANDLED;
  298. }
  299. static int db1200_mmc_cd_setup(void *mmc_host, int en)
  300. {
  301. int ret;
  302. if (en) {
  303. ret = request_irq(DB1200_SD0_INSERT_INT, db1200_mmc_cd,
  304. IRQF_DISABLED, "sd_insert", mmc_host);
  305. if (ret)
  306. goto out;
  307. ret = request_irq(DB1200_SD0_EJECT_INT, db1200_mmc_cd,
  308. IRQF_DISABLED, "sd_eject", mmc_host);
  309. if (ret) {
  310. free_irq(DB1200_SD0_INSERT_INT, mmc_host);
  311. goto out;
  312. }
  313. if (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD0INSERT)
  314. enable_irq(DB1200_SD0_EJECT_INT);
  315. else
  316. enable_irq(DB1200_SD0_INSERT_INT);
  317. } else {
  318. free_irq(DB1200_SD0_INSERT_INT, mmc_host);
  319. free_irq(DB1200_SD0_EJECT_INT, mmc_host);
  320. }
  321. ret = 0;
  322. out:
  323. return ret;
  324. }
  325. static void db1200_mmc_set_power(void *mmc_host, int state)
  326. {
  327. if (state) {
  328. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SD0PWR);
  329. msleep(400); /* stabilization time */
  330. } else
  331. bcsr_mod(BCSR_BOARD, BCSR_BOARD_SD0PWR, 0);
  332. }
  333. static int db1200_mmc_card_readonly(void *mmc_host)
  334. {
  335. return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD0WP) ? 1 : 0;
  336. }
  337. static int db1200_mmc_card_inserted(void *mmc_host)
  338. {
  339. return (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD0INSERT) ? 1 : 0;
  340. }
  341. static void db1200_mmcled_set(struct led_classdev *led,
  342. enum led_brightness brightness)
  343. {
  344. if (brightness != LED_OFF)
  345. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED0, 0);
  346. else
  347. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED0);
  348. }
  349. static struct led_classdev db1200_mmc_led = {
  350. .brightness_set = db1200_mmcled_set,
  351. };
  352. /* -- */
  353. static irqreturn_t pb1200_mmc1_cd(int irq, void *ptr)
  354. {
  355. void(*mmc_cd)(struct mmc_host *, unsigned long);
  356. if (irq == PB1200_SD1_INSERT_INT) {
  357. disable_irq_nosync(PB1200_SD1_INSERT_INT);
  358. enable_irq(PB1200_SD1_EJECT_INT);
  359. } else {
  360. disable_irq_nosync(PB1200_SD1_EJECT_INT);
  361. enable_irq(PB1200_SD1_INSERT_INT);
  362. }
  363. /* link against CONFIG_MMC=m */
  364. mmc_cd = symbol_get(mmc_detect_change);
  365. if (mmc_cd) {
  366. mmc_cd(ptr, msecs_to_jiffies(500));
  367. symbol_put(mmc_detect_change);
  368. }
  369. return IRQ_HANDLED;
  370. }
  371. static int pb1200_mmc1_cd_setup(void *mmc_host, int en)
  372. {
  373. int ret;
  374. if (en) {
  375. ret = request_irq(PB1200_SD1_INSERT_INT, pb1200_mmc1_cd, 0,
  376. "sd1_insert", mmc_host);
  377. if (ret)
  378. goto out;
  379. ret = request_irq(PB1200_SD1_EJECT_INT, pb1200_mmc1_cd, 0,
  380. "sd1_eject", mmc_host);
  381. if (ret) {
  382. free_irq(PB1200_SD1_INSERT_INT, mmc_host);
  383. goto out;
  384. }
  385. if (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD1INSERT)
  386. enable_irq(PB1200_SD1_EJECT_INT);
  387. else
  388. enable_irq(PB1200_SD1_INSERT_INT);
  389. } else {
  390. free_irq(PB1200_SD1_INSERT_INT, mmc_host);
  391. free_irq(PB1200_SD1_EJECT_INT, mmc_host);
  392. }
  393. ret = 0;
  394. out:
  395. return ret;
  396. }
  397. static void pb1200_mmc1led_set(struct led_classdev *led,
  398. enum led_brightness brightness)
  399. {
  400. if (brightness != LED_OFF)
  401. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED1, 0);
  402. else
  403. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED1);
  404. }
  405. static struct led_classdev pb1200_mmc1_led = {
  406. .brightness_set = pb1200_mmc1led_set,
  407. };
  408. static void pb1200_mmc1_set_power(void *mmc_host, int state)
  409. {
  410. if (state) {
  411. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SD1PWR);
  412. msleep(400); /* stabilization time */
  413. } else
  414. bcsr_mod(BCSR_BOARD, BCSR_BOARD_SD1PWR, 0);
  415. }
  416. static int pb1200_mmc1_card_readonly(void *mmc_host)
  417. {
  418. return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD1WP) ? 1 : 0;
  419. }
  420. static int pb1200_mmc1_card_inserted(void *mmc_host)
  421. {
  422. return (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD1INSERT) ? 1 : 0;
  423. }
  424. static struct au1xmmc_platform_data db1200_mmc_platdata[2] = {
  425. [0] = {
  426. .cd_setup = db1200_mmc_cd_setup,
  427. .set_power = db1200_mmc_set_power,
  428. .card_inserted = db1200_mmc_card_inserted,
  429. .card_readonly = db1200_mmc_card_readonly,
  430. .led = &db1200_mmc_led,
  431. },
  432. [1] = {
  433. .cd_setup = pb1200_mmc1_cd_setup,
  434. .set_power = pb1200_mmc1_set_power,
  435. .card_inserted = pb1200_mmc1_card_inserted,
  436. .card_readonly = pb1200_mmc1_card_readonly,
  437. .led = &pb1200_mmc1_led,
  438. },
  439. };
  440. static struct resource au1200_mmc0_resources[] = {
  441. [0] = {
  442. .start = AU1100_SD0_PHYS_ADDR,
  443. .end = AU1100_SD0_PHYS_ADDR + 0xfff,
  444. .flags = IORESOURCE_MEM,
  445. },
  446. [1] = {
  447. .start = AU1200_SD_INT,
  448. .end = AU1200_SD_INT,
  449. .flags = IORESOURCE_IRQ,
  450. },
  451. [2] = {
  452. .start = AU1200_DSCR_CMD0_SDMS_TX0,
  453. .end = AU1200_DSCR_CMD0_SDMS_TX0,
  454. .flags = IORESOURCE_DMA,
  455. },
  456. [3] = {
  457. .start = AU1200_DSCR_CMD0_SDMS_RX0,
  458. .end = AU1200_DSCR_CMD0_SDMS_RX0,
  459. .flags = IORESOURCE_DMA,
  460. }
  461. };
  462. static u64 au1xxx_mmc_dmamask = DMA_BIT_MASK(32);
  463. static struct platform_device db1200_mmc0_dev = {
  464. .name = "au1xxx-mmc",
  465. .id = 0,
  466. .dev = {
  467. .dma_mask = &au1xxx_mmc_dmamask,
  468. .coherent_dma_mask = DMA_BIT_MASK(32),
  469. .platform_data = &db1200_mmc_platdata[0],
  470. },
  471. .num_resources = ARRAY_SIZE(au1200_mmc0_resources),
  472. .resource = au1200_mmc0_resources,
  473. };
  474. static struct resource au1200_mmc1_res[] = {
  475. [0] = {
  476. .start = AU1100_SD1_PHYS_ADDR,
  477. .end = AU1100_SD1_PHYS_ADDR + 0xfff,
  478. .flags = IORESOURCE_MEM,
  479. },
  480. [1] = {
  481. .start = AU1200_SD_INT,
  482. .end = AU1200_SD_INT,
  483. .flags = IORESOURCE_IRQ,
  484. },
  485. [2] = {
  486. .start = AU1200_DSCR_CMD0_SDMS_TX1,
  487. .end = AU1200_DSCR_CMD0_SDMS_TX1,
  488. .flags = IORESOURCE_DMA,
  489. },
  490. [3] = {
  491. .start = AU1200_DSCR_CMD0_SDMS_RX1,
  492. .end = AU1200_DSCR_CMD0_SDMS_RX1,
  493. .flags = IORESOURCE_DMA,
  494. }
  495. };
  496. static struct platform_device pb1200_mmc1_dev = {
  497. .name = "au1xxx-mmc",
  498. .id = 1,
  499. .dev = {
  500. .dma_mask = &au1xxx_mmc_dmamask,
  501. .coherent_dma_mask = DMA_BIT_MASK(32),
  502. .platform_data = &db1200_mmc_platdata[1],
  503. },
  504. .num_resources = ARRAY_SIZE(au1200_mmc1_res),
  505. .resource = au1200_mmc1_res,
  506. };
  507. /**********************************************************************/
  508. static int db1200fb_panel_index(void)
  509. {
  510. return (bcsr_read(BCSR_SWITCHES) >> 8) & 0x0f;
  511. }
  512. static int db1200fb_panel_init(void)
  513. {
  514. /* Apply power */
  515. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_LCDVEE | BCSR_BOARD_LCDVDD |
  516. BCSR_BOARD_LCDBL);
  517. return 0;
  518. }
  519. static int db1200fb_panel_shutdown(void)
  520. {
  521. /* Remove power */
  522. bcsr_mod(BCSR_BOARD, BCSR_BOARD_LCDVEE | BCSR_BOARD_LCDVDD |
  523. BCSR_BOARD_LCDBL, 0);
  524. return 0;
  525. }
  526. static struct au1200fb_platdata db1200fb_pd = {
  527. .panel_index = db1200fb_panel_index,
  528. .panel_init = db1200fb_panel_init,
  529. .panel_shutdown = db1200fb_panel_shutdown,
  530. };
  531. static struct resource au1200_lcd_res[] = {
  532. [0] = {
  533. .start = AU1200_LCD_PHYS_ADDR,
  534. .end = AU1200_LCD_PHYS_ADDR + 0x800 - 1,
  535. .flags = IORESOURCE_MEM,
  536. },
  537. [1] = {
  538. .start = AU1200_LCD_INT,
  539. .end = AU1200_LCD_INT,
  540. .flags = IORESOURCE_IRQ,
  541. }
  542. };
  543. static u64 au1200_lcd_dmamask = DMA_BIT_MASK(32);
  544. static struct platform_device au1200_lcd_dev = {
  545. .name = "au1200-lcd",
  546. .id = 0,
  547. .dev = {
  548. .dma_mask = &au1200_lcd_dmamask,
  549. .coherent_dma_mask = DMA_BIT_MASK(32),
  550. .platform_data = &db1200fb_pd,
  551. },
  552. .num_resources = ARRAY_SIZE(au1200_lcd_res),
  553. .resource = au1200_lcd_res,
  554. };
  555. /**********************************************************************/
  556. static struct resource au1200_psc0_res[] = {
  557. [0] = {
  558. .start = AU1550_PSC0_PHYS_ADDR,
  559. .end = AU1550_PSC0_PHYS_ADDR + 0xfff,
  560. .flags = IORESOURCE_MEM,
  561. },
  562. [1] = {
  563. .start = AU1200_PSC0_INT,
  564. .end = AU1200_PSC0_INT,
  565. .flags = IORESOURCE_IRQ,
  566. },
  567. [2] = {
  568. .start = AU1200_DSCR_CMD0_PSC0_TX,
  569. .end = AU1200_DSCR_CMD0_PSC0_TX,
  570. .flags = IORESOURCE_DMA,
  571. },
  572. [3] = {
  573. .start = AU1200_DSCR_CMD0_PSC0_RX,
  574. .end = AU1200_DSCR_CMD0_PSC0_RX,
  575. .flags = IORESOURCE_DMA,
  576. },
  577. };
  578. static struct platform_device db1200_i2c_dev = {
  579. .name = "au1xpsc_smbus",
  580. .id = 0, /* bus number */
  581. .num_resources = ARRAY_SIZE(au1200_psc0_res),
  582. .resource = au1200_psc0_res,
  583. };
  584. static void db1200_spi_cs_en(struct au1550_spi_info *spi, int cs, int pol)
  585. {
  586. if (cs)
  587. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_SPISEL);
  588. else
  589. bcsr_mod(BCSR_RESETS, BCSR_RESETS_SPISEL, 0);
  590. }
  591. static struct au1550_spi_info db1200_spi_platdata = {
  592. .mainclk_hz = 50000000, /* PSC0 clock */
  593. .num_chipselect = 2,
  594. .activate_cs = db1200_spi_cs_en,
  595. };
  596. static u64 spi_dmamask = DMA_BIT_MASK(32);
  597. static struct platform_device db1200_spi_dev = {
  598. .dev = {
  599. .dma_mask = &spi_dmamask,
  600. .coherent_dma_mask = DMA_BIT_MASK(32),
  601. .platform_data = &db1200_spi_platdata,
  602. },
  603. .name = "au1550-spi",
  604. .id = 0, /* bus number */
  605. .num_resources = ARRAY_SIZE(au1200_psc0_res),
  606. .resource = au1200_psc0_res,
  607. };
  608. static struct resource au1200_psc1_res[] = {
  609. [0] = {
  610. .start = AU1550_PSC1_PHYS_ADDR,
  611. .end = AU1550_PSC1_PHYS_ADDR + 0xfff,
  612. .flags = IORESOURCE_MEM,
  613. },
  614. [1] = {
  615. .start = AU1200_PSC1_INT,
  616. .end = AU1200_PSC1_INT,
  617. .flags = IORESOURCE_IRQ,
  618. },
  619. [2] = {
  620. .start = AU1200_DSCR_CMD0_PSC1_TX,
  621. .end = AU1200_DSCR_CMD0_PSC1_TX,
  622. .flags = IORESOURCE_DMA,
  623. },
  624. [3] = {
  625. .start = AU1200_DSCR_CMD0_PSC1_RX,
  626. .end = AU1200_DSCR_CMD0_PSC1_RX,
  627. .flags = IORESOURCE_DMA,
  628. },
  629. };
  630. /* AC97 or I2S device */
  631. static struct platform_device db1200_audio_dev = {
  632. /* name assigned later based on switch setting */
  633. .id = 1, /* PSC ID */
  634. .num_resources = ARRAY_SIZE(au1200_psc1_res),
  635. .resource = au1200_psc1_res,
  636. };
  637. /* DB1200 ASoC card device */
  638. static struct platform_device db1200_sound_dev = {
  639. /* name assigned later based on switch setting */
  640. .id = 1, /* PSC ID */
  641. };
  642. static struct platform_device db1200_stac_dev = {
  643. .name = "ac97-codec",
  644. .id = 1, /* on PSC1 */
  645. };
  646. static struct platform_device db1200_audiodma_dev = {
  647. .name = "au1xpsc-pcm",
  648. .id = 1, /* PSC ID */
  649. };
  650. static struct platform_device *db1200_devs[] __initdata = {
  651. NULL, /* PSC0, selected by S6.8 */
  652. &db1200_ide_dev,
  653. &db1200_mmc0_dev,
  654. &au1200_lcd_dev,
  655. &db1200_eth_dev,
  656. &db1200_nand_dev,
  657. &db1200_audiodma_dev,
  658. &db1200_audio_dev,
  659. &db1200_stac_dev,
  660. &db1200_sound_dev,
  661. };
  662. static struct platform_device *pb1200_devs[] __initdata = {
  663. &pb1200_mmc1_dev,
  664. };
  665. /* Some peripheral base addresses differ on the PB1200 */
  666. static int __init pb1200_res_fixup(void)
  667. {
  668. /* CPLD Revs earlier than 4 cause problems */
  669. if (BCSR_WHOAMI_CPLD(bcsr_read(BCSR_WHOAMI)) <= 3) {
  670. printk(KERN_ERR "WARNING!!!\n");
  671. printk(KERN_ERR "WARNING!!!\n");
  672. printk(KERN_ERR "PB1200 must be at CPLD rev 4. Please have\n");
  673. printk(KERN_ERR "the board updated to latest revisions.\n");
  674. printk(KERN_ERR "This software will not work reliably\n");
  675. printk(KERN_ERR "on anything older than CPLD rev 4.!\n");
  676. printk(KERN_ERR "WARNING!!!\n");
  677. printk(KERN_ERR "WARNING!!!\n");
  678. return 1;
  679. }
  680. db1200_nand_res[0].start = PB1200_NAND_PHYS_ADDR;
  681. db1200_nand_res[0].end = PB1200_NAND_PHYS_ADDR + 0xff;
  682. db1200_ide_res[0].start = PB1200_IDE_PHYS_ADDR;
  683. db1200_ide_res[0].end = PB1200_IDE_PHYS_ADDR + DB1200_IDE_PHYS_LEN - 1;
  684. db1200_eth_res[0].start = PB1200_ETH_PHYS_ADDR;
  685. db1200_eth_res[0].end = PB1200_ETH_PHYS_ADDR + 0xff;
  686. return 0;
  687. }
  688. static int __init db1200_dev_init(void)
  689. {
  690. unsigned long pfc;
  691. unsigned short sw;
  692. int swapped, bid;
  693. bid = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
  694. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  695. (bid == BCSR_WHOAMI_PB1200_DDR2)) {
  696. if (pb1200_res_fixup())
  697. return -ENODEV;
  698. }
  699. /* GPIO7 is low-level triggered CPLD cascade */
  700. irq_set_irq_type(AU1200_GPIO7_INT, IRQ_TYPE_LEVEL_LOW);
  701. bcsr_init_irq(DB1200_INT_BEGIN, DB1200_INT_END, AU1200_GPIO7_INT);
  702. /* insert/eject pairs: one of both is always screaming. To avoid
  703. * issues they must not be automatically enabled when initially
  704. * requested.
  705. */
  706. irq_set_status_flags(DB1200_SD0_INSERT_INT, IRQ_NOAUTOEN);
  707. irq_set_status_flags(DB1200_SD0_EJECT_INT, IRQ_NOAUTOEN);
  708. irq_set_status_flags(DB1200_PC0_INSERT_INT, IRQ_NOAUTOEN);
  709. irq_set_status_flags(DB1200_PC0_EJECT_INT, IRQ_NOAUTOEN);
  710. irq_set_status_flags(DB1200_PC1_INSERT_INT, IRQ_NOAUTOEN);
  711. irq_set_status_flags(DB1200_PC1_EJECT_INT, IRQ_NOAUTOEN);
  712. i2c_register_board_info(0, db1200_i2c_devs,
  713. ARRAY_SIZE(db1200_i2c_devs));
  714. spi_register_board_info(db1200_spi_devs,
  715. ARRAY_SIZE(db1200_i2c_devs));
  716. /* SWITCHES: S6.8 I2C/SPI selector (OFF=I2C ON=SPI)
  717. * S6.7 AC97/I2S selector (OFF=AC97 ON=I2S)
  718. * or S12 on the PB1200.
  719. */
  720. /* NOTE: GPIO215 controls OTG VBUS supply. In SPI mode however
  721. * this pin is claimed by PSC0 (unused though, but pinmux doesn't
  722. * allow to free it without crippling the SPI interface).
  723. * As a result, in SPI mode, OTG simply won't work (PSC0 uses
  724. * it as an input pin which is pulled high on the boards).
  725. */
  726. pfc = __raw_readl((void __iomem *)SYS_PINFUNC) & ~SYS_PINFUNC_P0A;
  727. /* switch off OTG VBUS supply */
  728. gpio_request(215, "otg-vbus");
  729. gpio_direction_output(215, 1);
  730. printk(KERN_INFO "%s device configuration:\n", board_type_str());
  731. sw = bcsr_read(BCSR_SWITCHES);
  732. if (sw & BCSR_SWITCHES_DIP_8) {
  733. db1200_devs[0] = &db1200_i2c_dev;
  734. bcsr_mod(BCSR_RESETS, BCSR_RESETS_PSC0MUX, 0);
  735. pfc |= (2 << 17); /* GPIO2 block owns GPIO215 */
  736. printk(KERN_INFO " S6.8 OFF: PSC0 mode I2C\n");
  737. printk(KERN_INFO " OTG port VBUS supply available!\n");
  738. } else {
  739. db1200_devs[0] = &db1200_spi_dev;
  740. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_PSC0MUX);
  741. pfc |= (1 << 17); /* PSC0 owns GPIO215 */
  742. printk(KERN_INFO " S6.8 ON : PSC0 mode SPI\n");
  743. printk(KERN_INFO " OTG port VBUS supply disabled\n");
  744. }
  745. __raw_writel(pfc, (void __iomem *)SYS_PINFUNC);
  746. wmb();
  747. /* Audio: DIP7 selects I2S(0)/AC97(1), but need I2C for I2S!
  748. * so: DIP7=1 || DIP8=0 => AC97, DIP7=0 && DIP8=1 => I2S
  749. */
  750. sw &= BCSR_SWITCHES_DIP_8 | BCSR_SWITCHES_DIP_7;
  751. if (sw == BCSR_SWITCHES_DIP_8) {
  752. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_PSC1MUX);
  753. db1200_audio_dev.name = "au1xpsc_i2s";
  754. db1200_sound_dev.name = "db1200-i2s";
  755. printk(KERN_INFO " S6.7 ON : PSC1 mode I2S\n");
  756. } else {
  757. bcsr_mod(BCSR_RESETS, BCSR_RESETS_PSC1MUX, 0);
  758. db1200_audio_dev.name = "au1xpsc_ac97";
  759. db1200_sound_dev.name = "db1200-ac97";
  760. printk(KERN_INFO " S6.7 OFF: PSC1 mode AC97\n");
  761. }
  762. /* Audio PSC clock is supplied externally. (FIXME: platdata!!) */
  763. __raw_writel(PSC_SEL_CLK_SERCLK,
  764. (void __iomem *)KSEG1ADDR(AU1550_PSC1_PHYS_ADDR) + PSC_SEL_OFFSET);
  765. wmb();
  766. db1x_register_pcmcia_socket(
  767. AU1000_PCMCIA_ATTR_PHYS_ADDR,
  768. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
  769. AU1000_PCMCIA_MEM_PHYS_ADDR,
  770. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
  771. AU1000_PCMCIA_IO_PHYS_ADDR,
  772. AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
  773. DB1200_PC0_INT, DB1200_PC0_INSERT_INT,
  774. /*DB1200_PC0_STSCHG_INT*/0, DB1200_PC0_EJECT_INT, 0);
  775. db1x_register_pcmcia_socket(
  776. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004000000,
  777. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004400000 - 1,
  778. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004000000,
  779. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004400000 - 1,
  780. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004000000,
  781. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004010000 - 1,
  782. DB1200_PC1_INT, DB1200_PC1_INSERT_INT,
  783. /*DB1200_PC1_STSCHG_INT*/0, DB1200_PC1_EJECT_INT, 1);
  784. swapped = bcsr_read(BCSR_STATUS) & BCSR_STATUS_DB1200_SWAPBOOT;
  785. db1x_register_norflash(64 << 20, 2, swapped);
  786. platform_add_devices(db1200_devs, ARRAY_SIZE(db1200_devs));
  787. /* PB1200 is a DB1200 with a 2nd MMC and Camera connector */
  788. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  789. (bid == BCSR_WHOAMI_PB1200_DDR2))
  790. platform_add_devices(pb1200_devs, ARRAY_SIZE(pb1200_devs));
  791. return 0;
  792. }
  793. device_initcall(db1200_dev_init);