Kconfig 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAVE_CUSTOM_GPIO_H
  7. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  8. select ARCH_WANT_IPC_PARSE_VERSION
  9. select BUILDTIME_EXTABLE_SORT if MMU
  10. select CPU_PM if (SUSPEND || CPU_IDLE)
  11. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
  12. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  13. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  14. select GENERIC_IRQ_PROBE
  15. select GENERIC_IRQ_SHOW
  16. select GENERIC_PCI_IOMAP
  17. select GENERIC_SMP_IDLE_THREAD
  18. select GENERIC_IDLE_POLL_SETUP
  19. select GENERIC_STRNCPY_FROM_USER
  20. select GENERIC_STRNLEN_USER
  21. select HARDIRQS_SW_RESEND
  22. select HAVE_AOUT
  23. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  24. select HAVE_ARCH_KGDB
  25. select HAVE_ARCH_SECCOMP_FILTER
  26. select HAVE_ARCH_TRACEHOOK
  27. select HAVE_BPF_JIT
  28. select HAVE_C_RECORDMCOUNT
  29. select HAVE_DEBUG_KMEMLEAK
  30. select HAVE_DMA_API_DEBUG
  31. select HAVE_DMA_ATTRS
  32. select HAVE_DMA_CONTIGUOUS if MMU
  33. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  34. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  35. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  36. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  37. select HAVE_GENERIC_DMA_COHERENT
  38. select HAVE_GENERIC_HARDIRQS
  39. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  40. select HAVE_IDE if PCI || ISA || PCMCIA
  41. select HAVE_KERNEL_GZIP
  42. select HAVE_KERNEL_LZMA
  43. select HAVE_KERNEL_LZO
  44. select HAVE_KERNEL_XZ
  45. select HAVE_KPROBES if !XIP_KERNEL
  46. select HAVE_KRETPROBES if (HAVE_KPROBES)
  47. select HAVE_MEMBLOCK
  48. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  49. select HAVE_PERF_EVENTS
  50. select HAVE_REGS_AND_STACK_ACCESS_API
  51. select HAVE_SYSCALL_TRACEPOINTS
  52. select HAVE_UID16
  53. select KTIME_SCALAR
  54. select PERF_USE_VMALLOC
  55. select RTC_LIB
  56. select SYS_SUPPORTS_APM_EMULATION
  57. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  58. select MODULES_USE_ELF_REL
  59. select CLONE_BACKWARDS
  60. select OLD_SIGSUSPEND3
  61. select OLD_SIGACTION
  62. select HAVE_CONTEXT_TRACKING
  63. help
  64. The ARM series is a line of low-power-consumption RISC chip designs
  65. licensed by ARM Ltd and targeted at embedded applications and
  66. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  67. manufactured, but legacy ARM-based PC hardware remains popular in
  68. Europe. There is an ARM Linux project with a web page at
  69. <http://www.arm.linux.org.uk/>.
  70. config ARM_HAS_SG_CHAIN
  71. bool
  72. config NEED_SG_DMA_LENGTH
  73. bool
  74. config ARM_DMA_USE_IOMMU
  75. bool
  76. select ARM_HAS_SG_CHAIN
  77. select NEED_SG_DMA_LENGTH
  78. if ARM_DMA_USE_IOMMU
  79. config ARM_DMA_IOMMU_ALIGNMENT
  80. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  81. range 4 9
  82. default 8
  83. help
  84. DMA mapping framework by default aligns all buffers to the smallest
  85. PAGE_SIZE order which is greater than or equal to the requested buffer
  86. size. This works well for buffers up to a few hundreds kilobytes, but
  87. for larger buffers it just a waste of address space. Drivers which has
  88. relatively small addressing window (like 64Mib) might run out of
  89. virtual space with just a few allocations.
  90. With this parameter you can specify the maximum PAGE_SIZE order for
  91. DMA IOMMU buffers. Larger buffers will be aligned only to this
  92. specified order. The order is expressed as a power of two multiplied
  93. by the PAGE_SIZE.
  94. endif
  95. config HAVE_PWM
  96. bool
  97. config MIGHT_HAVE_PCI
  98. bool
  99. config SYS_SUPPORTS_APM_EMULATION
  100. bool
  101. config GENERIC_GPIO
  102. bool
  103. config HAVE_TCM
  104. bool
  105. select GENERIC_ALLOCATOR
  106. config HAVE_PROC_CPU
  107. bool
  108. config NO_IOPORT
  109. bool
  110. config EISA
  111. bool
  112. ---help---
  113. The Extended Industry Standard Architecture (EISA) bus was
  114. developed as an open alternative to the IBM MicroChannel bus.
  115. The EISA bus provided some of the features of the IBM MicroChannel
  116. bus while maintaining backward compatibility with cards made for
  117. the older ISA bus. The EISA bus saw limited use between 1988 and
  118. 1995 when it was made obsolete by the PCI bus.
  119. Say Y here if you are building a kernel for an EISA-based machine.
  120. Otherwise, say N.
  121. config SBUS
  122. bool
  123. config STACKTRACE_SUPPORT
  124. bool
  125. default y
  126. config HAVE_LATENCYTOP_SUPPORT
  127. bool
  128. depends on !SMP
  129. default y
  130. config LOCKDEP_SUPPORT
  131. bool
  132. default y
  133. config TRACE_IRQFLAGS_SUPPORT
  134. bool
  135. default y
  136. config RWSEM_GENERIC_SPINLOCK
  137. bool
  138. default y
  139. config RWSEM_XCHGADD_ALGORITHM
  140. bool
  141. config ARCH_HAS_ILOG2_U32
  142. bool
  143. config ARCH_HAS_ILOG2_U64
  144. bool
  145. config ARCH_HAS_CPUFREQ
  146. bool
  147. help
  148. Internal node to signify that the ARCH has CPUFREQ support
  149. and that the relevant menu configurations are displayed for
  150. it.
  151. config GENERIC_HWEIGHT
  152. bool
  153. default y
  154. config GENERIC_CALIBRATE_DELAY
  155. bool
  156. default y
  157. config ARCH_MAY_HAVE_PC_FDC
  158. bool
  159. config ZONE_DMA
  160. bool
  161. config NEED_DMA_MAP_STATE
  162. def_bool y
  163. config ARCH_HAS_DMA_SET_COHERENT_MASK
  164. bool
  165. config GENERIC_ISA_DMA
  166. bool
  167. config FIQ
  168. bool
  169. config NEED_RET_TO_USER
  170. bool
  171. config ARCH_MTD_XIP
  172. bool
  173. config VECTORS_BASE
  174. hex
  175. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  176. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  177. default 0x00000000
  178. help
  179. The base address of exception vectors.
  180. config ARM_PATCH_PHYS_VIRT
  181. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  182. default y
  183. depends on !XIP_KERNEL && MMU
  184. depends on !ARCH_REALVIEW || !SPARSEMEM
  185. help
  186. Patch phys-to-virt and virt-to-phys translation functions at
  187. boot and module load time according to the position of the
  188. kernel in system memory.
  189. This can only be used with non-XIP MMU kernels where the base
  190. of physical memory is at a 16MB boundary.
  191. Only disable this option if you know that you do not require
  192. this feature (eg, building a kernel for a single machine) and
  193. you need to shrink the kernel to the minimal size.
  194. config NEED_MACH_GPIO_H
  195. bool
  196. help
  197. Select this when mach/gpio.h is required to provide special
  198. definitions for this platform. The need for mach/gpio.h should
  199. be avoided when possible.
  200. config NEED_MACH_IO_H
  201. bool
  202. help
  203. Select this when mach/io.h is required to provide special
  204. definitions for this platform. The need for mach/io.h should
  205. be avoided when possible.
  206. config NEED_MACH_MEMORY_H
  207. bool
  208. help
  209. Select this when mach/memory.h is required to provide special
  210. definitions for this platform. The need for mach/memory.h should
  211. be avoided when possible.
  212. config PHYS_OFFSET
  213. hex "Physical address of main memory" if MMU
  214. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  215. default DRAM_BASE if !MMU
  216. help
  217. Please provide the physical address corresponding to the
  218. location of main memory in your system.
  219. config GENERIC_BUG
  220. def_bool y
  221. depends on BUG
  222. source "init/Kconfig"
  223. source "kernel/Kconfig.freezer"
  224. menu "System Type"
  225. config MMU
  226. bool "MMU-based Paged Memory Management Support"
  227. default y
  228. help
  229. Select if you want MMU-based virtualised addressing space
  230. support by paged memory management. If unsure, say 'Y'.
  231. #
  232. # The "ARM system type" choice list is ordered alphabetically by option
  233. # text. Please add new entries in the option alphabetic order.
  234. #
  235. choice
  236. prompt "ARM system type"
  237. default ARCH_VERSATILE if !MMU
  238. default ARCH_MULTIPLATFORM if MMU
  239. config ARCH_MULTIPLATFORM
  240. bool "Allow multiple platforms to be selected"
  241. depends on MMU
  242. select ARM_PATCH_PHYS_VIRT
  243. select AUTO_ZRELADDR
  244. select COMMON_CLK
  245. select MULTI_IRQ_HANDLER
  246. select SPARSE_IRQ
  247. select USE_OF
  248. config ARCH_INTEGRATOR
  249. bool "ARM Ltd. Integrator family"
  250. select ARCH_HAS_CPUFREQ
  251. select ARM_AMBA
  252. select COMMON_CLK
  253. select COMMON_CLK_VERSATILE
  254. select GENERIC_CLOCKEVENTS
  255. select HAVE_TCM
  256. select ICST
  257. select MULTI_IRQ_HANDLER
  258. select NEED_MACH_MEMORY_H
  259. select PLAT_VERSATILE
  260. select SPARSE_IRQ
  261. select VERSATILE_FPGA_IRQ
  262. help
  263. Support for ARM's Integrator platform.
  264. config ARCH_REALVIEW
  265. bool "ARM Ltd. RealView family"
  266. select ARCH_WANT_OPTIONAL_GPIOLIB
  267. select ARM_AMBA
  268. select ARM_TIMER_SP804
  269. select COMMON_CLK
  270. select COMMON_CLK_VERSATILE
  271. select GENERIC_CLOCKEVENTS
  272. select GPIO_PL061 if GPIOLIB
  273. select ICST
  274. select NEED_MACH_MEMORY_H
  275. select PLAT_VERSATILE
  276. select PLAT_VERSATILE_CLCD
  277. help
  278. This enables support for ARM Ltd RealView boards.
  279. config ARCH_VERSATILE
  280. bool "ARM Ltd. Versatile family"
  281. select ARCH_WANT_OPTIONAL_GPIOLIB
  282. select ARM_AMBA
  283. select ARM_TIMER_SP804
  284. select ARM_VIC
  285. select CLKDEV_LOOKUP
  286. select GENERIC_CLOCKEVENTS
  287. select HAVE_MACH_CLKDEV
  288. select ICST
  289. select PLAT_VERSATILE
  290. select PLAT_VERSATILE_CLCD
  291. select PLAT_VERSATILE_CLOCK
  292. select VERSATILE_FPGA_IRQ
  293. help
  294. This enables support for ARM Ltd Versatile board.
  295. config ARCH_AT91
  296. bool "Atmel AT91"
  297. select ARCH_REQUIRE_GPIOLIB
  298. select CLKDEV_LOOKUP
  299. select HAVE_CLK
  300. select IRQ_DOMAIN
  301. select NEED_MACH_GPIO_H
  302. select NEED_MACH_IO_H if PCCARD
  303. select PINCTRL
  304. select PINCTRL_AT91 if USE_OF
  305. help
  306. This enables support for systems based on Atmel
  307. AT91RM9200 and AT91SAM9* processors.
  308. config ARCH_CLPS711X
  309. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  310. select ARCH_REQUIRE_GPIOLIB
  311. select AUTO_ZRELADDR
  312. select CLKDEV_LOOKUP
  313. select COMMON_CLK
  314. select CPU_ARM720T
  315. select GENERIC_CLOCKEVENTS
  316. select MULTI_IRQ_HANDLER
  317. select NEED_MACH_MEMORY_H
  318. select SPARSE_IRQ
  319. help
  320. Support for Cirrus Logic 711x/721x/731x based boards.
  321. config ARCH_GEMINI
  322. bool "Cortina Systems Gemini"
  323. select ARCH_REQUIRE_GPIOLIB
  324. select ARCH_USES_GETTIMEOFFSET
  325. select NEED_MACH_GPIO_H
  326. select CPU_FA526
  327. help
  328. Support for the Cortina Systems Gemini family SoCs
  329. config ARCH_EBSA110
  330. bool "EBSA-110"
  331. select ARCH_USES_GETTIMEOFFSET
  332. select CPU_SA110
  333. select ISA
  334. select NEED_MACH_IO_H
  335. select NEED_MACH_MEMORY_H
  336. select NO_IOPORT
  337. help
  338. This is an evaluation board for the StrongARM processor available
  339. from Digital. It has limited hardware on-board, including an
  340. Ethernet interface, two PCMCIA sockets, two serial ports and a
  341. parallel port.
  342. config ARCH_EP93XX
  343. bool "EP93xx-based"
  344. select ARCH_HAS_HOLES_MEMORYMODEL
  345. select ARCH_REQUIRE_GPIOLIB
  346. select ARCH_USES_GETTIMEOFFSET
  347. select ARM_AMBA
  348. select ARM_VIC
  349. select CLKDEV_LOOKUP
  350. select CPU_ARM920T
  351. select NEED_MACH_MEMORY_H
  352. help
  353. This enables support for the Cirrus EP93xx series of CPUs.
  354. config ARCH_FOOTBRIDGE
  355. bool "FootBridge"
  356. select CPU_SA110
  357. select FOOTBRIDGE
  358. select GENERIC_CLOCKEVENTS
  359. select HAVE_IDE
  360. select NEED_MACH_IO_H if !MMU
  361. select NEED_MACH_MEMORY_H
  362. help
  363. Support for systems based on the DC21285 companion chip
  364. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  365. config ARCH_NETX
  366. bool "Hilscher NetX based"
  367. select ARM_VIC
  368. select CLKSRC_MMIO
  369. select CPU_ARM926T
  370. select GENERIC_CLOCKEVENTS
  371. help
  372. This enables support for systems based on the Hilscher NetX Soc
  373. config ARCH_IOP13XX
  374. bool "IOP13xx-based"
  375. depends on MMU
  376. select ARCH_SUPPORTS_MSI
  377. select CPU_XSC3
  378. select NEED_MACH_MEMORY_H
  379. select NEED_RET_TO_USER
  380. select PCI
  381. select PLAT_IOP
  382. select VMSPLIT_1G
  383. help
  384. Support for Intel's IOP13XX (XScale) family of processors.
  385. config ARCH_IOP32X
  386. bool "IOP32x-based"
  387. depends on MMU
  388. select ARCH_REQUIRE_GPIOLIB
  389. select CPU_XSCALE
  390. select NEED_MACH_GPIO_H
  391. select NEED_RET_TO_USER
  392. select PCI
  393. select PLAT_IOP
  394. help
  395. Support for Intel's 80219 and IOP32X (XScale) family of
  396. processors.
  397. config ARCH_IOP33X
  398. bool "IOP33x-based"
  399. depends on MMU
  400. select ARCH_REQUIRE_GPIOLIB
  401. select CPU_XSCALE
  402. select NEED_MACH_GPIO_H
  403. select NEED_RET_TO_USER
  404. select PCI
  405. select PLAT_IOP
  406. help
  407. Support for Intel's IOP33X (XScale) family of processors.
  408. config ARCH_IXP4XX
  409. bool "IXP4xx-based"
  410. depends on MMU
  411. select ARCH_HAS_DMA_SET_COHERENT_MASK
  412. select ARCH_REQUIRE_GPIOLIB
  413. select CLKSRC_MMIO
  414. select CPU_XSCALE
  415. select DMABOUNCE if PCI
  416. select GENERIC_CLOCKEVENTS
  417. select MIGHT_HAVE_PCI
  418. select NEED_MACH_IO_H
  419. select USB_EHCI_BIG_ENDIAN_MMIO
  420. select USB_EHCI_BIG_ENDIAN_DESC
  421. help
  422. Support for Intel's IXP4XX (XScale) family of processors.
  423. config ARCH_DOVE
  424. bool "Marvell Dove"
  425. select ARCH_REQUIRE_GPIOLIB
  426. select CPU_V7
  427. select GENERIC_CLOCKEVENTS
  428. select MIGHT_HAVE_PCI
  429. select PINCTRL
  430. select PINCTRL_DOVE
  431. select PLAT_ORION_LEGACY
  432. select USB_ARCH_HAS_EHCI
  433. select MVEBU_MBUS
  434. help
  435. Support for the Marvell Dove SoC 88AP510
  436. config ARCH_KIRKWOOD
  437. bool "Marvell Kirkwood"
  438. select ARCH_REQUIRE_GPIOLIB
  439. select CPU_FEROCEON
  440. select GENERIC_CLOCKEVENTS
  441. select PCI
  442. select PCI_QUIRKS
  443. select PINCTRL
  444. select PINCTRL_KIRKWOOD
  445. select PLAT_ORION_LEGACY
  446. select MVEBU_MBUS
  447. help
  448. Support for the following Marvell Kirkwood series SoCs:
  449. 88F6180, 88F6192 and 88F6281.
  450. config ARCH_MV78XX0
  451. bool "Marvell MV78xx0"
  452. select ARCH_REQUIRE_GPIOLIB
  453. select CPU_FEROCEON
  454. select GENERIC_CLOCKEVENTS
  455. select PCI
  456. select PLAT_ORION_LEGACY
  457. select MVEBU_MBUS
  458. help
  459. Support for the following Marvell MV78xx0 series SoCs:
  460. MV781x0, MV782x0.
  461. config ARCH_ORION5X
  462. bool "Marvell Orion"
  463. depends on MMU
  464. select ARCH_REQUIRE_GPIOLIB
  465. select CPU_FEROCEON
  466. select GENERIC_CLOCKEVENTS
  467. select PCI
  468. select PLAT_ORION_LEGACY
  469. select MVEBU_MBUS
  470. help
  471. Support for the following Marvell Orion 5x series SoCs:
  472. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  473. Orion-2 (5281), Orion-1-90 (6183).
  474. config ARCH_MMP
  475. bool "Marvell PXA168/910/MMP2"
  476. depends on MMU
  477. select ARCH_REQUIRE_GPIOLIB
  478. select CLKDEV_LOOKUP
  479. select GENERIC_ALLOCATOR
  480. select GENERIC_CLOCKEVENTS
  481. select GPIO_PXA
  482. select IRQ_DOMAIN
  483. select NEED_MACH_GPIO_H
  484. select PINCTRL
  485. select PLAT_PXA
  486. select SPARSE_IRQ
  487. help
  488. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  489. config ARCH_KS8695
  490. bool "Micrel/Kendin KS8695"
  491. select ARCH_REQUIRE_GPIOLIB
  492. select CLKSRC_MMIO
  493. select CPU_ARM922T
  494. select GENERIC_CLOCKEVENTS
  495. select NEED_MACH_MEMORY_H
  496. help
  497. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  498. System-on-Chip devices.
  499. config ARCH_W90X900
  500. bool "Nuvoton W90X900 CPU"
  501. select ARCH_REQUIRE_GPIOLIB
  502. select CLKDEV_LOOKUP
  503. select CLKSRC_MMIO
  504. select CPU_ARM926T
  505. select GENERIC_CLOCKEVENTS
  506. help
  507. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  508. At present, the w90x900 has been renamed nuc900, regarding
  509. the ARM series product line, you can login the following
  510. link address to know more.
  511. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  512. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  513. config ARCH_LPC32XX
  514. bool "NXP LPC32XX"
  515. select ARCH_REQUIRE_GPIOLIB
  516. select ARM_AMBA
  517. select CLKDEV_LOOKUP
  518. select CLKSRC_MMIO
  519. select CPU_ARM926T
  520. select GENERIC_CLOCKEVENTS
  521. select HAVE_IDE
  522. select HAVE_PWM
  523. select USB_ARCH_HAS_OHCI
  524. select USE_OF
  525. help
  526. Support for the NXP LPC32XX family of processors
  527. config ARCH_PXA
  528. bool "PXA2xx/PXA3xx-based"
  529. depends on MMU
  530. select ARCH_HAS_CPUFREQ
  531. select ARCH_MTD_XIP
  532. select ARCH_REQUIRE_GPIOLIB
  533. select ARM_CPU_SUSPEND if PM
  534. select AUTO_ZRELADDR
  535. select CLKDEV_LOOKUP
  536. select CLKSRC_MMIO
  537. select GENERIC_CLOCKEVENTS
  538. select GPIO_PXA
  539. select HAVE_IDE
  540. select MULTI_IRQ_HANDLER
  541. select NEED_MACH_GPIO_H
  542. select PLAT_PXA
  543. select SPARSE_IRQ
  544. help
  545. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  546. config ARCH_MSM
  547. bool "Qualcomm MSM"
  548. select ARCH_REQUIRE_GPIOLIB
  549. select CLKDEV_LOOKUP
  550. select GENERIC_CLOCKEVENTS
  551. select HAVE_CLK
  552. help
  553. Support for Qualcomm MSM/QSD based systems. This runs on the
  554. apps processor of the MSM/QSD and depends on a shared memory
  555. interface to the modem processor which runs the baseband
  556. stack and controls some vital subsystems
  557. (clock and power control, etc).
  558. config ARCH_SHMOBILE
  559. bool "Renesas SH-Mobile / R-Mobile"
  560. select CLKDEV_LOOKUP
  561. select GENERIC_CLOCKEVENTS
  562. select HAVE_ARM_SCU if SMP
  563. select HAVE_ARM_TWD if LOCAL_TIMERS
  564. select HAVE_CLK
  565. select HAVE_MACH_CLKDEV
  566. select HAVE_SMP
  567. select MIGHT_HAVE_CACHE_L2X0
  568. select MULTI_IRQ_HANDLER
  569. select NEED_MACH_MEMORY_H
  570. select NO_IOPORT
  571. select PINCTRL if ARCH_WANT_OPTIONAL_GPIOLIB
  572. select PM_GENERIC_DOMAINS if PM
  573. select SPARSE_IRQ
  574. help
  575. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  576. config ARCH_RPC
  577. bool "RiscPC"
  578. select ARCH_ACORN
  579. select ARCH_MAY_HAVE_PC_FDC
  580. select ARCH_SPARSEMEM_ENABLE
  581. select ARCH_USES_GETTIMEOFFSET
  582. select FIQ
  583. select HAVE_IDE
  584. select HAVE_PATA_PLATFORM
  585. select ISA_DMA_API
  586. select NEED_MACH_IO_H
  587. select NEED_MACH_MEMORY_H
  588. select NO_IOPORT
  589. select VIRT_TO_BUS
  590. help
  591. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  592. CD-ROM interface, serial and parallel port, and the floppy drive.
  593. config ARCH_SA1100
  594. bool "SA1100-based"
  595. select ARCH_HAS_CPUFREQ
  596. select ARCH_MTD_XIP
  597. select ARCH_REQUIRE_GPIOLIB
  598. select ARCH_SPARSEMEM_ENABLE
  599. select CLKDEV_LOOKUP
  600. select CLKSRC_MMIO
  601. select CPU_FREQ
  602. select CPU_SA1100
  603. select GENERIC_CLOCKEVENTS
  604. select HAVE_IDE
  605. select ISA
  606. select NEED_MACH_GPIO_H
  607. select NEED_MACH_MEMORY_H
  608. select SPARSE_IRQ
  609. help
  610. Support for StrongARM 11x0 based boards.
  611. config ARCH_S3C24XX
  612. bool "Samsung S3C24XX SoCs"
  613. select ARCH_HAS_CPUFREQ
  614. select ARCH_REQUIRE_GPIOLIB
  615. select CLKDEV_LOOKUP
  616. select CLKSRC_MMIO
  617. select GENERIC_CLOCKEVENTS
  618. select HAVE_CLK
  619. select HAVE_S3C2410_I2C if I2C
  620. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  621. select HAVE_S3C_RTC if RTC_CLASS
  622. select MULTI_IRQ_HANDLER
  623. select NEED_MACH_GPIO_H
  624. select NEED_MACH_IO_H
  625. help
  626. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  627. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  628. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  629. Samsung SMDK2410 development board (and derivatives).
  630. config ARCH_S3C64XX
  631. bool "Samsung S3C64XX"
  632. select ARCH_HAS_CPUFREQ
  633. select ARCH_REQUIRE_GPIOLIB
  634. select ARM_VIC
  635. select CLKDEV_LOOKUP
  636. select CLKSRC_MMIO
  637. select CPU_V6
  638. select GENERIC_CLOCKEVENTS
  639. select HAVE_CLK
  640. select HAVE_S3C2410_I2C if I2C
  641. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  642. select HAVE_TCM
  643. select NEED_MACH_GPIO_H
  644. select NO_IOPORT
  645. select PLAT_SAMSUNG
  646. select S3C_DEV_NAND
  647. select S3C_GPIO_TRACK
  648. select SAMSUNG_CLKSRC
  649. select SAMSUNG_GPIOLIB_4BIT
  650. select SAMSUNG_IRQ_VIC_TIMER
  651. select USB_ARCH_HAS_OHCI
  652. help
  653. Samsung S3C64XX series based systems
  654. config ARCH_S5P64X0
  655. bool "Samsung S5P6440 S5P6450"
  656. select CLKDEV_LOOKUP
  657. select CLKSRC_MMIO
  658. select CPU_V6
  659. select GENERIC_CLOCKEVENTS
  660. select HAVE_CLK
  661. select HAVE_S3C2410_I2C if I2C
  662. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  663. select HAVE_S3C_RTC if RTC_CLASS
  664. select NEED_MACH_GPIO_H
  665. help
  666. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  667. SMDK6450.
  668. config ARCH_S5PC100
  669. bool "Samsung S5PC100"
  670. select ARCH_REQUIRE_GPIOLIB
  671. select CLKDEV_LOOKUP
  672. select CLKSRC_MMIO
  673. select CPU_V7
  674. select GENERIC_CLOCKEVENTS
  675. select HAVE_CLK
  676. select HAVE_S3C2410_I2C if I2C
  677. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  678. select HAVE_S3C_RTC if RTC_CLASS
  679. select NEED_MACH_GPIO_H
  680. help
  681. Samsung S5PC100 series based systems
  682. config ARCH_S5PV210
  683. bool "Samsung S5PV210/S5PC110"
  684. select ARCH_HAS_CPUFREQ
  685. select ARCH_HAS_HOLES_MEMORYMODEL
  686. select ARCH_SPARSEMEM_ENABLE
  687. select CLKDEV_LOOKUP
  688. select CLKSRC_MMIO
  689. select CPU_V7
  690. select GENERIC_CLOCKEVENTS
  691. select HAVE_CLK
  692. select HAVE_S3C2410_I2C if I2C
  693. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  694. select HAVE_S3C_RTC if RTC_CLASS
  695. select NEED_MACH_GPIO_H
  696. select NEED_MACH_MEMORY_H
  697. help
  698. Samsung S5PV210/S5PC110 series based systems
  699. config ARCH_EXYNOS
  700. bool "Samsung EXYNOS"
  701. select ARCH_HAS_CPUFREQ
  702. select ARCH_HAS_HOLES_MEMORYMODEL
  703. select ARCH_SPARSEMEM_ENABLE
  704. select CLKDEV_LOOKUP
  705. select COMMON_CLK
  706. select CPU_V7
  707. select GENERIC_CLOCKEVENTS
  708. select HAVE_CLK
  709. select HAVE_S3C2410_I2C if I2C
  710. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  711. select HAVE_S3C_RTC if RTC_CLASS
  712. select NEED_MACH_GPIO_H
  713. select NEED_MACH_MEMORY_H
  714. help
  715. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  716. config ARCH_SHARK
  717. bool "Shark"
  718. select ARCH_USES_GETTIMEOFFSET
  719. select CPU_SA110
  720. select ISA
  721. select ISA_DMA
  722. select NEED_MACH_MEMORY_H
  723. select PCI
  724. select VIRT_TO_BUS
  725. select ZONE_DMA
  726. help
  727. Support for the StrongARM based Digital DNARD machine, also known
  728. as "Shark" (<http://www.shark-linux.de/shark.html>).
  729. config ARCH_U300
  730. bool "ST-Ericsson U300 Series"
  731. depends on MMU
  732. select ARCH_REQUIRE_GPIOLIB
  733. select ARM_AMBA
  734. select ARM_PATCH_PHYS_VIRT
  735. select ARM_VIC
  736. select CLKDEV_LOOKUP
  737. select CLKSRC_MMIO
  738. select COMMON_CLK
  739. select CPU_ARM926T
  740. select GENERIC_CLOCKEVENTS
  741. select HAVE_TCM
  742. select SPARSE_IRQ
  743. help
  744. Support for ST-Ericsson U300 series mobile platforms.
  745. config ARCH_DAVINCI
  746. bool "TI DaVinci"
  747. select ARCH_HAS_HOLES_MEMORYMODEL
  748. select ARCH_REQUIRE_GPIOLIB
  749. select CLKDEV_LOOKUP
  750. select GENERIC_ALLOCATOR
  751. select GENERIC_CLOCKEVENTS
  752. select GENERIC_IRQ_CHIP
  753. select HAVE_IDE
  754. select NEED_MACH_GPIO_H
  755. select USE_OF
  756. select ZONE_DMA
  757. help
  758. Support for TI's DaVinci platform.
  759. config ARCH_OMAP1
  760. bool "TI OMAP1"
  761. depends on MMU
  762. select ARCH_HAS_CPUFREQ
  763. select ARCH_HAS_HOLES_MEMORYMODEL
  764. select ARCH_OMAP
  765. select ARCH_REQUIRE_GPIOLIB
  766. select CLKDEV_LOOKUP
  767. select CLKSRC_MMIO
  768. select GENERIC_CLOCKEVENTS
  769. select GENERIC_IRQ_CHIP
  770. select HAVE_CLK
  771. select HAVE_IDE
  772. select IRQ_DOMAIN
  773. select NEED_MACH_IO_H if PCCARD
  774. select NEED_MACH_MEMORY_H
  775. help
  776. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  777. endchoice
  778. menu "Multiple platform selection"
  779. depends on ARCH_MULTIPLATFORM
  780. comment "CPU Core family selection"
  781. config ARCH_MULTI_V4
  782. bool "ARMv4 based platforms (FA526, StrongARM)"
  783. depends on !ARCH_MULTI_V6_V7
  784. select ARCH_MULTI_V4_V5
  785. config ARCH_MULTI_V4T
  786. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  787. depends on !ARCH_MULTI_V6_V7
  788. select ARCH_MULTI_V4_V5
  789. config ARCH_MULTI_V5
  790. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  791. depends on !ARCH_MULTI_V6_V7
  792. select ARCH_MULTI_V4_V5
  793. config ARCH_MULTI_V4_V5
  794. bool
  795. config ARCH_MULTI_V6
  796. bool "ARMv6 based platforms (ARM11)"
  797. select ARCH_MULTI_V6_V7
  798. select CPU_V6
  799. config ARCH_MULTI_V7
  800. bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
  801. default y
  802. select ARCH_MULTI_V6_V7
  803. select ARCH_VEXPRESS
  804. select CPU_V7
  805. config ARCH_MULTI_V6_V7
  806. bool
  807. config ARCH_MULTI_CPU_AUTO
  808. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  809. select ARCH_MULTI_V5
  810. endmenu
  811. #
  812. # This is sorted alphabetically by mach-* pathname. However, plat-*
  813. # Kconfigs may be included either alphabetically (according to the
  814. # plat- suffix) or along side the corresponding mach-* source.
  815. #
  816. source "arch/arm/mach-mvebu/Kconfig"
  817. source "arch/arm/mach-at91/Kconfig"
  818. source "arch/arm/mach-bcm/Kconfig"
  819. source "arch/arm/mach-bcm2835/Kconfig"
  820. source "arch/arm/mach-clps711x/Kconfig"
  821. source "arch/arm/mach-cns3xxx/Kconfig"
  822. source "arch/arm/mach-davinci/Kconfig"
  823. source "arch/arm/mach-dove/Kconfig"
  824. source "arch/arm/mach-ep93xx/Kconfig"
  825. source "arch/arm/mach-footbridge/Kconfig"
  826. source "arch/arm/mach-gemini/Kconfig"
  827. source "arch/arm/mach-highbank/Kconfig"
  828. source "arch/arm/mach-integrator/Kconfig"
  829. source "arch/arm/mach-iop32x/Kconfig"
  830. source "arch/arm/mach-iop33x/Kconfig"
  831. source "arch/arm/mach-iop13xx/Kconfig"
  832. source "arch/arm/mach-ixp4xx/Kconfig"
  833. source "arch/arm/mach-kirkwood/Kconfig"
  834. source "arch/arm/mach-ks8695/Kconfig"
  835. source "arch/arm/mach-msm/Kconfig"
  836. source "arch/arm/mach-mv78xx0/Kconfig"
  837. source "arch/arm/mach-imx/Kconfig"
  838. source "arch/arm/mach-mxs/Kconfig"
  839. source "arch/arm/mach-netx/Kconfig"
  840. source "arch/arm/mach-nomadik/Kconfig"
  841. source "arch/arm/plat-omap/Kconfig"
  842. source "arch/arm/mach-omap1/Kconfig"
  843. source "arch/arm/mach-omap2/Kconfig"
  844. source "arch/arm/mach-orion5x/Kconfig"
  845. source "arch/arm/mach-picoxcell/Kconfig"
  846. source "arch/arm/mach-pxa/Kconfig"
  847. source "arch/arm/plat-pxa/Kconfig"
  848. source "arch/arm/mach-mmp/Kconfig"
  849. source "arch/arm/mach-realview/Kconfig"
  850. source "arch/arm/mach-sa1100/Kconfig"
  851. source "arch/arm/plat-samsung/Kconfig"
  852. source "arch/arm/mach-socfpga/Kconfig"
  853. source "arch/arm/mach-spear/Kconfig"
  854. source "arch/arm/mach-s3c24xx/Kconfig"
  855. if ARCH_S3C64XX
  856. source "arch/arm/mach-s3c64xx/Kconfig"
  857. endif
  858. source "arch/arm/mach-s5p64x0/Kconfig"
  859. source "arch/arm/mach-s5pc100/Kconfig"
  860. source "arch/arm/mach-s5pv210/Kconfig"
  861. source "arch/arm/mach-exynos/Kconfig"
  862. source "arch/arm/mach-shmobile/Kconfig"
  863. source "arch/arm/mach-sunxi/Kconfig"
  864. source "arch/arm/mach-prima2/Kconfig"
  865. source "arch/arm/mach-tegra/Kconfig"
  866. source "arch/arm/mach-u300/Kconfig"
  867. source "arch/arm/mach-ux500/Kconfig"
  868. source "arch/arm/mach-versatile/Kconfig"
  869. source "arch/arm/mach-vexpress/Kconfig"
  870. source "arch/arm/plat-versatile/Kconfig"
  871. source "arch/arm/mach-virt/Kconfig"
  872. source "arch/arm/mach-vt8500/Kconfig"
  873. source "arch/arm/mach-w90x900/Kconfig"
  874. source "arch/arm/mach-zynq/Kconfig"
  875. # Definitions to make life easier
  876. config ARCH_ACORN
  877. bool
  878. config PLAT_IOP
  879. bool
  880. select GENERIC_CLOCKEVENTS
  881. config PLAT_ORION
  882. bool
  883. select CLKSRC_MMIO
  884. select COMMON_CLK
  885. select GENERIC_IRQ_CHIP
  886. select IRQ_DOMAIN
  887. config PLAT_ORION_LEGACY
  888. bool
  889. select PLAT_ORION
  890. config PLAT_PXA
  891. bool
  892. config PLAT_VERSATILE
  893. bool
  894. config ARM_TIMER_SP804
  895. bool
  896. select CLKSRC_MMIO
  897. select CLKSRC_OF if OF
  898. source arch/arm/mm/Kconfig
  899. config ARM_NR_BANKS
  900. int
  901. default 16 if ARCH_EP93XX
  902. default 8
  903. config IWMMXT
  904. bool "Enable iWMMXt support" if !CPU_PJ4
  905. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  906. default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
  907. help
  908. Enable support for iWMMXt context switching at run time if
  909. running on a CPU that supports it.
  910. config XSCALE_PMU
  911. bool
  912. depends on CPU_XSCALE
  913. default y
  914. config MULTI_IRQ_HANDLER
  915. bool
  916. help
  917. Allow each machine to specify it's own IRQ handler at run time.
  918. if !MMU
  919. source "arch/arm/Kconfig-nommu"
  920. endif
  921. config ARM_ERRATA_326103
  922. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  923. depends on CPU_V6
  924. help
  925. Executing a SWP instruction to read-only memory does not set bit 11
  926. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  927. treat the access as a read, preventing a COW from occurring and
  928. causing the faulting task to livelock.
  929. config ARM_ERRATA_411920
  930. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  931. depends on CPU_V6 || CPU_V6K
  932. help
  933. Invalidation of the Instruction Cache operation can
  934. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  935. It does not affect the MPCore. This option enables the ARM Ltd.
  936. recommended workaround.
  937. config ARM_ERRATA_430973
  938. bool "ARM errata: Stale prediction on replaced interworking branch"
  939. depends on CPU_V7
  940. help
  941. This option enables the workaround for the 430973 Cortex-A8
  942. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  943. interworking branch is replaced with another code sequence at the
  944. same virtual address, whether due to self-modifying code or virtual
  945. to physical address re-mapping, Cortex-A8 does not recover from the
  946. stale interworking branch prediction. This results in Cortex-A8
  947. executing the new code sequence in the incorrect ARM or Thumb state.
  948. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  949. and also flushes the branch target cache at every context switch.
  950. Note that setting specific bits in the ACTLR register may not be
  951. available in non-secure mode.
  952. config ARM_ERRATA_458693
  953. bool "ARM errata: Processor deadlock when a false hazard is created"
  954. depends on CPU_V7
  955. depends on !ARCH_MULTIPLATFORM
  956. help
  957. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  958. erratum. For very specific sequences of memory operations, it is
  959. possible for a hazard condition intended for a cache line to instead
  960. be incorrectly associated with a different cache line. This false
  961. hazard might then cause a processor deadlock. The workaround enables
  962. the L1 caching of the NEON accesses and disables the PLD instruction
  963. in the ACTLR register. Note that setting specific bits in the ACTLR
  964. register may not be available in non-secure mode.
  965. config ARM_ERRATA_460075
  966. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  967. depends on CPU_V7
  968. depends on !ARCH_MULTIPLATFORM
  969. help
  970. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  971. erratum. Any asynchronous access to the L2 cache may encounter a
  972. situation in which recent store transactions to the L2 cache are lost
  973. and overwritten with stale memory contents from external memory. The
  974. workaround disables the write-allocate mode for the L2 cache via the
  975. ACTLR register. Note that setting specific bits in the ACTLR register
  976. may not be available in non-secure mode.
  977. config ARM_ERRATA_742230
  978. bool "ARM errata: DMB operation may be faulty"
  979. depends on CPU_V7 && SMP
  980. depends on !ARCH_MULTIPLATFORM
  981. help
  982. This option enables the workaround for the 742230 Cortex-A9
  983. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  984. between two write operations may not ensure the correct visibility
  985. ordering of the two writes. This workaround sets a specific bit in
  986. the diagnostic register of the Cortex-A9 which causes the DMB
  987. instruction to behave as a DSB, ensuring the correct behaviour of
  988. the two writes.
  989. config ARM_ERRATA_742231
  990. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  991. depends on CPU_V7 && SMP
  992. depends on !ARCH_MULTIPLATFORM
  993. help
  994. This option enables the workaround for the 742231 Cortex-A9
  995. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  996. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  997. accessing some data located in the same cache line, may get corrupted
  998. data due to bad handling of the address hazard when the line gets
  999. replaced from one of the CPUs at the same time as another CPU is
  1000. accessing it. This workaround sets specific bits in the diagnostic
  1001. register of the Cortex-A9 which reduces the linefill issuing
  1002. capabilities of the processor.
  1003. config PL310_ERRATA_588369
  1004. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1005. depends on CACHE_L2X0
  1006. help
  1007. The PL310 L2 cache controller implements three types of Clean &
  1008. Invalidate maintenance operations: by Physical Address
  1009. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1010. They are architecturally defined to behave as the execution of a
  1011. clean operation followed immediately by an invalidate operation,
  1012. both performing to the same memory location. This functionality
  1013. is not correctly implemented in PL310 as clean lines are not
  1014. invalidated as a result of these operations.
  1015. config ARM_ERRATA_720789
  1016. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1017. depends on CPU_V7
  1018. help
  1019. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1020. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1021. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1022. As a consequence of this erratum, some TLB entries which should be
  1023. invalidated are not, resulting in an incoherency in the system page
  1024. tables. The workaround changes the TLB flushing routines to invalidate
  1025. entries regardless of the ASID.
  1026. config PL310_ERRATA_727915
  1027. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1028. depends on CACHE_L2X0
  1029. help
  1030. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1031. operation (offset 0x7FC). This operation runs in background so that
  1032. PL310 can handle normal accesses while it is in progress. Under very
  1033. rare circumstances, due to this erratum, write data can be lost when
  1034. PL310 treats a cacheable write transaction during a Clean &
  1035. Invalidate by Way operation.
  1036. config ARM_ERRATA_743622
  1037. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1038. depends on CPU_V7
  1039. depends on !ARCH_MULTIPLATFORM
  1040. help
  1041. This option enables the workaround for the 743622 Cortex-A9
  1042. (r2p*) erratum. Under very rare conditions, a faulty
  1043. optimisation in the Cortex-A9 Store Buffer may lead to data
  1044. corruption. This workaround sets a specific bit in the diagnostic
  1045. register of the Cortex-A9 which disables the Store Buffer
  1046. optimisation, preventing the defect from occurring. This has no
  1047. visible impact on the overall performance or power consumption of the
  1048. processor.
  1049. config ARM_ERRATA_751472
  1050. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1051. depends on CPU_V7
  1052. depends on !ARCH_MULTIPLATFORM
  1053. help
  1054. This option enables the workaround for the 751472 Cortex-A9 (prior
  1055. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1056. completion of a following broadcasted operation if the second
  1057. operation is received by a CPU before the ICIALLUIS has completed,
  1058. potentially leading to corrupted entries in the cache or TLB.
  1059. config PL310_ERRATA_753970
  1060. bool "PL310 errata: cache sync operation may be faulty"
  1061. depends on CACHE_PL310
  1062. help
  1063. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1064. Under some condition the effect of cache sync operation on
  1065. the store buffer still remains when the operation completes.
  1066. This means that the store buffer is always asked to drain and
  1067. this prevents it from merging any further writes. The workaround
  1068. is to replace the normal offset of cache sync operation (0x730)
  1069. by another offset targeting an unmapped PL310 register 0x740.
  1070. This has the same effect as the cache sync operation: store buffer
  1071. drain and waiting for all buffers empty.
  1072. config ARM_ERRATA_754322
  1073. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1074. depends on CPU_V7
  1075. help
  1076. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1077. r3p*) erratum. A speculative memory access may cause a page table walk
  1078. which starts prior to an ASID switch but completes afterwards. This
  1079. can populate the micro-TLB with a stale entry which may be hit with
  1080. the new ASID. This workaround places two dsb instructions in the mm
  1081. switching code so that no page table walks can cross the ASID switch.
  1082. config ARM_ERRATA_754327
  1083. bool "ARM errata: no automatic Store Buffer drain"
  1084. depends on CPU_V7 && SMP
  1085. help
  1086. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1087. r2p0) erratum. The Store Buffer does not have any automatic draining
  1088. mechanism and therefore a livelock may occur if an external agent
  1089. continuously polls a memory location waiting to observe an update.
  1090. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1091. written polling loops from denying visibility of updates to memory.
  1092. config ARM_ERRATA_364296
  1093. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1094. depends on CPU_V6 && !SMP
  1095. help
  1096. This options enables the workaround for the 364296 ARM1136
  1097. r0p2 erratum (possible cache data corruption with
  1098. hit-under-miss enabled). It sets the undocumented bit 31 in
  1099. the auxiliary control register and the FI bit in the control
  1100. register, thus disabling hit-under-miss without putting the
  1101. processor into full low interrupt latency mode. ARM11MPCore
  1102. is not affected.
  1103. config ARM_ERRATA_764369
  1104. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1105. depends on CPU_V7 && SMP
  1106. help
  1107. This option enables the workaround for erratum 764369
  1108. affecting Cortex-A9 MPCore with two or more processors (all
  1109. current revisions). Under certain timing circumstances, a data
  1110. cache line maintenance operation by MVA targeting an Inner
  1111. Shareable memory region may fail to proceed up to either the
  1112. Point of Coherency or to the Point of Unification of the
  1113. system. This workaround adds a DSB instruction before the
  1114. relevant cache maintenance functions and sets a specific bit
  1115. in the diagnostic control register of the SCU.
  1116. config PL310_ERRATA_769419
  1117. bool "PL310 errata: no automatic Store Buffer drain"
  1118. depends on CACHE_L2X0
  1119. help
  1120. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1121. not automatically drain. This can cause normal, non-cacheable
  1122. writes to be retained when the memory system is idle, leading
  1123. to suboptimal I/O performance for drivers using coherent DMA.
  1124. This option adds a write barrier to the cpu_idle loop so that,
  1125. on systems with an outer cache, the store buffer is drained
  1126. explicitly.
  1127. config ARM_ERRATA_775420
  1128. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1129. depends on CPU_V7
  1130. help
  1131. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1132. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1133. operation aborts with MMU exception, it might cause the processor
  1134. to deadlock. This workaround puts DSB before executing ISB if
  1135. an abort may occur on cache maintenance.
  1136. config ARM_ERRATA_798181
  1137. bool "ARM errata: TLBI/DSB failure on Cortex-A15"
  1138. depends on CPU_V7 && SMP
  1139. help
  1140. On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
  1141. adequately shooting down all use of the old entries. This
  1142. option enables the Linux kernel workaround for this erratum
  1143. which sends an IPI to the CPUs that are running the same ASID
  1144. as the one being invalidated.
  1145. endmenu
  1146. source "arch/arm/common/Kconfig"
  1147. menu "Bus support"
  1148. config ARM_AMBA
  1149. bool
  1150. config ISA
  1151. bool
  1152. help
  1153. Find out whether you have ISA slots on your motherboard. ISA is the
  1154. name of a bus system, i.e. the way the CPU talks to the other stuff
  1155. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1156. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1157. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1158. # Select ISA DMA controller support
  1159. config ISA_DMA
  1160. bool
  1161. select ISA_DMA_API
  1162. # Select ISA DMA interface
  1163. config ISA_DMA_API
  1164. bool
  1165. config PCI
  1166. bool "PCI support" if MIGHT_HAVE_PCI
  1167. help
  1168. Find out whether you have a PCI motherboard. PCI is the name of a
  1169. bus system, i.e. the way the CPU talks to the other stuff inside
  1170. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1171. VESA. If you have PCI, say Y, otherwise N.
  1172. config PCI_DOMAINS
  1173. bool
  1174. depends on PCI
  1175. config PCI_NANOENGINE
  1176. bool "BSE nanoEngine PCI support"
  1177. depends on SA1100_NANOENGINE
  1178. help
  1179. Enable PCI on the BSE nanoEngine board.
  1180. config PCI_SYSCALL
  1181. def_bool PCI
  1182. # Select the host bridge type
  1183. config PCI_HOST_VIA82C505
  1184. bool
  1185. depends on PCI && ARCH_SHARK
  1186. default y
  1187. config PCI_HOST_ITE8152
  1188. bool
  1189. depends on PCI && MACH_ARMCORE
  1190. default y
  1191. select DMABOUNCE
  1192. source "drivers/pci/Kconfig"
  1193. source "drivers/pcmcia/Kconfig"
  1194. endmenu
  1195. menu "Kernel Features"
  1196. config HAVE_SMP
  1197. bool
  1198. help
  1199. This option should be selected by machines which have an SMP-
  1200. capable CPU.
  1201. The only effect of this option is to make the SMP-related
  1202. options available to the user for configuration.
  1203. config SMP
  1204. bool "Symmetric Multi-Processing"
  1205. depends on CPU_V6K || CPU_V7
  1206. depends on GENERIC_CLOCKEVENTS
  1207. depends on HAVE_SMP
  1208. depends on MMU
  1209. select USE_GENERIC_SMP_HELPERS
  1210. help
  1211. This enables support for systems with more than one CPU. If you have
  1212. a system with only one CPU, like most personal computers, say N. If
  1213. you have a system with more than one CPU, say Y.
  1214. If you say N here, the kernel will run on single and multiprocessor
  1215. machines, but will use only one CPU of a multiprocessor machine. If
  1216. you say Y here, the kernel will run on many, but not all, single
  1217. processor machines. On a single processor machine, the kernel will
  1218. run faster if you say N here.
  1219. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1220. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1221. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1222. If you don't know what to do here, say N.
  1223. config SMP_ON_UP
  1224. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1225. depends on SMP && !XIP_KERNEL
  1226. default y
  1227. help
  1228. SMP kernels contain instructions which fail on non-SMP processors.
  1229. Enabling this option allows the kernel to modify itself to make
  1230. these instructions safe. Disabling it allows about 1K of space
  1231. savings.
  1232. If you don't know what to do here, say Y.
  1233. config ARM_CPU_TOPOLOGY
  1234. bool "Support cpu topology definition"
  1235. depends on SMP && CPU_V7
  1236. default y
  1237. help
  1238. Support ARM cpu topology definition. The MPIDR register defines
  1239. affinity between processors which is then used to describe the cpu
  1240. topology of an ARM System.
  1241. config SCHED_MC
  1242. bool "Multi-core scheduler support"
  1243. depends on ARM_CPU_TOPOLOGY
  1244. help
  1245. Multi-core scheduler support improves the CPU scheduler's decision
  1246. making when dealing with multi-core CPU chips at a cost of slightly
  1247. increased overhead in some places. If unsure say N here.
  1248. config SCHED_SMT
  1249. bool "SMT scheduler support"
  1250. depends on ARM_CPU_TOPOLOGY
  1251. help
  1252. Improves the CPU scheduler's decision making when dealing with
  1253. MultiThreading at a cost of slightly increased overhead in some
  1254. places. If unsure say N here.
  1255. config HAVE_ARM_SCU
  1256. bool
  1257. help
  1258. This option enables support for the ARM system coherency unit
  1259. config HAVE_ARM_ARCH_TIMER
  1260. bool "Architected timer support"
  1261. depends on CPU_V7
  1262. select ARM_ARCH_TIMER
  1263. help
  1264. This option enables support for the ARM architected timer
  1265. config HAVE_ARM_TWD
  1266. bool
  1267. depends on SMP
  1268. select CLKSRC_OF if OF
  1269. help
  1270. This options enables support for the ARM timer and watchdog unit
  1271. config MCPM
  1272. bool "Multi-Cluster Power Management"
  1273. depends on CPU_V7 && SMP
  1274. help
  1275. This option provides the common power management infrastructure
  1276. for (multi-)cluster based systems, such as big.LITTLE based
  1277. systems.
  1278. choice
  1279. prompt "Memory split"
  1280. default VMSPLIT_3G
  1281. help
  1282. Select the desired split between kernel and user memory.
  1283. If you are not absolutely sure what you are doing, leave this
  1284. option alone!
  1285. config VMSPLIT_3G
  1286. bool "3G/1G user/kernel split"
  1287. config VMSPLIT_2G
  1288. bool "2G/2G user/kernel split"
  1289. config VMSPLIT_1G
  1290. bool "1G/3G user/kernel split"
  1291. endchoice
  1292. config PAGE_OFFSET
  1293. hex
  1294. default 0x40000000 if VMSPLIT_1G
  1295. default 0x80000000 if VMSPLIT_2G
  1296. default 0xC0000000
  1297. config NR_CPUS
  1298. int "Maximum number of CPUs (2-32)"
  1299. range 2 32
  1300. depends on SMP
  1301. default "4"
  1302. config HOTPLUG_CPU
  1303. bool "Support for hot-pluggable CPUs"
  1304. depends on SMP && HOTPLUG
  1305. help
  1306. Say Y here to experiment with turning CPUs off and on. CPUs
  1307. can be controlled through /sys/devices/system/cpu.
  1308. config ARM_PSCI
  1309. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1310. depends on CPU_V7
  1311. help
  1312. Say Y here if you want Linux to communicate with system firmware
  1313. implementing the PSCI specification for CPU-centric power
  1314. management operations described in ARM document number ARM DEN
  1315. 0022A ("Power State Coordination Interface System Software on
  1316. ARM processors").
  1317. config LOCAL_TIMERS
  1318. bool "Use local timer interrupts"
  1319. depends on SMP
  1320. default y
  1321. help
  1322. Enable support for local timers on SMP platforms, rather then the
  1323. legacy IPI broadcast method. Local timers allows the system
  1324. accounting to be spread across the timer interval, preventing a
  1325. "thundering herd" at every timer tick.
  1326. # The GPIO number here must be sorted by descending number. In case of
  1327. # a multiplatform kernel, we just want the highest value required by the
  1328. # selected platforms.
  1329. config ARCH_NR_GPIO
  1330. int
  1331. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1332. default 512 if SOC_OMAP5
  1333. default 392 if ARCH_U8500
  1334. default 352 if ARCH_VT8500
  1335. default 288 if ARCH_SUNXI
  1336. default 264 if MACH_H4700
  1337. default 0
  1338. help
  1339. Maximum number of GPIOs in the system.
  1340. If unsure, leave the default value.
  1341. source kernel/Kconfig.preempt
  1342. config HZ
  1343. int
  1344. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1345. ARCH_S5PV210 || ARCH_EXYNOS4
  1346. default AT91_TIMER_HZ if ARCH_AT91
  1347. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1348. default 100
  1349. config SCHED_HRTICK
  1350. def_bool HIGH_RES_TIMERS
  1351. config THUMB2_KERNEL
  1352. bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
  1353. depends on CPU_V7 && !CPU_V6 && !CPU_V6K
  1354. default y if CPU_THUMBONLY
  1355. select AEABI
  1356. select ARM_ASM_UNIFIED
  1357. select ARM_UNWIND
  1358. help
  1359. By enabling this option, the kernel will be compiled in
  1360. Thumb-2 mode. A compiler/assembler that understand the unified
  1361. ARM-Thumb syntax is needed.
  1362. If unsure, say N.
  1363. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1364. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1365. depends on THUMB2_KERNEL && MODULES
  1366. default y
  1367. help
  1368. Various binutils versions can resolve Thumb-2 branches to
  1369. locally-defined, preemptible global symbols as short-range "b.n"
  1370. branch instructions.
  1371. This is a problem, because there's no guarantee the final
  1372. destination of the symbol, or any candidate locations for a
  1373. trampoline, are within range of the branch. For this reason, the
  1374. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1375. relocation in modules at all, and it makes little sense to add
  1376. support.
  1377. The symptom is that the kernel fails with an "unsupported
  1378. relocation" error when loading some modules.
  1379. Until fixed tools are available, passing
  1380. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1381. code which hits this problem, at the cost of a bit of extra runtime
  1382. stack usage in some cases.
  1383. The problem is described in more detail at:
  1384. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1385. Only Thumb-2 kernels are affected.
  1386. Unless you are sure your tools don't have this problem, say Y.
  1387. config ARM_ASM_UNIFIED
  1388. bool
  1389. config AEABI
  1390. bool "Use the ARM EABI to compile the kernel"
  1391. help
  1392. This option allows for the kernel to be compiled using the latest
  1393. ARM ABI (aka EABI). This is only useful if you are using a user
  1394. space environment that is also compiled with EABI.
  1395. Since there are major incompatibilities between the legacy ABI and
  1396. EABI, especially with regard to structure member alignment, this
  1397. option also changes the kernel syscall calling convention to
  1398. disambiguate both ABIs and allow for backward compatibility support
  1399. (selected with CONFIG_OABI_COMPAT).
  1400. To use this you need GCC version 4.0.0 or later.
  1401. config OABI_COMPAT
  1402. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1403. depends on AEABI && !THUMB2_KERNEL
  1404. default y
  1405. help
  1406. This option preserves the old syscall interface along with the
  1407. new (ARM EABI) one. It also provides a compatibility layer to
  1408. intercept syscalls that have structure arguments which layout
  1409. in memory differs between the legacy ABI and the new ARM EABI
  1410. (only for non "thumb" binaries). This option adds a tiny
  1411. overhead to all syscalls and produces a slightly larger kernel.
  1412. If you know you'll be using only pure EABI user space then you
  1413. can say N here. If this option is not selected and you attempt
  1414. to execute a legacy ABI binary then the result will be
  1415. UNPREDICTABLE (in fact it can be predicted that it won't work
  1416. at all). If in doubt say Y.
  1417. config ARCH_HAS_HOLES_MEMORYMODEL
  1418. bool
  1419. config ARCH_SPARSEMEM_ENABLE
  1420. bool
  1421. config ARCH_SPARSEMEM_DEFAULT
  1422. def_bool ARCH_SPARSEMEM_ENABLE
  1423. config ARCH_SELECT_MEMORY_MODEL
  1424. def_bool ARCH_SPARSEMEM_ENABLE
  1425. config HAVE_ARCH_PFN_VALID
  1426. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1427. config HIGHMEM
  1428. bool "High Memory Support"
  1429. depends on MMU
  1430. help
  1431. The address space of ARM processors is only 4 Gigabytes large
  1432. and it has to accommodate user address space, kernel address
  1433. space as well as some memory mapped IO. That means that, if you
  1434. have a large amount of physical memory and/or IO, not all of the
  1435. memory can be "permanently mapped" by the kernel. The physical
  1436. memory that is not permanently mapped is called "high memory".
  1437. Depending on the selected kernel/user memory split, minimum
  1438. vmalloc space and actual amount of RAM, you may not need this
  1439. option which should result in a slightly faster kernel.
  1440. If unsure, say n.
  1441. config HIGHPTE
  1442. bool "Allocate 2nd-level pagetables from highmem"
  1443. depends on HIGHMEM
  1444. config HW_PERF_EVENTS
  1445. bool "Enable hardware performance counter support for perf events"
  1446. depends on PERF_EVENTS
  1447. default y
  1448. help
  1449. Enable hardware performance counter support for perf events. If
  1450. disabled, perf events will use software events only.
  1451. source "mm/Kconfig"
  1452. config FORCE_MAX_ZONEORDER
  1453. int "Maximum zone order" if ARCH_SHMOBILE
  1454. range 11 64 if ARCH_SHMOBILE
  1455. default "12" if SOC_AM33XX
  1456. default "9" if SA1111
  1457. default "11"
  1458. help
  1459. The kernel memory allocator divides physically contiguous memory
  1460. blocks into "zones", where each zone is a power of two number of
  1461. pages. This option selects the largest power of two that the kernel
  1462. keeps in the memory allocator. If you need to allocate very large
  1463. blocks of physically contiguous memory, then you may need to
  1464. increase this value.
  1465. This config option is actually maximum order plus one. For example,
  1466. a value of 11 means that the largest free memory block is 2^10 pages.
  1467. config ALIGNMENT_TRAP
  1468. bool
  1469. depends on CPU_CP15_MMU
  1470. default y if !ARCH_EBSA110
  1471. select HAVE_PROC_CPU if PROC_FS
  1472. help
  1473. ARM processors cannot fetch/store information which is not
  1474. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1475. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1476. fetch/store instructions will be emulated in software if you say
  1477. here, which has a severe performance impact. This is necessary for
  1478. correct operation of some network protocols. With an IP-only
  1479. configuration it is safe to say N, otherwise say Y.
  1480. config UACCESS_WITH_MEMCPY
  1481. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1482. depends on MMU
  1483. default y if CPU_FEROCEON
  1484. help
  1485. Implement faster copy_to_user and clear_user methods for CPU
  1486. cores where a 8-word STM instruction give significantly higher
  1487. memory write throughput than a sequence of individual 32bit stores.
  1488. A possible side effect is a slight increase in scheduling latency
  1489. between threads sharing the same address space if they invoke
  1490. such copy operations with large buffers.
  1491. However, if the CPU data cache is using a write-allocate mode,
  1492. this option is unlikely to provide any performance gain.
  1493. config SECCOMP
  1494. bool
  1495. prompt "Enable seccomp to safely compute untrusted bytecode"
  1496. ---help---
  1497. This kernel feature is useful for number crunching applications
  1498. that may need to compute untrusted bytecode during their
  1499. execution. By using pipes or other transports made available to
  1500. the process as file descriptors supporting the read/write
  1501. syscalls, it's possible to isolate those applications in
  1502. their own address space using seccomp. Once seccomp is
  1503. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1504. and the task is only allowed to execute a few safe syscalls
  1505. defined by each seccomp mode.
  1506. config CC_STACKPROTECTOR
  1507. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1508. help
  1509. This option turns on the -fstack-protector GCC feature. This
  1510. feature puts, at the beginning of functions, a canary value on
  1511. the stack just before the return address, and validates
  1512. the value just before actually returning. Stack based buffer
  1513. overflows (that need to overwrite this return address) now also
  1514. overwrite the canary, which gets detected and the attack is then
  1515. neutralized via a kernel panic.
  1516. This feature requires gcc version 4.2 or above.
  1517. config XEN_DOM0
  1518. def_bool y
  1519. depends on XEN
  1520. config XEN
  1521. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1522. depends on ARM && AEABI && OF
  1523. depends on CPU_V7 && !CPU_V6
  1524. depends on !GENERIC_ATOMIC64
  1525. help
  1526. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1527. endmenu
  1528. menu "Boot options"
  1529. config USE_OF
  1530. bool "Flattened Device Tree support"
  1531. select IRQ_DOMAIN
  1532. select OF
  1533. select OF_EARLY_FLATTREE
  1534. help
  1535. Include support for flattened device tree machine descriptions.
  1536. config ATAGS
  1537. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1538. default y
  1539. help
  1540. This is the traditional way of passing data to the kernel at boot
  1541. time. If you are solely relying on the flattened device tree (or
  1542. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1543. to remove ATAGS support from your kernel binary. If unsure,
  1544. leave this to y.
  1545. config DEPRECATED_PARAM_STRUCT
  1546. bool "Provide old way to pass kernel parameters"
  1547. depends on ATAGS
  1548. help
  1549. This was deprecated in 2001 and announced to live on for 5 years.
  1550. Some old boot loaders still use this way.
  1551. # Compressed boot loader in ROM. Yes, we really want to ask about
  1552. # TEXT and BSS so we preserve their values in the config files.
  1553. config ZBOOT_ROM_TEXT
  1554. hex "Compressed ROM boot loader base address"
  1555. default "0"
  1556. help
  1557. The physical address at which the ROM-able zImage is to be
  1558. placed in the target. Platforms which normally make use of
  1559. ROM-able zImage formats normally set this to a suitable
  1560. value in their defconfig file.
  1561. If ZBOOT_ROM is not enabled, this has no effect.
  1562. config ZBOOT_ROM_BSS
  1563. hex "Compressed ROM boot loader BSS address"
  1564. default "0"
  1565. help
  1566. The base address of an area of read/write memory in the target
  1567. for the ROM-able zImage which must be available while the
  1568. decompressor is running. It must be large enough to hold the
  1569. entire decompressed kernel plus an additional 128 KiB.
  1570. Platforms which normally make use of ROM-able zImage formats
  1571. normally set this to a suitable value in their defconfig file.
  1572. If ZBOOT_ROM is not enabled, this has no effect.
  1573. config ZBOOT_ROM
  1574. bool "Compressed boot loader in ROM/flash"
  1575. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1576. help
  1577. Say Y here if you intend to execute your compressed kernel image
  1578. (zImage) directly from ROM or flash. If unsure, say N.
  1579. choice
  1580. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1581. depends on ZBOOT_ROM && ARCH_SH7372
  1582. default ZBOOT_ROM_NONE
  1583. help
  1584. Include experimental SD/MMC loading code in the ROM-able zImage.
  1585. With this enabled it is possible to write the ROM-able zImage
  1586. kernel image to an MMC or SD card and boot the kernel straight
  1587. from the reset vector. At reset the processor Mask ROM will load
  1588. the first part of the ROM-able zImage which in turn loads the
  1589. rest the kernel image to RAM.
  1590. config ZBOOT_ROM_NONE
  1591. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1592. help
  1593. Do not load image from SD or MMC
  1594. config ZBOOT_ROM_MMCIF
  1595. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1596. help
  1597. Load image from MMCIF hardware block.
  1598. config ZBOOT_ROM_SH_MOBILE_SDHI
  1599. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1600. help
  1601. Load image from SDHI hardware block
  1602. endchoice
  1603. config ARM_APPENDED_DTB
  1604. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1605. depends on OF && !ZBOOT_ROM
  1606. help
  1607. With this option, the boot code will look for a device tree binary
  1608. (DTB) appended to zImage
  1609. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1610. This is meant as a backward compatibility convenience for those
  1611. systems with a bootloader that can't be upgraded to accommodate
  1612. the documented boot protocol using a device tree.
  1613. Beware that there is very little in terms of protection against
  1614. this option being confused by leftover garbage in memory that might
  1615. look like a DTB header after a reboot if no actual DTB is appended
  1616. to zImage. Do not leave this option active in a production kernel
  1617. if you don't intend to always append a DTB. Proper passing of the
  1618. location into r2 of a bootloader provided DTB is always preferable
  1619. to this option.
  1620. config ARM_ATAG_DTB_COMPAT
  1621. bool "Supplement the appended DTB with traditional ATAG information"
  1622. depends on ARM_APPENDED_DTB
  1623. help
  1624. Some old bootloaders can't be updated to a DTB capable one, yet
  1625. they provide ATAGs with memory configuration, the ramdisk address,
  1626. the kernel cmdline string, etc. Such information is dynamically
  1627. provided by the bootloader and can't always be stored in a static
  1628. DTB. To allow a device tree enabled kernel to be used with such
  1629. bootloaders, this option allows zImage to extract the information
  1630. from the ATAG list and store it at run time into the appended DTB.
  1631. choice
  1632. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1633. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1634. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1635. bool "Use bootloader kernel arguments if available"
  1636. help
  1637. Uses the command-line options passed by the boot loader instead of
  1638. the device tree bootargs property. If the boot loader doesn't provide
  1639. any, the device tree bootargs property will be used.
  1640. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1641. bool "Extend with bootloader kernel arguments"
  1642. help
  1643. The command-line arguments provided by the boot loader will be
  1644. appended to the the device tree bootargs property.
  1645. endchoice
  1646. config CMDLINE
  1647. string "Default kernel command string"
  1648. default ""
  1649. help
  1650. On some architectures (EBSA110 and CATS), there is currently no way
  1651. for the boot loader to pass arguments to the kernel. For these
  1652. architectures, you should supply some command-line options at build
  1653. time by entering them here. As a minimum, you should specify the
  1654. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1655. choice
  1656. prompt "Kernel command line type" if CMDLINE != ""
  1657. default CMDLINE_FROM_BOOTLOADER
  1658. depends on ATAGS
  1659. config CMDLINE_FROM_BOOTLOADER
  1660. bool "Use bootloader kernel arguments if available"
  1661. help
  1662. Uses the command-line options passed by the boot loader. If
  1663. the boot loader doesn't provide any, the default kernel command
  1664. string provided in CMDLINE will be used.
  1665. config CMDLINE_EXTEND
  1666. bool "Extend bootloader kernel arguments"
  1667. help
  1668. The command-line arguments provided by the boot loader will be
  1669. appended to the default kernel command string.
  1670. config CMDLINE_FORCE
  1671. bool "Always use the default kernel command string"
  1672. help
  1673. Always use the default kernel command string, even if the boot
  1674. loader passes other arguments to the kernel.
  1675. This is useful if you cannot or don't want to change the
  1676. command-line options your boot loader passes to the kernel.
  1677. endchoice
  1678. config XIP_KERNEL
  1679. bool "Kernel Execute-In-Place from ROM"
  1680. depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
  1681. help
  1682. Execute-In-Place allows the kernel to run from non-volatile storage
  1683. directly addressable by the CPU, such as NOR flash. This saves RAM
  1684. space since the text section of the kernel is not loaded from flash
  1685. to RAM. Read-write sections, such as the data section and stack,
  1686. are still copied to RAM. The XIP kernel is not compressed since
  1687. it has to run directly from flash, so it will take more space to
  1688. store it. The flash address used to link the kernel object files,
  1689. and for storing it, is configuration dependent. Therefore, if you
  1690. say Y here, you must know the proper physical address where to
  1691. store the kernel image depending on your own flash memory usage.
  1692. Also note that the make target becomes "make xipImage" rather than
  1693. "make zImage" or "make Image". The final kernel binary to put in
  1694. ROM memory will be arch/arm/boot/xipImage.
  1695. If unsure, say N.
  1696. config XIP_PHYS_ADDR
  1697. hex "XIP Kernel Physical Location"
  1698. depends on XIP_KERNEL
  1699. default "0x00080000"
  1700. help
  1701. This is the physical address in your flash memory the kernel will
  1702. be linked for and stored to. This address is dependent on your
  1703. own flash usage.
  1704. config KEXEC
  1705. bool "Kexec system call (EXPERIMENTAL)"
  1706. depends on (!SMP || HOTPLUG_CPU)
  1707. help
  1708. kexec is a system call that implements the ability to shutdown your
  1709. current kernel, and to start another kernel. It is like a reboot
  1710. but it is independent of the system firmware. And like a reboot
  1711. you can start any kernel with it, not just Linux.
  1712. It is an ongoing process to be certain the hardware in a machine
  1713. is properly shutdown, so do not be surprised if this code does not
  1714. initially work for you. It may help to enable device hotplugging
  1715. support.
  1716. config ATAGS_PROC
  1717. bool "Export atags in procfs"
  1718. depends on ATAGS && KEXEC
  1719. default y
  1720. help
  1721. Should the atags used to boot the kernel be exported in an "atags"
  1722. file in procfs. Useful with kexec.
  1723. config CRASH_DUMP
  1724. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1725. help
  1726. Generate crash dump after being started by kexec. This should
  1727. be normally only set in special crash dump kernels which are
  1728. loaded in the main kernel with kexec-tools into a specially
  1729. reserved region and then later executed after a crash by
  1730. kdump/kexec. The crash dump kernel must be compiled to a
  1731. memory address not used by the main kernel
  1732. For more details see Documentation/kdump/kdump.txt
  1733. config AUTO_ZRELADDR
  1734. bool "Auto calculation of the decompressed kernel image address"
  1735. depends on !ZBOOT_ROM && !ARCH_U300
  1736. help
  1737. ZRELADDR is the physical address where the decompressed kernel
  1738. image will be placed. If AUTO_ZRELADDR is selected, the address
  1739. will be determined at run-time by masking the current IP with
  1740. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1741. from start of memory.
  1742. endmenu
  1743. menu "CPU Power Management"
  1744. if ARCH_HAS_CPUFREQ
  1745. source "drivers/cpufreq/Kconfig"
  1746. config CPU_FREQ_S3C
  1747. bool
  1748. help
  1749. Internal configuration node for common cpufreq on Samsung SoC
  1750. config CPU_FREQ_S3C24XX
  1751. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1752. depends on ARCH_S3C24XX && CPU_FREQ
  1753. select CPU_FREQ_S3C
  1754. help
  1755. This enables the CPUfreq driver for the Samsung S3C24XX family
  1756. of CPUs.
  1757. For details, take a look at <file:Documentation/cpu-freq>.
  1758. If in doubt, say N.
  1759. config CPU_FREQ_S3C24XX_PLL
  1760. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1761. depends on CPU_FREQ_S3C24XX
  1762. help
  1763. Compile in support for changing the PLL frequency from the
  1764. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1765. after a frequency change, so by default it is not enabled.
  1766. This also means that the PLL tables for the selected CPU(s) will
  1767. be built which may increase the size of the kernel image.
  1768. config CPU_FREQ_S3C24XX_DEBUG
  1769. bool "Debug CPUfreq Samsung driver core"
  1770. depends on CPU_FREQ_S3C24XX
  1771. help
  1772. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1773. config CPU_FREQ_S3C24XX_IODEBUG
  1774. bool "Debug CPUfreq Samsung driver IO timing"
  1775. depends on CPU_FREQ_S3C24XX
  1776. help
  1777. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1778. config CPU_FREQ_S3C24XX_DEBUGFS
  1779. bool "Export debugfs for CPUFreq"
  1780. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1781. help
  1782. Export status information via debugfs.
  1783. endif
  1784. source "drivers/cpuidle/Kconfig"
  1785. endmenu
  1786. menu "Floating point emulation"
  1787. comment "At least one emulation must be selected"
  1788. config FPE_NWFPE
  1789. bool "NWFPE math emulation"
  1790. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1791. ---help---
  1792. Say Y to include the NWFPE floating point emulator in the kernel.
  1793. This is necessary to run most binaries. Linux does not currently
  1794. support floating point hardware so you need to say Y here even if
  1795. your machine has an FPA or floating point co-processor podule.
  1796. You may say N here if you are going to load the Acorn FPEmulator
  1797. early in the bootup.
  1798. config FPE_NWFPE_XP
  1799. bool "Support extended precision"
  1800. depends on FPE_NWFPE
  1801. help
  1802. Say Y to include 80-bit support in the kernel floating-point
  1803. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1804. Note that gcc does not generate 80-bit operations by default,
  1805. so in most cases this option only enlarges the size of the
  1806. floating point emulator without any good reason.
  1807. You almost surely want to say N here.
  1808. config FPE_FASTFPE
  1809. bool "FastFPE math emulation (EXPERIMENTAL)"
  1810. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1811. ---help---
  1812. Say Y here to include the FAST floating point emulator in the kernel.
  1813. This is an experimental much faster emulator which now also has full
  1814. precision for the mantissa. It does not support any exceptions.
  1815. It is very simple, and approximately 3-6 times faster than NWFPE.
  1816. It should be sufficient for most programs. It may be not suitable
  1817. for scientific calculations, but you have to check this for yourself.
  1818. If you do not feel you need a faster FP emulation you should better
  1819. choose NWFPE.
  1820. config VFP
  1821. bool "VFP-format floating point maths"
  1822. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1823. help
  1824. Say Y to include VFP support code in the kernel. This is needed
  1825. if your hardware includes a VFP unit.
  1826. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1827. release notes and additional status information.
  1828. Say N if your target does not have VFP hardware.
  1829. config VFPv3
  1830. bool
  1831. depends on VFP
  1832. default y if CPU_V7
  1833. config NEON
  1834. bool "Advanced SIMD (NEON) Extension support"
  1835. depends on VFPv3 && CPU_V7
  1836. help
  1837. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1838. Extension.
  1839. endmenu
  1840. menu "Userspace binary formats"
  1841. source "fs/Kconfig.binfmt"
  1842. config ARTHUR
  1843. tristate "RISC OS personality"
  1844. depends on !AEABI
  1845. help
  1846. Say Y here to include the kernel code necessary if you want to run
  1847. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1848. experimental; if this sounds frightening, say N and sleep in peace.
  1849. You can also say M here to compile this support as a module (which
  1850. will be called arthur).
  1851. endmenu
  1852. menu "Power management options"
  1853. source "kernel/power/Kconfig"
  1854. config ARCH_SUSPEND_POSSIBLE
  1855. depends on !ARCH_S5PC100
  1856. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1857. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1858. def_bool y
  1859. config ARM_CPU_SUSPEND
  1860. def_bool PM_SLEEP
  1861. endmenu
  1862. source "net/Kconfig"
  1863. source "drivers/Kconfig"
  1864. source "fs/Kconfig"
  1865. source "arch/arm/Kconfig.debug"
  1866. source "security/Kconfig"
  1867. source "crypto/Kconfig"
  1868. source "lib/Kconfig"
  1869. source "arch/arm/kvm/Kconfig"