main.c 107 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979
  1. /*
  2. *
  3. * Broadcom B43legacy wireless driver
  4. *
  5. * Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  6. * Copyright (c) 2005-2008 Stefano Brivio <stefano.brivio@polimi.it>
  7. * Copyright (c) 2005, 2006 Michael Buesch <m@bues.ch>
  8. * Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  9. * Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  10. * Copyright (c) 2007 Larry Finger <Larry.Finger@lwfinger.net>
  11. *
  12. * Some parts of the code in this file are derived from the ipw2200
  13. * driver Copyright(c) 2003 - 2004 Intel Corporation.
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; see the file COPYING. If not, write to
  26. * the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  27. * Boston, MA 02110-1301, USA.
  28. *
  29. */
  30. #include <linux/delay.h>
  31. #include <linux/init.h>
  32. #include <linux/moduleparam.h>
  33. #include <linux/if_arp.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/firmware.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/sched.h>
  38. #include <linux/skbuff.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/slab.h>
  41. #include <net/dst.h>
  42. #include <asm/unaligned.h>
  43. #include "b43legacy.h"
  44. #include "main.h"
  45. #include "debugfs.h"
  46. #include "phy.h"
  47. #include "dma.h"
  48. #include "pio.h"
  49. #include "sysfs.h"
  50. #include "xmit.h"
  51. #include "radio.h"
  52. MODULE_DESCRIPTION("Broadcom B43legacy wireless driver");
  53. MODULE_AUTHOR("Martin Langer");
  54. MODULE_AUTHOR("Stefano Brivio");
  55. MODULE_AUTHOR("Michael Buesch");
  56. MODULE_LICENSE("GPL");
  57. MODULE_FIRMWARE("b43legacy/ucode2.fw");
  58. MODULE_FIRMWARE("b43legacy/ucode4.fw");
  59. #if defined(CONFIG_B43LEGACY_DMA) && defined(CONFIG_B43LEGACY_PIO)
  60. static int modparam_pio;
  61. module_param_named(pio, modparam_pio, int, 0444);
  62. MODULE_PARM_DESC(pio, "enable(1) / disable(0) PIO mode");
  63. #elif defined(CONFIG_B43LEGACY_DMA)
  64. # define modparam_pio 0
  65. #elif defined(CONFIG_B43LEGACY_PIO)
  66. # define modparam_pio 1
  67. #endif
  68. static int modparam_bad_frames_preempt;
  69. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  70. MODULE_PARM_DESC(bad_frames_preempt, "enable(1) / disable(0) Bad Frames"
  71. " Preemption");
  72. static char modparam_fwpostfix[16];
  73. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  74. MODULE_PARM_DESC(fwpostfix, "Postfix for the firmware files to load.");
  75. /* The following table supports BCM4301, BCM4303 and BCM4306/2 devices. */
  76. static const struct ssb_device_id b43legacy_ssb_tbl[] = {
  77. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 2),
  78. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 4),
  79. SSB_DEVTABLE_END
  80. };
  81. MODULE_DEVICE_TABLE(ssb, b43legacy_ssb_tbl);
  82. /* Channel and ratetables are shared for all devices.
  83. * They can't be const, because ieee80211 puts some precalculated
  84. * data in there. This data is the same for all devices, so we don't
  85. * get concurrency issues */
  86. #define RATETAB_ENT(_rateid, _flags) \
  87. { \
  88. .bitrate = B43legacy_RATE_TO_100KBPS(_rateid), \
  89. .hw_value = (_rateid), \
  90. .flags = (_flags), \
  91. }
  92. /*
  93. * NOTE: When changing this, sync with xmit.c's
  94. * b43legacy_plcp_get_bitrate_idx_* functions!
  95. */
  96. static struct ieee80211_rate __b43legacy_ratetable[] = {
  97. RATETAB_ENT(B43legacy_CCK_RATE_1MB, 0),
  98. RATETAB_ENT(B43legacy_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  99. RATETAB_ENT(B43legacy_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  100. RATETAB_ENT(B43legacy_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  101. RATETAB_ENT(B43legacy_OFDM_RATE_6MB, 0),
  102. RATETAB_ENT(B43legacy_OFDM_RATE_9MB, 0),
  103. RATETAB_ENT(B43legacy_OFDM_RATE_12MB, 0),
  104. RATETAB_ENT(B43legacy_OFDM_RATE_18MB, 0),
  105. RATETAB_ENT(B43legacy_OFDM_RATE_24MB, 0),
  106. RATETAB_ENT(B43legacy_OFDM_RATE_36MB, 0),
  107. RATETAB_ENT(B43legacy_OFDM_RATE_48MB, 0),
  108. RATETAB_ENT(B43legacy_OFDM_RATE_54MB, 0),
  109. };
  110. #define b43legacy_b_ratetable (__b43legacy_ratetable + 0)
  111. #define b43legacy_b_ratetable_size 4
  112. #define b43legacy_g_ratetable (__b43legacy_ratetable + 0)
  113. #define b43legacy_g_ratetable_size 12
  114. #define CHANTAB_ENT(_chanid, _freq) \
  115. { \
  116. .center_freq = (_freq), \
  117. .hw_value = (_chanid), \
  118. }
  119. static struct ieee80211_channel b43legacy_bg_chantable[] = {
  120. CHANTAB_ENT(1, 2412),
  121. CHANTAB_ENT(2, 2417),
  122. CHANTAB_ENT(3, 2422),
  123. CHANTAB_ENT(4, 2427),
  124. CHANTAB_ENT(5, 2432),
  125. CHANTAB_ENT(6, 2437),
  126. CHANTAB_ENT(7, 2442),
  127. CHANTAB_ENT(8, 2447),
  128. CHANTAB_ENT(9, 2452),
  129. CHANTAB_ENT(10, 2457),
  130. CHANTAB_ENT(11, 2462),
  131. CHANTAB_ENT(12, 2467),
  132. CHANTAB_ENT(13, 2472),
  133. CHANTAB_ENT(14, 2484),
  134. };
  135. static struct ieee80211_supported_band b43legacy_band_2GHz_BPHY = {
  136. .channels = b43legacy_bg_chantable,
  137. .n_channels = ARRAY_SIZE(b43legacy_bg_chantable),
  138. .bitrates = b43legacy_b_ratetable,
  139. .n_bitrates = b43legacy_b_ratetable_size,
  140. };
  141. static struct ieee80211_supported_band b43legacy_band_2GHz_GPHY = {
  142. .channels = b43legacy_bg_chantable,
  143. .n_channels = ARRAY_SIZE(b43legacy_bg_chantable),
  144. .bitrates = b43legacy_g_ratetable,
  145. .n_bitrates = b43legacy_g_ratetable_size,
  146. };
  147. static void b43legacy_wireless_core_exit(struct b43legacy_wldev *dev);
  148. static int b43legacy_wireless_core_init(struct b43legacy_wldev *dev);
  149. static void b43legacy_wireless_core_stop(struct b43legacy_wldev *dev);
  150. static int b43legacy_wireless_core_start(struct b43legacy_wldev *dev);
  151. static int b43legacy_ratelimit(struct b43legacy_wl *wl)
  152. {
  153. if (!wl || !wl->current_dev)
  154. return 1;
  155. if (b43legacy_status(wl->current_dev) < B43legacy_STAT_STARTED)
  156. return 1;
  157. /* We are up and running.
  158. * Ratelimit the messages to avoid DoS over the net. */
  159. return net_ratelimit();
  160. }
  161. void b43legacyinfo(struct b43legacy_wl *wl, const char *fmt, ...)
  162. {
  163. struct va_format vaf;
  164. va_list args;
  165. if (!b43legacy_ratelimit(wl))
  166. return;
  167. va_start(args, fmt);
  168. vaf.fmt = fmt;
  169. vaf.va = &args;
  170. printk(KERN_INFO "b43legacy-%s: %pV",
  171. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  172. va_end(args);
  173. }
  174. void b43legacyerr(struct b43legacy_wl *wl, const char *fmt, ...)
  175. {
  176. struct va_format vaf;
  177. va_list args;
  178. if (!b43legacy_ratelimit(wl))
  179. return;
  180. va_start(args, fmt);
  181. vaf.fmt = fmt;
  182. vaf.va = &args;
  183. printk(KERN_ERR "b43legacy-%s ERROR: %pV",
  184. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  185. va_end(args);
  186. }
  187. void b43legacywarn(struct b43legacy_wl *wl, const char *fmt, ...)
  188. {
  189. struct va_format vaf;
  190. va_list args;
  191. if (!b43legacy_ratelimit(wl))
  192. return;
  193. va_start(args, fmt);
  194. vaf.fmt = fmt;
  195. vaf.va = &args;
  196. printk(KERN_WARNING "b43legacy-%s warning: %pV",
  197. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  198. va_end(args);
  199. }
  200. #if B43legacy_DEBUG
  201. void b43legacydbg(struct b43legacy_wl *wl, const char *fmt, ...)
  202. {
  203. struct va_format vaf;
  204. va_list args;
  205. va_start(args, fmt);
  206. vaf.fmt = fmt;
  207. vaf.va = &args;
  208. printk(KERN_DEBUG "b43legacy-%s debug: %pV",
  209. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  210. va_end(args);
  211. }
  212. #endif /* DEBUG */
  213. static void b43legacy_ram_write(struct b43legacy_wldev *dev, u16 offset,
  214. u32 val)
  215. {
  216. u32 status;
  217. B43legacy_WARN_ON(offset % 4 != 0);
  218. status = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
  219. if (status & B43legacy_MACCTL_BE)
  220. val = swab32(val);
  221. b43legacy_write32(dev, B43legacy_MMIO_RAM_CONTROL, offset);
  222. mmiowb();
  223. b43legacy_write32(dev, B43legacy_MMIO_RAM_DATA, val);
  224. }
  225. static inline
  226. void b43legacy_shm_control_word(struct b43legacy_wldev *dev,
  227. u16 routing, u16 offset)
  228. {
  229. u32 control;
  230. /* "offset" is the WORD offset. */
  231. control = routing;
  232. control <<= 16;
  233. control |= offset;
  234. b43legacy_write32(dev, B43legacy_MMIO_SHM_CONTROL, control);
  235. }
  236. u32 b43legacy_shm_read32(struct b43legacy_wldev *dev,
  237. u16 routing, u16 offset)
  238. {
  239. u32 ret;
  240. if (routing == B43legacy_SHM_SHARED) {
  241. B43legacy_WARN_ON((offset & 0x0001) != 0);
  242. if (offset & 0x0003) {
  243. /* Unaligned access */
  244. b43legacy_shm_control_word(dev, routing, offset >> 2);
  245. ret = b43legacy_read16(dev,
  246. B43legacy_MMIO_SHM_DATA_UNALIGNED);
  247. ret <<= 16;
  248. b43legacy_shm_control_word(dev, routing,
  249. (offset >> 2) + 1);
  250. ret |= b43legacy_read16(dev, B43legacy_MMIO_SHM_DATA);
  251. return ret;
  252. }
  253. offset >>= 2;
  254. }
  255. b43legacy_shm_control_word(dev, routing, offset);
  256. ret = b43legacy_read32(dev, B43legacy_MMIO_SHM_DATA);
  257. return ret;
  258. }
  259. u16 b43legacy_shm_read16(struct b43legacy_wldev *dev,
  260. u16 routing, u16 offset)
  261. {
  262. u16 ret;
  263. if (routing == B43legacy_SHM_SHARED) {
  264. B43legacy_WARN_ON((offset & 0x0001) != 0);
  265. if (offset & 0x0003) {
  266. /* Unaligned access */
  267. b43legacy_shm_control_word(dev, routing, offset >> 2);
  268. ret = b43legacy_read16(dev,
  269. B43legacy_MMIO_SHM_DATA_UNALIGNED);
  270. return ret;
  271. }
  272. offset >>= 2;
  273. }
  274. b43legacy_shm_control_word(dev, routing, offset);
  275. ret = b43legacy_read16(dev, B43legacy_MMIO_SHM_DATA);
  276. return ret;
  277. }
  278. void b43legacy_shm_write32(struct b43legacy_wldev *dev,
  279. u16 routing, u16 offset,
  280. u32 value)
  281. {
  282. if (routing == B43legacy_SHM_SHARED) {
  283. B43legacy_WARN_ON((offset & 0x0001) != 0);
  284. if (offset & 0x0003) {
  285. /* Unaligned access */
  286. b43legacy_shm_control_word(dev, routing, offset >> 2);
  287. mmiowb();
  288. b43legacy_write16(dev,
  289. B43legacy_MMIO_SHM_DATA_UNALIGNED,
  290. (value >> 16) & 0xffff);
  291. mmiowb();
  292. b43legacy_shm_control_word(dev, routing,
  293. (offset >> 2) + 1);
  294. mmiowb();
  295. b43legacy_write16(dev, B43legacy_MMIO_SHM_DATA,
  296. value & 0xffff);
  297. return;
  298. }
  299. offset >>= 2;
  300. }
  301. b43legacy_shm_control_word(dev, routing, offset);
  302. mmiowb();
  303. b43legacy_write32(dev, B43legacy_MMIO_SHM_DATA, value);
  304. }
  305. void b43legacy_shm_write16(struct b43legacy_wldev *dev, u16 routing, u16 offset,
  306. u16 value)
  307. {
  308. if (routing == B43legacy_SHM_SHARED) {
  309. B43legacy_WARN_ON((offset & 0x0001) != 0);
  310. if (offset & 0x0003) {
  311. /* Unaligned access */
  312. b43legacy_shm_control_word(dev, routing, offset >> 2);
  313. mmiowb();
  314. b43legacy_write16(dev,
  315. B43legacy_MMIO_SHM_DATA_UNALIGNED,
  316. value);
  317. return;
  318. }
  319. offset >>= 2;
  320. }
  321. b43legacy_shm_control_word(dev, routing, offset);
  322. mmiowb();
  323. b43legacy_write16(dev, B43legacy_MMIO_SHM_DATA, value);
  324. }
  325. /* Read HostFlags */
  326. u32 b43legacy_hf_read(struct b43legacy_wldev *dev)
  327. {
  328. u32 ret;
  329. ret = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
  330. B43legacy_SHM_SH_HOSTFHI);
  331. ret <<= 16;
  332. ret |= b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
  333. B43legacy_SHM_SH_HOSTFLO);
  334. return ret;
  335. }
  336. /* Write HostFlags */
  337. void b43legacy_hf_write(struct b43legacy_wldev *dev, u32 value)
  338. {
  339. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
  340. B43legacy_SHM_SH_HOSTFLO,
  341. (value & 0x0000FFFF));
  342. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
  343. B43legacy_SHM_SH_HOSTFHI,
  344. ((value & 0xFFFF0000) >> 16));
  345. }
  346. void b43legacy_tsf_read(struct b43legacy_wldev *dev, u64 *tsf)
  347. {
  348. /* We need to be careful. As we read the TSF from multiple
  349. * registers, we should take care of register overflows.
  350. * In theory, the whole tsf read process should be atomic.
  351. * We try to be atomic here, by restaring the read process,
  352. * if any of the high registers changed (overflew).
  353. */
  354. if (dev->dev->id.revision >= 3) {
  355. u32 low;
  356. u32 high;
  357. u32 high2;
  358. do {
  359. high = b43legacy_read32(dev,
  360. B43legacy_MMIO_REV3PLUS_TSF_HIGH);
  361. low = b43legacy_read32(dev,
  362. B43legacy_MMIO_REV3PLUS_TSF_LOW);
  363. high2 = b43legacy_read32(dev,
  364. B43legacy_MMIO_REV3PLUS_TSF_HIGH);
  365. } while (unlikely(high != high2));
  366. *tsf = high;
  367. *tsf <<= 32;
  368. *tsf |= low;
  369. } else {
  370. u64 tmp;
  371. u16 v0;
  372. u16 v1;
  373. u16 v2;
  374. u16 v3;
  375. u16 test1;
  376. u16 test2;
  377. u16 test3;
  378. do {
  379. v3 = b43legacy_read16(dev, B43legacy_MMIO_TSF_3);
  380. v2 = b43legacy_read16(dev, B43legacy_MMIO_TSF_2);
  381. v1 = b43legacy_read16(dev, B43legacy_MMIO_TSF_1);
  382. v0 = b43legacy_read16(dev, B43legacy_MMIO_TSF_0);
  383. test3 = b43legacy_read16(dev, B43legacy_MMIO_TSF_3);
  384. test2 = b43legacy_read16(dev, B43legacy_MMIO_TSF_2);
  385. test1 = b43legacy_read16(dev, B43legacy_MMIO_TSF_1);
  386. } while (v3 != test3 || v2 != test2 || v1 != test1);
  387. *tsf = v3;
  388. *tsf <<= 48;
  389. tmp = v2;
  390. tmp <<= 32;
  391. *tsf |= tmp;
  392. tmp = v1;
  393. tmp <<= 16;
  394. *tsf |= tmp;
  395. *tsf |= v0;
  396. }
  397. }
  398. static void b43legacy_time_lock(struct b43legacy_wldev *dev)
  399. {
  400. u32 status;
  401. status = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
  402. status |= B43legacy_MACCTL_TBTTHOLD;
  403. b43legacy_write32(dev, B43legacy_MMIO_MACCTL, status);
  404. mmiowb();
  405. }
  406. static void b43legacy_time_unlock(struct b43legacy_wldev *dev)
  407. {
  408. u32 status;
  409. status = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
  410. status &= ~B43legacy_MACCTL_TBTTHOLD;
  411. b43legacy_write32(dev, B43legacy_MMIO_MACCTL, status);
  412. }
  413. static void b43legacy_tsf_write_locked(struct b43legacy_wldev *dev, u64 tsf)
  414. {
  415. /* Be careful with the in-progress timer.
  416. * First zero out the low register, so we have a full
  417. * register-overflow duration to complete the operation.
  418. */
  419. if (dev->dev->id.revision >= 3) {
  420. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  421. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  422. b43legacy_write32(dev, B43legacy_MMIO_REV3PLUS_TSF_LOW, 0);
  423. mmiowb();
  424. b43legacy_write32(dev, B43legacy_MMIO_REV3PLUS_TSF_HIGH,
  425. hi);
  426. mmiowb();
  427. b43legacy_write32(dev, B43legacy_MMIO_REV3PLUS_TSF_LOW,
  428. lo);
  429. } else {
  430. u16 v0 = (tsf & 0x000000000000FFFFULL);
  431. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  432. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  433. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  434. b43legacy_write16(dev, B43legacy_MMIO_TSF_0, 0);
  435. mmiowb();
  436. b43legacy_write16(dev, B43legacy_MMIO_TSF_3, v3);
  437. mmiowb();
  438. b43legacy_write16(dev, B43legacy_MMIO_TSF_2, v2);
  439. mmiowb();
  440. b43legacy_write16(dev, B43legacy_MMIO_TSF_1, v1);
  441. mmiowb();
  442. b43legacy_write16(dev, B43legacy_MMIO_TSF_0, v0);
  443. }
  444. }
  445. void b43legacy_tsf_write(struct b43legacy_wldev *dev, u64 tsf)
  446. {
  447. b43legacy_time_lock(dev);
  448. b43legacy_tsf_write_locked(dev, tsf);
  449. b43legacy_time_unlock(dev);
  450. }
  451. static
  452. void b43legacy_macfilter_set(struct b43legacy_wldev *dev,
  453. u16 offset, const u8 *mac)
  454. {
  455. static const u8 zero_addr[ETH_ALEN] = { 0 };
  456. u16 data;
  457. if (!mac)
  458. mac = zero_addr;
  459. offset |= 0x0020;
  460. b43legacy_write16(dev, B43legacy_MMIO_MACFILTER_CONTROL, offset);
  461. data = mac[0];
  462. data |= mac[1] << 8;
  463. b43legacy_write16(dev, B43legacy_MMIO_MACFILTER_DATA, data);
  464. data = mac[2];
  465. data |= mac[3] << 8;
  466. b43legacy_write16(dev, B43legacy_MMIO_MACFILTER_DATA, data);
  467. data = mac[4];
  468. data |= mac[5] << 8;
  469. b43legacy_write16(dev, B43legacy_MMIO_MACFILTER_DATA, data);
  470. }
  471. static void b43legacy_write_mac_bssid_templates(struct b43legacy_wldev *dev)
  472. {
  473. static const u8 zero_addr[ETH_ALEN] = { 0 };
  474. const u8 *mac = dev->wl->mac_addr;
  475. const u8 *bssid = dev->wl->bssid;
  476. u8 mac_bssid[ETH_ALEN * 2];
  477. int i;
  478. u32 tmp;
  479. if (!bssid)
  480. bssid = zero_addr;
  481. if (!mac)
  482. mac = zero_addr;
  483. b43legacy_macfilter_set(dev, B43legacy_MACFILTER_BSSID, bssid);
  484. memcpy(mac_bssid, mac, ETH_ALEN);
  485. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  486. /* Write our MAC address and BSSID to template ram */
  487. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  488. tmp = (u32)(mac_bssid[i + 0]);
  489. tmp |= (u32)(mac_bssid[i + 1]) << 8;
  490. tmp |= (u32)(mac_bssid[i + 2]) << 16;
  491. tmp |= (u32)(mac_bssid[i + 3]) << 24;
  492. b43legacy_ram_write(dev, 0x20 + i, tmp);
  493. b43legacy_ram_write(dev, 0x78 + i, tmp);
  494. b43legacy_ram_write(dev, 0x478 + i, tmp);
  495. }
  496. }
  497. static void b43legacy_upload_card_macaddress(struct b43legacy_wldev *dev)
  498. {
  499. b43legacy_write_mac_bssid_templates(dev);
  500. b43legacy_macfilter_set(dev, B43legacy_MACFILTER_SELF,
  501. dev->wl->mac_addr);
  502. }
  503. static void b43legacy_set_slot_time(struct b43legacy_wldev *dev,
  504. u16 slot_time)
  505. {
  506. /* slot_time is in usec. */
  507. if (dev->phy.type != B43legacy_PHYTYPE_G)
  508. return;
  509. b43legacy_write16(dev, 0x684, 510 + slot_time);
  510. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, 0x0010,
  511. slot_time);
  512. }
  513. static void b43legacy_short_slot_timing_enable(struct b43legacy_wldev *dev)
  514. {
  515. b43legacy_set_slot_time(dev, 9);
  516. }
  517. static void b43legacy_short_slot_timing_disable(struct b43legacy_wldev *dev)
  518. {
  519. b43legacy_set_slot_time(dev, 20);
  520. }
  521. /* Synchronize IRQ top- and bottom-half.
  522. * IRQs must be masked before calling this.
  523. * This must not be called with the irq_lock held.
  524. */
  525. static void b43legacy_synchronize_irq(struct b43legacy_wldev *dev)
  526. {
  527. synchronize_irq(dev->dev->irq);
  528. tasklet_kill(&dev->isr_tasklet);
  529. }
  530. /* DummyTransmission function, as documented on
  531. * http://bcm-specs.sipsolutions.net/DummyTransmission
  532. */
  533. void b43legacy_dummy_transmission(struct b43legacy_wldev *dev)
  534. {
  535. struct b43legacy_phy *phy = &dev->phy;
  536. unsigned int i;
  537. unsigned int max_loop;
  538. u16 value;
  539. u32 buffer[5] = {
  540. 0x00000000,
  541. 0x00D40000,
  542. 0x00000000,
  543. 0x01000000,
  544. 0x00000000,
  545. };
  546. switch (phy->type) {
  547. case B43legacy_PHYTYPE_B:
  548. case B43legacy_PHYTYPE_G:
  549. max_loop = 0xFA;
  550. buffer[0] = 0x000B846E;
  551. break;
  552. default:
  553. B43legacy_BUG_ON(1);
  554. return;
  555. }
  556. for (i = 0; i < 5; i++)
  557. b43legacy_ram_write(dev, i * 4, buffer[i]);
  558. /* dummy read follows */
  559. b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
  560. b43legacy_write16(dev, 0x0568, 0x0000);
  561. b43legacy_write16(dev, 0x07C0, 0x0000);
  562. b43legacy_write16(dev, 0x050C, 0x0000);
  563. b43legacy_write16(dev, 0x0508, 0x0000);
  564. b43legacy_write16(dev, 0x050A, 0x0000);
  565. b43legacy_write16(dev, 0x054C, 0x0000);
  566. b43legacy_write16(dev, 0x056A, 0x0014);
  567. b43legacy_write16(dev, 0x0568, 0x0826);
  568. b43legacy_write16(dev, 0x0500, 0x0000);
  569. b43legacy_write16(dev, 0x0502, 0x0030);
  570. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  571. b43legacy_radio_write16(dev, 0x0051, 0x0017);
  572. for (i = 0x00; i < max_loop; i++) {
  573. value = b43legacy_read16(dev, 0x050E);
  574. if (value & 0x0080)
  575. break;
  576. udelay(10);
  577. }
  578. for (i = 0x00; i < 0x0A; i++) {
  579. value = b43legacy_read16(dev, 0x050E);
  580. if (value & 0x0400)
  581. break;
  582. udelay(10);
  583. }
  584. for (i = 0x00; i < 0x0A; i++) {
  585. value = b43legacy_read16(dev, 0x0690);
  586. if (!(value & 0x0100))
  587. break;
  588. udelay(10);
  589. }
  590. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  591. b43legacy_radio_write16(dev, 0x0051, 0x0037);
  592. }
  593. /* Turn the Analog ON/OFF */
  594. static void b43legacy_switch_analog(struct b43legacy_wldev *dev, int on)
  595. {
  596. b43legacy_write16(dev, B43legacy_MMIO_PHY0, on ? 0 : 0xF4);
  597. }
  598. void b43legacy_wireless_core_reset(struct b43legacy_wldev *dev, u32 flags)
  599. {
  600. u32 tmslow;
  601. u32 macctl;
  602. flags |= B43legacy_TMSLOW_PHYCLKEN;
  603. flags |= B43legacy_TMSLOW_PHYRESET;
  604. ssb_device_enable(dev->dev, flags);
  605. msleep(2); /* Wait for the PLL to turn on. */
  606. /* Now take the PHY out of Reset again */
  607. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  608. tmslow |= SSB_TMSLOW_FGC;
  609. tmslow &= ~B43legacy_TMSLOW_PHYRESET;
  610. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  611. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  612. msleep(1);
  613. tmslow &= ~SSB_TMSLOW_FGC;
  614. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  615. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  616. msleep(1);
  617. /* Turn Analog ON */
  618. b43legacy_switch_analog(dev, 1);
  619. macctl = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
  620. macctl &= ~B43legacy_MACCTL_GMODE;
  621. if (flags & B43legacy_TMSLOW_GMODE) {
  622. macctl |= B43legacy_MACCTL_GMODE;
  623. dev->phy.gmode = 1;
  624. } else
  625. dev->phy.gmode = 0;
  626. macctl |= B43legacy_MACCTL_IHR_ENABLED;
  627. b43legacy_write32(dev, B43legacy_MMIO_MACCTL, macctl);
  628. }
  629. static void handle_irq_transmit_status(struct b43legacy_wldev *dev)
  630. {
  631. u32 v0;
  632. u32 v1;
  633. u16 tmp;
  634. struct b43legacy_txstatus stat;
  635. while (1) {
  636. v0 = b43legacy_read32(dev, B43legacy_MMIO_XMITSTAT_0);
  637. if (!(v0 & 0x00000001))
  638. break;
  639. v1 = b43legacy_read32(dev, B43legacy_MMIO_XMITSTAT_1);
  640. stat.cookie = (v0 >> 16);
  641. stat.seq = (v1 & 0x0000FFFF);
  642. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  643. tmp = (v0 & 0x0000FFFF);
  644. stat.frame_count = ((tmp & 0xF000) >> 12);
  645. stat.rts_count = ((tmp & 0x0F00) >> 8);
  646. stat.supp_reason = ((tmp & 0x001C) >> 2);
  647. stat.pm_indicated = !!(tmp & 0x0080);
  648. stat.intermediate = !!(tmp & 0x0040);
  649. stat.for_ampdu = !!(tmp & 0x0020);
  650. stat.acked = !!(tmp & 0x0002);
  651. b43legacy_handle_txstatus(dev, &stat);
  652. }
  653. }
  654. static void drain_txstatus_queue(struct b43legacy_wldev *dev)
  655. {
  656. u32 dummy;
  657. if (dev->dev->id.revision < 5)
  658. return;
  659. /* Read all entries from the microcode TXstatus FIFO
  660. * and throw them away.
  661. */
  662. while (1) {
  663. dummy = b43legacy_read32(dev, B43legacy_MMIO_XMITSTAT_0);
  664. if (!(dummy & 0x00000001))
  665. break;
  666. dummy = b43legacy_read32(dev, B43legacy_MMIO_XMITSTAT_1);
  667. }
  668. }
  669. static u32 b43legacy_jssi_read(struct b43legacy_wldev *dev)
  670. {
  671. u32 val = 0;
  672. val = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED, 0x40A);
  673. val <<= 16;
  674. val |= b43legacy_shm_read16(dev, B43legacy_SHM_SHARED, 0x408);
  675. return val;
  676. }
  677. static void b43legacy_jssi_write(struct b43legacy_wldev *dev, u32 jssi)
  678. {
  679. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, 0x408,
  680. (jssi & 0x0000FFFF));
  681. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, 0x40A,
  682. (jssi & 0xFFFF0000) >> 16);
  683. }
  684. static void b43legacy_generate_noise_sample(struct b43legacy_wldev *dev)
  685. {
  686. b43legacy_jssi_write(dev, 0x7F7F7F7F);
  687. b43legacy_write32(dev, B43legacy_MMIO_MACCMD,
  688. b43legacy_read32(dev, B43legacy_MMIO_MACCMD)
  689. | B43legacy_MACCMD_BGNOISE);
  690. B43legacy_WARN_ON(dev->noisecalc.channel_at_start !=
  691. dev->phy.channel);
  692. }
  693. static void b43legacy_calculate_link_quality(struct b43legacy_wldev *dev)
  694. {
  695. /* Top half of Link Quality calculation. */
  696. if (dev->noisecalc.calculation_running)
  697. return;
  698. dev->noisecalc.channel_at_start = dev->phy.channel;
  699. dev->noisecalc.calculation_running = 1;
  700. dev->noisecalc.nr_samples = 0;
  701. b43legacy_generate_noise_sample(dev);
  702. }
  703. static void handle_irq_noise(struct b43legacy_wldev *dev)
  704. {
  705. struct b43legacy_phy *phy = &dev->phy;
  706. u16 tmp;
  707. u8 noise[4];
  708. u8 i;
  709. u8 j;
  710. s32 average;
  711. /* Bottom half of Link Quality calculation. */
  712. B43legacy_WARN_ON(!dev->noisecalc.calculation_running);
  713. if (dev->noisecalc.channel_at_start != phy->channel)
  714. goto drop_calculation;
  715. *((__le32 *)noise) = cpu_to_le32(b43legacy_jssi_read(dev));
  716. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  717. noise[2] == 0x7F || noise[3] == 0x7F)
  718. goto generate_new;
  719. /* Get the noise samples. */
  720. B43legacy_WARN_ON(dev->noisecalc.nr_samples >= 8);
  721. i = dev->noisecalc.nr_samples;
  722. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  723. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  724. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  725. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  726. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  727. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  728. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  729. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  730. dev->noisecalc.nr_samples++;
  731. if (dev->noisecalc.nr_samples == 8) {
  732. /* Calculate the Link Quality by the noise samples. */
  733. average = 0;
  734. for (i = 0; i < 8; i++) {
  735. for (j = 0; j < 4; j++)
  736. average += dev->noisecalc.samples[i][j];
  737. }
  738. average /= (8 * 4);
  739. average *= 125;
  740. average += 64;
  741. average /= 128;
  742. tmp = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
  743. 0x40C);
  744. tmp = (tmp / 128) & 0x1F;
  745. if (tmp >= 8)
  746. average += 2;
  747. else
  748. average -= 25;
  749. if (tmp == 8)
  750. average -= 72;
  751. else
  752. average -= 48;
  753. dev->stats.link_noise = average;
  754. drop_calculation:
  755. dev->noisecalc.calculation_running = 0;
  756. return;
  757. }
  758. generate_new:
  759. b43legacy_generate_noise_sample(dev);
  760. }
  761. static void handle_irq_tbtt_indication(struct b43legacy_wldev *dev)
  762. {
  763. if (b43legacy_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  764. /* TODO: PS TBTT */
  765. } else {
  766. if (1/*FIXME: the last PSpoll frame was sent successfully */)
  767. b43legacy_power_saving_ctl_bits(dev, -1, -1);
  768. }
  769. if (b43legacy_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  770. dev->dfq_valid = 1;
  771. }
  772. static void handle_irq_atim_end(struct b43legacy_wldev *dev)
  773. {
  774. if (dev->dfq_valid) {
  775. b43legacy_write32(dev, B43legacy_MMIO_MACCMD,
  776. b43legacy_read32(dev, B43legacy_MMIO_MACCMD)
  777. | B43legacy_MACCMD_DFQ_VALID);
  778. dev->dfq_valid = 0;
  779. }
  780. }
  781. static void handle_irq_pmq(struct b43legacy_wldev *dev)
  782. {
  783. u32 tmp;
  784. /* TODO: AP mode. */
  785. while (1) {
  786. tmp = b43legacy_read32(dev, B43legacy_MMIO_PS_STATUS);
  787. if (!(tmp & 0x00000008))
  788. break;
  789. }
  790. /* 16bit write is odd, but correct. */
  791. b43legacy_write16(dev, B43legacy_MMIO_PS_STATUS, 0x0002);
  792. }
  793. static void b43legacy_write_template_common(struct b43legacy_wldev *dev,
  794. const u8 *data, u16 size,
  795. u16 ram_offset,
  796. u16 shm_size_offset, u8 rate)
  797. {
  798. u32 i;
  799. u32 tmp;
  800. struct b43legacy_plcp_hdr4 plcp;
  801. plcp.data = 0;
  802. b43legacy_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  803. b43legacy_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  804. ram_offset += sizeof(u32);
  805. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  806. * So leave the first two bytes of the next write blank.
  807. */
  808. tmp = (u32)(data[0]) << 16;
  809. tmp |= (u32)(data[1]) << 24;
  810. b43legacy_ram_write(dev, ram_offset, tmp);
  811. ram_offset += sizeof(u32);
  812. for (i = 2; i < size; i += sizeof(u32)) {
  813. tmp = (u32)(data[i + 0]);
  814. if (i + 1 < size)
  815. tmp |= (u32)(data[i + 1]) << 8;
  816. if (i + 2 < size)
  817. tmp |= (u32)(data[i + 2]) << 16;
  818. if (i + 3 < size)
  819. tmp |= (u32)(data[i + 3]) << 24;
  820. b43legacy_ram_write(dev, ram_offset + i - 2, tmp);
  821. }
  822. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, shm_size_offset,
  823. size + sizeof(struct b43legacy_plcp_hdr6));
  824. }
  825. /* Convert a b43legacy antenna number value to the PHY TX control value. */
  826. static u16 b43legacy_antenna_to_phyctl(int antenna)
  827. {
  828. switch (antenna) {
  829. case B43legacy_ANTENNA0:
  830. return B43legacy_TX4_PHY_ANT0;
  831. case B43legacy_ANTENNA1:
  832. return B43legacy_TX4_PHY_ANT1;
  833. }
  834. return B43legacy_TX4_PHY_ANTLAST;
  835. }
  836. static void b43legacy_write_beacon_template(struct b43legacy_wldev *dev,
  837. u16 ram_offset,
  838. u16 shm_size_offset)
  839. {
  840. unsigned int i, len, variable_len;
  841. const struct ieee80211_mgmt *bcn;
  842. const u8 *ie;
  843. bool tim_found = 0;
  844. unsigned int rate;
  845. u16 ctl;
  846. int antenna;
  847. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  848. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  849. len = min((size_t)dev->wl->current_beacon->len,
  850. 0x200 - sizeof(struct b43legacy_plcp_hdr6));
  851. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  852. b43legacy_write_template_common(dev, (const u8 *)bcn, len, ram_offset,
  853. shm_size_offset, rate);
  854. /* Write the PHY TX control parameters. */
  855. antenna = B43legacy_ANTENNA_DEFAULT;
  856. antenna = b43legacy_antenna_to_phyctl(antenna);
  857. ctl = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
  858. B43legacy_SHM_SH_BEACPHYCTL);
  859. /* We can't send beacons with short preamble. Would get PHY errors. */
  860. ctl &= ~B43legacy_TX4_PHY_SHORTPRMBL;
  861. ctl &= ~B43legacy_TX4_PHY_ANT;
  862. ctl &= ~B43legacy_TX4_PHY_ENC;
  863. ctl |= antenna;
  864. ctl |= B43legacy_TX4_PHY_ENC_CCK;
  865. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
  866. B43legacy_SHM_SH_BEACPHYCTL, ctl);
  867. /* Find the position of the TIM and the DTIM_period value
  868. * and write them to SHM. */
  869. ie = bcn->u.beacon.variable;
  870. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  871. for (i = 0; i < variable_len - 2; ) {
  872. uint8_t ie_id, ie_len;
  873. ie_id = ie[i];
  874. ie_len = ie[i + 1];
  875. if (ie_id == 5) {
  876. u16 tim_position;
  877. u16 dtim_period;
  878. /* This is the TIM Information Element */
  879. /* Check whether the ie_len is in the beacon data range. */
  880. if (variable_len < ie_len + 2 + i)
  881. break;
  882. /* A valid TIM is at least 4 bytes long. */
  883. if (ie_len < 4)
  884. break;
  885. tim_found = 1;
  886. tim_position = sizeof(struct b43legacy_plcp_hdr6);
  887. tim_position += offsetof(struct ieee80211_mgmt,
  888. u.beacon.variable);
  889. tim_position += i;
  890. dtim_period = ie[i + 3];
  891. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
  892. B43legacy_SHM_SH_TIMPOS, tim_position);
  893. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
  894. B43legacy_SHM_SH_DTIMP, dtim_period);
  895. break;
  896. }
  897. i += ie_len + 2;
  898. }
  899. if (!tim_found) {
  900. b43legacywarn(dev->wl, "Did not find a valid TIM IE in the "
  901. "beacon template packet. AP or IBSS operation "
  902. "may be broken.\n");
  903. } else
  904. b43legacydbg(dev->wl, "Updated beacon template\n");
  905. }
  906. static void b43legacy_write_probe_resp_plcp(struct b43legacy_wldev *dev,
  907. u16 shm_offset, u16 size,
  908. struct ieee80211_rate *rate)
  909. {
  910. struct b43legacy_plcp_hdr4 plcp;
  911. u32 tmp;
  912. __le16 dur;
  913. plcp.data = 0;
  914. b43legacy_generate_plcp_hdr(&plcp, size + FCS_LEN, rate->hw_value);
  915. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  916. dev->wl->vif,
  917. size,
  918. rate);
  919. /* Write PLCP in two parts and timing for packet transfer */
  920. tmp = le32_to_cpu(plcp.data);
  921. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, shm_offset,
  922. tmp & 0xFFFF);
  923. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, shm_offset + 2,
  924. tmp >> 16);
  925. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, shm_offset + 6,
  926. le16_to_cpu(dur));
  927. }
  928. /* Instead of using custom probe response template, this function
  929. * just patches custom beacon template by:
  930. * 1) Changing packet type
  931. * 2) Patching duration field
  932. * 3) Stripping TIM
  933. */
  934. static const u8 *b43legacy_generate_probe_resp(struct b43legacy_wldev *dev,
  935. u16 *dest_size,
  936. struct ieee80211_rate *rate)
  937. {
  938. const u8 *src_data;
  939. u8 *dest_data;
  940. u16 src_size, elem_size, src_pos, dest_pos;
  941. __le16 dur;
  942. struct ieee80211_hdr *hdr;
  943. size_t ie_start;
  944. src_size = dev->wl->current_beacon->len;
  945. src_data = (const u8 *)dev->wl->current_beacon->data;
  946. /* Get the start offset of the variable IEs in the packet. */
  947. ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
  948. B43legacy_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt,
  949. u.beacon.variable));
  950. if (B43legacy_WARN_ON(src_size < ie_start))
  951. return NULL;
  952. dest_data = kmalloc(src_size, GFP_ATOMIC);
  953. if (unlikely(!dest_data))
  954. return NULL;
  955. /* Copy the static data and all Information Elements, except the TIM. */
  956. memcpy(dest_data, src_data, ie_start);
  957. src_pos = ie_start;
  958. dest_pos = ie_start;
  959. for ( ; src_pos < src_size - 2; src_pos += elem_size) {
  960. elem_size = src_data[src_pos + 1] + 2;
  961. if (src_data[src_pos] == 5) {
  962. /* This is the TIM. */
  963. continue;
  964. }
  965. memcpy(dest_data + dest_pos, src_data + src_pos, elem_size);
  966. dest_pos += elem_size;
  967. }
  968. *dest_size = dest_pos;
  969. hdr = (struct ieee80211_hdr *)dest_data;
  970. /* Set the frame control. */
  971. hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
  972. IEEE80211_STYPE_PROBE_RESP);
  973. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  974. dev->wl->vif,
  975. *dest_size,
  976. rate);
  977. hdr->duration_id = dur;
  978. return dest_data;
  979. }
  980. static void b43legacy_write_probe_resp_template(struct b43legacy_wldev *dev,
  981. u16 ram_offset,
  982. u16 shm_size_offset,
  983. struct ieee80211_rate *rate)
  984. {
  985. const u8 *probe_resp_data;
  986. u16 size;
  987. size = dev->wl->current_beacon->len;
  988. probe_resp_data = b43legacy_generate_probe_resp(dev, &size, rate);
  989. if (unlikely(!probe_resp_data))
  990. return;
  991. /* Looks like PLCP headers plus packet timings are stored for
  992. * all possible basic rates
  993. */
  994. b43legacy_write_probe_resp_plcp(dev, 0x31A, size,
  995. &b43legacy_b_ratetable[0]);
  996. b43legacy_write_probe_resp_plcp(dev, 0x32C, size,
  997. &b43legacy_b_ratetable[1]);
  998. b43legacy_write_probe_resp_plcp(dev, 0x33E, size,
  999. &b43legacy_b_ratetable[2]);
  1000. b43legacy_write_probe_resp_plcp(dev, 0x350, size,
  1001. &b43legacy_b_ratetable[3]);
  1002. size = min((size_t)size,
  1003. 0x200 - sizeof(struct b43legacy_plcp_hdr6));
  1004. b43legacy_write_template_common(dev, probe_resp_data,
  1005. size, ram_offset,
  1006. shm_size_offset, rate->hw_value);
  1007. kfree(probe_resp_data);
  1008. }
  1009. static void b43legacy_upload_beacon0(struct b43legacy_wldev *dev)
  1010. {
  1011. struct b43legacy_wl *wl = dev->wl;
  1012. if (wl->beacon0_uploaded)
  1013. return;
  1014. b43legacy_write_beacon_template(dev, 0x68, 0x18);
  1015. /* FIXME: Probe resp upload doesn't really belong here,
  1016. * but we don't use that feature anyway. */
  1017. b43legacy_write_probe_resp_template(dev, 0x268, 0x4A,
  1018. &__b43legacy_ratetable[3]);
  1019. wl->beacon0_uploaded = 1;
  1020. }
  1021. static void b43legacy_upload_beacon1(struct b43legacy_wldev *dev)
  1022. {
  1023. struct b43legacy_wl *wl = dev->wl;
  1024. if (wl->beacon1_uploaded)
  1025. return;
  1026. b43legacy_write_beacon_template(dev, 0x468, 0x1A);
  1027. wl->beacon1_uploaded = 1;
  1028. }
  1029. static void handle_irq_beacon(struct b43legacy_wldev *dev)
  1030. {
  1031. struct b43legacy_wl *wl = dev->wl;
  1032. u32 cmd, beacon0_valid, beacon1_valid;
  1033. if (!b43legacy_is_mode(wl, NL80211_IFTYPE_AP))
  1034. return;
  1035. /* This is the bottom half of the asynchronous beacon update. */
  1036. /* Ignore interrupt in the future. */
  1037. dev->irq_mask &= ~B43legacy_IRQ_BEACON;
  1038. cmd = b43legacy_read32(dev, B43legacy_MMIO_MACCMD);
  1039. beacon0_valid = (cmd & B43legacy_MACCMD_BEACON0_VALID);
  1040. beacon1_valid = (cmd & B43legacy_MACCMD_BEACON1_VALID);
  1041. /* Schedule interrupt manually, if busy. */
  1042. if (beacon0_valid && beacon1_valid) {
  1043. b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_REASON, B43legacy_IRQ_BEACON);
  1044. dev->irq_mask |= B43legacy_IRQ_BEACON;
  1045. return;
  1046. }
  1047. if (unlikely(wl->beacon_templates_virgin)) {
  1048. /* We never uploaded a beacon before.
  1049. * Upload both templates now, but only mark one valid. */
  1050. wl->beacon_templates_virgin = 0;
  1051. b43legacy_upload_beacon0(dev);
  1052. b43legacy_upload_beacon1(dev);
  1053. cmd = b43legacy_read32(dev, B43legacy_MMIO_MACCMD);
  1054. cmd |= B43legacy_MACCMD_BEACON0_VALID;
  1055. b43legacy_write32(dev, B43legacy_MMIO_MACCMD, cmd);
  1056. } else {
  1057. if (!beacon0_valid) {
  1058. b43legacy_upload_beacon0(dev);
  1059. cmd = b43legacy_read32(dev, B43legacy_MMIO_MACCMD);
  1060. cmd |= B43legacy_MACCMD_BEACON0_VALID;
  1061. b43legacy_write32(dev, B43legacy_MMIO_MACCMD, cmd);
  1062. } else if (!beacon1_valid) {
  1063. b43legacy_upload_beacon1(dev);
  1064. cmd = b43legacy_read32(dev, B43legacy_MMIO_MACCMD);
  1065. cmd |= B43legacy_MACCMD_BEACON1_VALID;
  1066. b43legacy_write32(dev, B43legacy_MMIO_MACCMD, cmd);
  1067. }
  1068. }
  1069. }
  1070. static void b43legacy_beacon_update_trigger_work(struct work_struct *work)
  1071. {
  1072. struct b43legacy_wl *wl = container_of(work, struct b43legacy_wl,
  1073. beacon_update_trigger);
  1074. struct b43legacy_wldev *dev;
  1075. mutex_lock(&wl->mutex);
  1076. dev = wl->current_dev;
  1077. if (likely(dev && (b43legacy_status(dev) >= B43legacy_STAT_INITIALIZED))) {
  1078. spin_lock_irq(&wl->irq_lock);
  1079. /* Update beacon right away or defer to IRQ. */
  1080. handle_irq_beacon(dev);
  1081. /* The handler might have updated the IRQ mask. */
  1082. b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_MASK,
  1083. dev->irq_mask);
  1084. mmiowb();
  1085. spin_unlock_irq(&wl->irq_lock);
  1086. }
  1087. mutex_unlock(&wl->mutex);
  1088. }
  1089. /* Asynchronously update the packet templates in template RAM.
  1090. * Locking: Requires wl->irq_lock to be locked. */
  1091. static void b43legacy_update_templates(struct b43legacy_wl *wl)
  1092. {
  1093. struct sk_buff *beacon;
  1094. /* This is the top half of the ansynchronous beacon update. The bottom
  1095. * half is the beacon IRQ. Beacon update must be asynchronous to avoid
  1096. * sending an invalid beacon. This can happen for example, if the
  1097. * firmware transmits a beacon while we are updating it. */
  1098. /* We could modify the existing beacon and set the aid bit in the TIM
  1099. * field, but that would probably require resizing and moving of data
  1100. * within the beacon template. Simply request a new beacon and let
  1101. * mac80211 do the hard work. */
  1102. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1103. if (unlikely(!beacon))
  1104. return;
  1105. if (wl->current_beacon)
  1106. dev_kfree_skb_any(wl->current_beacon);
  1107. wl->current_beacon = beacon;
  1108. wl->beacon0_uploaded = 0;
  1109. wl->beacon1_uploaded = 0;
  1110. ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
  1111. }
  1112. static void b43legacy_set_beacon_int(struct b43legacy_wldev *dev,
  1113. u16 beacon_int)
  1114. {
  1115. b43legacy_time_lock(dev);
  1116. if (dev->dev->id.revision >= 3) {
  1117. b43legacy_write32(dev, B43legacy_MMIO_TSF_CFP_REP,
  1118. (beacon_int << 16));
  1119. b43legacy_write32(dev, B43legacy_MMIO_TSF_CFP_START,
  1120. (beacon_int << 10));
  1121. } else {
  1122. b43legacy_write16(dev, 0x606, (beacon_int >> 6));
  1123. b43legacy_write16(dev, 0x610, beacon_int);
  1124. }
  1125. b43legacy_time_unlock(dev);
  1126. b43legacydbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1127. }
  1128. static void handle_irq_ucode_debug(struct b43legacy_wldev *dev)
  1129. {
  1130. }
  1131. /* Interrupt handler bottom-half */
  1132. static void b43legacy_interrupt_tasklet(struct b43legacy_wldev *dev)
  1133. {
  1134. u32 reason;
  1135. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1136. u32 merged_dma_reason = 0;
  1137. int i;
  1138. unsigned long flags;
  1139. spin_lock_irqsave(&dev->wl->irq_lock, flags);
  1140. B43legacy_WARN_ON(b43legacy_status(dev) <
  1141. B43legacy_STAT_INITIALIZED);
  1142. reason = dev->irq_reason;
  1143. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1144. dma_reason[i] = dev->dma_reason[i];
  1145. merged_dma_reason |= dma_reason[i];
  1146. }
  1147. if (unlikely(reason & B43legacy_IRQ_MAC_TXERR))
  1148. b43legacyerr(dev->wl, "MAC transmission error\n");
  1149. if (unlikely(reason & B43legacy_IRQ_PHY_TXERR)) {
  1150. b43legacyerr(dev->wl, "PHY transmission error\n");
  1151. rmb();
  1152. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1153. b43legacyerr(dev->wl, "Too many PHY TX errors, "
  1154. "restarting the controller\n");
  1155. b43legacy_controller_restart(dev, "PHY TX errors");
  1156. }
  1157. }
  1158. if (unlikely(merged_dma_reason & (B43legacy_DMAIRQ_FATALMASK |
  1159. B43legacy_DMAIRQ_NONFATALMASK))) {
  1160. if (merged_dma_reason & B43legacy_DMAIRQ_FATALMASK) {
  1161. b43legacyerr(dev->wl, "Fatal DMA error: "
  1162. "0x%08X, 0x%08X, 0x%08X, "
  1163. "0x%08X, 0x%08X, 0x%08X\n",
  1164. dma_reason[0], dma_reason[1],
  1165. dma_reason[2], dma_reason[3],
  1166. dma_reason[4], dma_reason[5]);
  1167. b43legacy_controller_restart(dev, "DMA error");
  1168. mmiowb();
  1169. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1170. return;
  1171. }
  1172. if (merged_dma_reason & B43legacy_DMAIRQ_NONFATALMASK)
  1173. b43legacyerr(dev->wl, "DMA error: "
  1174. "0x%08X, 0x%08X, 0x%08X, "
  1175. "0x%08X, 0x%08X, 0x%08X\n",
  1176. dma_reason[0], dma_reason[1],
  1177. dma_reason[2], dma_reason[3],
  1178. dma_reason[4], dma_reason[5]);
  1179. }
  1180. if (unlikely(reason & B43legacy_IRQ_UCODE_DEBUG))
  1181. handle_irq_ucode_debug(dev);
  1182. if (reason & B43legacy_IRQ_TBTT_INDI)
  1183. handle_irq_tbtt_indication(dev);
  1184. if (reason & B43legacy_IRQ_ATIM_END)
  1185. handle_irq_atim_end(dev);
  1186. if (reason & B43legacy_IRQ_BEACON)
  1187. handle_irq_beacon(dev);
  1188. if (reason & B43legacy_IRQ_PMQ)
  1189. handle_irq_pmq(dev);
  1190. if (reason & B43legacy_IRQ_TXFIFO_FLUSH_OK)
  1191. ;/*TODO*/
  1192. if (reason & B43legacy_IRQ_NOISESAMPLE_OK)
  1193. handle_irq_noise(dev);
  1194. /* Check the DMA reason registers for received data. */
  1195. if (dma_reason[0] & B43legacy_DMAIRQ_RX_DONE) {
  1196. if (b43legacy_using_pio(dev))
  1197. b43legacy_pio_rx(dev->pio.queue0);
  1198. else
  1199. b43legacy_dma_rx(dev->dma.rx_ring0);
  1200. }
  1201. B43legacy_WARN_ON(dma_reason[1] & B43legacy_DMAIRQ_RX_DONE);
  1202. B43legacy_WARN_ON(dma_reason[2] & B43legacy_DMAIRQ_RX_DONE);
  1203. if (dma_reason[3] & B43legacy_DMAIRQ_RX_DONE) {
  1204. if (b43legacy_using_pio(dev))
  1205. b43legacy_pio_rx(dev->pio.queue3);
  1206. else
  1207. b43legacy_dma_rx(dev->dma.rx_ring3);
  1208. }
  1209. B43legacy_WARN_ON(dma_reason[4] & B43legacy_DMAIRQ_RX_DONE);
  1210. B43legacy_WARN_ON(dma_reason[5] & B43legacy_DMAIRQ_RX_DONE);
  1211. if (reason & B43legacy_IRQ_TX_OK)
  1212. handle_irq_transmit_status(dev);
  1213. b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1214. mmiowb();
  1215. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1216. }
  1217. static void pio_irq_workaround(struct b43legacy_wldev *dev,
  1218. u16 base, int queueidx)
  1219. {
  1220. u16 rxctl;
  1221. rxctl = b43legacy_read16(dev, base + B43legacy_PIO_RXCTL);
  1222. if (rxctl & B43legacy_PIO_RXCTL_DATAAVAILABLE)
  1223. dev->dma_reason[queueidx] |= B43legacy_DMAIRQ_RX_DONE;
  1224. else
  1225. dev->dma_reason[queueidx] &= ~B43legacy_DMAIRQ_RX_DONE;
  1226. }
  1227. static void b43legacy_interrupt_ack(struct b43legacy_wldev *dev, u32 reason)
  1228. {
  1229. if (b43legacy_using_pio(dev) &&
  1230. (dev->dev->id.revision < 3) &&
  1231. (!(reason & B43legacy_IRQ_PIO_WORKAROUND))) {
  1232. /* Apply a PIO specific workaround to the dma_reasons */
  1233. pio_irq_workaround(dev, B43legacy_MMIO_PIO1_BASE, 0);
  1234. pio_irq_workaround(dev, B43legacy_MMIO_PIO2_BASE, 1);
  1235. pio_irq_workaround(dev, B43legacy_MMIO_PIO3_BASE, 2);
  1236. pio_irq_workaround(dev, B43legacy_MMIO_PIO4_BASE, 3);
  1237. }
  1238. b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_REASON, reason);
  1239. b43legacy_write32(dev, B43legacy_MMIO_DMA0_REASON,
  1240. dev->dma_reason[0]);
  1241. b43legacy_write32(dev, B43legacy_MMIO_DMA1_REASON,
  1242. dev->dma_reason[1]);
  1243. b43legacy_write32(dev, B43legacy_MMIO_DMA2_REASON,
  1244. dev->dma_reason[2]);
  1245. b43legacy_write32(dev, B43legacy_MMIO_DMA3_REASON,
  1246. dev->dma_reason[3]);
  1247. b43legacy_write32(dev, B43legacy_MMIO_DMA4_REASON,
  1248. dev->dma_reason[4]);
  1249. b43legacy_write32(dev, B43legacy_MMIO_DMA5_REASON,
  1250. dev->dma_reason[5]);
  1251. }
  1252. /* Interrupt handler top-half */
  1253. static irqreturn_t b43legacy_interrupt_handler(int irq, void *dev_id)
  1254. {
  1255. irqreturn_t ret = IRQ_NONE;
  1256. struct b43legacy_wldev *dev = dev_id;
  1257. u32 reason;
  1258. B43legacy_WARN_ON(!dev);
  1259. spin_lock(&dev->wl->irq_lock);
  1260. if (unlikely(b43legacy_status(dev) < B43legacy_STAT_STARTED))
  1261. /* This can only happen on shared IRQ lines. */
  1262. goto out;
  1263. reason = b43legacy_read32(dev, B43legacy_MMIO_GEN_IRQ_REASON);
  1264. if (reason == 0xffffffff) /* shared IRQ */
  1265. goto out;
  1266. ret = IRQ_HANDLED;
  1267. reason &= dev->irq_mask;
  1268. if (!reason)
  1269. goto out;
  1270. dev->dma_reason[0] = b43legacy_read32(dev,
  1271. B43legacy_MMIO_DMA0_REASON)
  1272. & 0x0001DC00;
  1273. dev->dma_reason[1] = b43legacy_read32(dev,
  1274. B43legacy_MMIO_DMA1_REASON)
  1275. & 0x0000DC00;
  1276. dev->dma_reason[2] = b43legacy_read32(dev,
  1277. B43legacy_MMIO_DMA2_REASON)
  1278. & 0x0000DC00;
  1279. dev->dma_reason[3] = b43legacy_read32(dev,
  1280. B43legacy_MMIO_DMA3_REASON)
  1281. & 0x0001DC00;
  1282. dev->dma_reason[4] = b43legacy_read32(dev,
  1283. B43legacy_MMIO_DMA4_REASON)
  1284. & 0x0000DC00;
  1285. dev->dma_reason[5] = b43legacy_read32(dev,
  1286. B43legacy_MMIO_DMA5_REASON)
  1287. & 0x0000DC00;
  1288. b43legacy_interrupt_ack(dev, reason);
  1289. /* Disable all IRQs. They are enabled again in the bottom half. */
  1290. b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_MASK, 0);
  1291. /* Save the reason code and call our bottom half. */
  1292. dev->irq_reason = reason;
  1293. tasklet_schedule(&dev->isr_tasklet);
  1294. out:
  1295. mmiowb();
  1296. spin_unlock(&dev->wl->irq_lock);
  1297. return ret;
  1298. }
  1299. static void b43legacy_release_firmware(struct b43legacy_wldev *dev)
  1300. {
  1301. release_firmware(dev->fw.ucode);
  1302. dev->fw.ucode = NULL;
  1303. release_firmware(dev->fw.pcm);
  1304. dev->fw.pcm = NULL;
  1305. release_firmware(dev->fw.initvals);
  1306. dev->fw.initvals = NULL;
  1307. release_firmware(dev->fw.initvals_band);
  1308. dev->fw.initvals_band = NULL;
  1309. }
  1310. static void b43legacy_print_fw_helptext(struct b43legacy_wl *wl)
  1311. {
  1312. b43legacyerr(wl, "You must go to http://linuxwireless.org/en/users/"
  1313. "Drivers/b43#devicefirmware "
  1314. "and download the correct firmware (version 3).\n");
  1315. }
  1316. static int do_request_fw(struct b43legacy_wldev *dev,
  1317. const char *name,
  1318. const struct firmware **fw)
  1319. {
  1320. char path[sizeof(modparam_fwpostfix) + 32];
  1321. struct b43legacy_fw_header *hdr;
  1322. u32 size;
  1323. int err;
  1324. if (!name)
  1325. return 0;
  1326. snprintf(path, ARRAY_SIZE(path),
  1327. "b43legacy%s/%s.fw",
  1328. modparam_fwpostfix, name);
  1329. err = request_firmware(fw, path, dev->dev->dev);
  1330. if (err) {
  1331. b43legacyerr(dev->wl, "Firmware file \"%s\" not found "
  1332. "or load failed.\n", path);
  1333. return err;
  1334. }
  1335. if ((*fw)->size < sizeof(struct b43legacy_fw_header))
  1336. goto err_format;
  1337. hdr = (struct b43legacy_fw_header *)((*fw)->data);
  1338. switch (hdr->type) {
  1339. case B43legacy_FW_TYPE_UCODE:
  1340. case B43legacy_FW_TYPE_PCM:
  1341. size = be32_to_cpu(hdr->size);
  1342. if (size != (*fw)->size - sizeof(struct b43legacy_fw_header))
  1343. goto err_format;
  1344. /* fallthrough */
  1345. case B43legacy_FW_TYPE_IV:
  1346. if (hdr->ver != 1)
  1347. goto err_format;
  1348. break;
  1349. default:
  1350. goto err_format;
  1351. }
  1352. return err;
  1353. err_format:
  1354. b43legacyerr(dev->wl, "Firmware file \"%s\" format error.\n", path);
  1355. return -EPROTO;
  1356. }
  1357. static int b43legacy_request_firmware(struct b43legacy_wldev *dev)
  1358. {
  1359. struct b43legacy_firmware *fw = &dev->fw;
  1360. const u8 rev = dev->dev->id.revision;
  1361. const char *filename;
  1362. int err;
  1363. /* do dummy read */
  1364. ssb_read32(dev->dev, SSB_TMSHIGH);
  1365. if (!fw->ucode) {
  1366. if (rev == 2)
  1367. filename = "ucode2";
  1368. else if (rev == 4)
  1369. filename = "ucode4";
  1370. else
  1371. filename = "ucode5";
  1372. err = do_request_fw(dev, filename, &fw->ucode);
  1373. if (err)
  1374. goto err_load;
  1375. }
  1376. if (!fw->pcm) {
  1377. if (rev < 5)
  1378. filename = "pcm4";
  1379. else
  1380. filename = "pcm5";
  1381. err = do_request_fw(dev, filename, &fw->pcm);
  1382. if (err)
  1383. goto err_load;
  1384. }
  1385. if (!fw->initvals) {
  1386. switch (dev->phy.type) {
  1387. case B43legacy_PHYTYPE_B:
  1388. case B43legacy_PHYTYPE_G:
  1389. if ((rev >= 5) && (rev <= 10))
  1390. filename = "b0g0initvals5";
  1391. else if (rev == 2 || rev == 4)
  1392. filename = "b0g0initvals2";
  1393. else
  1394. goto err_no_initvals;
  1395. break;
  1396. default:
  1397. goto err_no_initvals;
  1398. }
  1399. err = do_request_fw(dev, filename, &fw->initvals);
  1400. if (err)
  1401. goto err_load;
  1402. }
  1403. if (!fw->initvals_band) {
  1404. switch (dev->phy.type) {
  1405. case B43legacy_PHYTYPE_B:
  1406. case B43legacy_PHYTYPE_G:
  1407. if ((rev >= 5) && (rev <= 10))
  1408. filename = "b0g0bsinitvals5";
  1409. else if (rev >= 11)
  1410. filename = NULL;
  1411. else if (rev == 2 || rev == 4)
  1412. filename = NULL;
  1413. else
  1414. goto err_no_initvals;
  1415. break;
  1416. default:
  1417. goto err_no_initvals;
  1418. }
  1419. err = do_request_fw(dev, filename, &fw->initvals_band);
  1420. if (err)
  1421. goto err_load;
  1422. }
  1423. return 0;
  1424. err_load:
  1425. b43legacy_print_fw_helptext(dev->wl);
  1426. goto error;
  1427. err_no_initvals:
  1428. err = -ENODEV;
  1429. b43legacyerr(dev->wl, "No Initial Values firmware file for PHY %u, "
  1430. "core rev %u\n", dev->phy.type, rev);
  1431. goto error;
  1432. error:
  1433. b43legacy_release_firmware(dev);
  1434. return err;
  1435. }
  1436. static int b43legacy_upload_microcode(struct b43legacy_wldev *dev)
  1437. {
  1438. struct wiphy *wiphy = dev->wl->hw->wiphy;
  1439. const size_t hdr_len = sizeof(struct b43legacy_fw_header);
  1440. const __be32 *data;
  1441. unsigned int i;
  1442. unsigned int len;
  1443. u16 fwrev;
  1444. u16 fwpatch;
  1445. u16 fwdate;
  1446. u16 fwtime;
  1447. u32 tmp, macctl;
  1448. int err = 0;
  1449. /* Jump the microcode PSM to offset 0 */
  1450. macctl = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
  1451. B43legacy_WARN_ON(macctl & B43legacy_MACCTL_PSM_RUN);
  1452. macctl |= B43legacy_MACCTL_PSM_JMP0;
  1453. b43legacy_write32(dev, B43legacy_MMIO_MACCTL, macctl);
  1454. /* Zero out all microcode PSM registers and shared memory. */
  1455. for (i = 0; i < 64; i++)
  1456. b43legacy_shm_write16(dev, B43legacy_SHM_WIRELESS, i, 0);
  1457. for (i = 0; i < 4096; i += 2)
  1458. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, i, 0);
  1459. /* Upload Microcode. */
  1460. data = (__be32 *) (dev->fw.ucode->data + hdr_len);
  1461. len = (dev->fw.ucode->size - hdr_len) / sizeof(__be32);
  1462. b43legacy_shm_control_word(dev,
  1463. B43legacy_SHM_UCODE |
  1464. B43legacy_SHM_AUTOINC_W,
  1465. 0x0000);
  1466. for (i = 0; i < len; i++) {
  1467. b43legacy_write32(dev, B43legacy_MMIO_SHM_DATA,
  1468. be32_to_cpu(data[i]));
  1469. udelay(10);
  1470. }
  1471. if (dev->fw.pcm) {
  1472. /* Upload PCM data. */
  1473. data = (__be32 *) (dev->fw.pcm->data + hdr_len);
  1474. len = (dev->fw.pcm->size - hdr_len) / sizeof(__be32);
  1475. b43legacy_shm_control_word(dev, B43legacy_SHM_HW, 0x01EA);
  1476. b43legacy_write32(dev, B43legacy_MMIO_SHM_DATA, 0x00004000);
  1477. /* No need for autoinc bit in SHM_HW */
  1478. b43legacy_shm_control_word(dev, B43legacy_SHM_HW, 0x01EB);
  1479. for (i = 0; i < len; i++) {
  1480. b43legacy_write32(dev, B43legacy_MMIO_SHM_DATA,
  1481. be32_to_cpu(data[i]));
  1482. udelay(10);
  1483. }
  1484. }
  1485. b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_REASON,
  1486. B43legacy_IRQ_ALL);
  1487. /* Start the microcode PSM */
  1488. macctl = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
  1489. macctl &= ~B43legacy_MACCTL_PSM_JMP0;
  1490. macctl |= B43legacy_MACCTL_PSM_RUN;
  1491. b43legacy_write32(dev, B43legacy_MMIO_MACCTL, macctl);
  1492. /* Wait for the microcode to load and respond */
  1493. i = 0;
  1494. while (1) {
  1495. tmp = b43legacy_read32(dev, B43legacy_MMIO_GEN_IRQ_REASON);
  1496. if (tmp == B43legacy_IRQ_MAC_SUSPENDED)
  1497. break;
  1498. i++;
  1499. if (i >= B43legacy_IRQWAIT_MAX_RETRIES) {
  1500. b43legacyerr(dev->wl, "Microcode not responding\n");
  1501. b43legacy_print_fw_helptext(dev->wl);
  1502. err = -ENODEV;
  1503. goto error;
  1504. }
  1505. msleep_interruptible(50);
  1506. if (signal_pending(current)) {
  1507. err = -EINTR;
  1508. goto error;
  1509. }
  1510. }
  1511. /* dummy read follows */
  1512. b43legacy_read32(dev, B43legacy_MMIO_GEN_IRQ_REASON);
  1513. /* Get and check the revisions. */
  1514. fwrev = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
  1515. B43legacy_SHM_SH_UCODEREV);
  1516. fwpatch = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
  1517. B43legacy_SHM_SH_UCODEPATCH);
  1518. fwdate = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
  1519. B43legacy_SHM_SH_UCODEDATE);
  1520. fwtime = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
  1521. B43legacy_SHM_SH_UCODETIME);
  1522. if (fwrev > 0x128) {
  1523. b43legacyerr(dev->wl, "YOU ARE TRYING TO LOAD V4 FIRMWARE."
  1524. " Only firmware from binary drivers version 3.x"
  1525. " is supported. You must change your firmware"
  1526. " files.\n");
  1527. b43legacy_print_fw_helptext(dev->wl);
  1528. err = -EOPNOTSUPP;
  1529. goto error;
  1530. }
  1531. b43legacyinfo(dev->wl, "Loading firmware version 0x%X, patch level %u "
  1532. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n", fwrev, fwpatch,
  1533. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  1534. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F,
  1535. fwtime & 0x1F);
  1536. dev->fw.rev = fwrev;
  1537. dev->fw.patch = fwpatch;
  1538. snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
  1539. dev->fw.rev, dev->fw.patch);
  1540. wiphy->hw_version = dev->dev->id.coreid;
  1541. return 0;
  1542. error:
  1543. macctl = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
  1544. macctl &= ~B43legacy_MACCTL_PSM_RUN;
  1545. macctl |= B43legacy_MACCTL_PSM_JMP0;
  1546. b43legacy_write32(dev, B43legacy_MMIO_MACCTL, macctl);
  1547. return err;
  1548. }
  1549. static int b43legacy_write_initvals(struct b43legacy_wldev *dev,
  1550. const struct b43legacy_iv *ivals,
  1551. size_t count,
  1552. size_t array_size)
  1553. {
  1554. const struct b43legacy_iv *iv;
  1555. u16 offset;
  1556. size_t i;
  1557. bool bit32;
  1558. BUILD_BUG_ON(sizeof(struct b43legacy_iv) != 6);
  1559. iv = ivals;
  1560. for (i = 0; i < count; i++) {
  1561. if (array_size < sizeof(iv->offset_size))
  1562. goto err_format;
  1563. array_size -= sizeof(iv->offset_size);
  1564. offset = be16_to_cpu(iv->offset_size);
  1565. bit32 = !!(offset & B43legacy_IV_32BIT);
  1566. offset &= B43legacy_IV_OFFSET_MASK;
  1567. if (offset >= 0x1000)
  1568. goto err_format;
  1569. if (bit32) {
  1570. u32 value;
  1571. if (array_size < sizeof(iv->data.d32))
  1572. goto err_format;
  1573. array_size -= sizeof(iv->data.d32);
  1574. value = get_unaligned_be32(&iv->data.d32);
  1575. b43legacy_write32(dev, offset, value);
  1576. iv = (const struct b43legacy_iv *)((const uint8_t *)iv +
  1577. sizeof(__be16) +
  1578. sizeof(__be32));
  1579. } else {
  1580. u16 value;
  1581. if (array_size < sizeof(iv->data.d16))
  1582. goto err_format;
  1583. array_size -= sizeof(iv->data.d16);
  1584. value = be16_to_cpu(iv->data.d16);
  1585. b43legacy_write16(dev, offset, value);
  1586. iv = (const struct b43legacy_iv *)((const uint8_t *)iv +
  1587. sizeof(__be16) +
  1588. sizeof(__be16));
  1589. }
  1590. }
  1591. if (array_size)
  1592. goto err_format;
  1593. return 0;
  1594. err_format:
  1595. b43legacyerr(dev->wl, "Initial Values Firmware file-format error.\n");
  1596. b43legacy_print_fw_helptext(dev->wl);
  1597. return -EPROTO;
  1598. }
  1599. static int b43legacy_upload_initvals(struct b43legacy_wldev *dev)
  1600. {
  1601. const size_t hdr_len = sizeof(struct b43legacy_fw_header);
  1602. const struct b43legacy_fw_header *hdr;
  1603. struct b43legacy_firmware *fw = &dev->fw;
  1604. const struct b43legacy_iv *ivals;
  1605. size_t count;
  1606. int err;
  1607. hdr = (const struct b43legacy_fw_header *)(fw->initvals->data);
  1608. ivals = (const struct b43legacy_iv *)(fw->initvals->data + hdr_len);
  1609. count = be32_to_cpu(hdr->size);
  1610. err = b43legacy_write_initvals(dev, ivals, count,
  1611. fw->initvals->size - hdr_len);
  1612. if (err)
  1613. goto out;
  1614. if (fw->initvals_band) {
  1615. hdr = (const struct b43legacy_fw_header *)
  1616. (fw->initvals_band->data);
  1617. ivals = (const struct b43legacy_iv *)(fw->initvals_band->data
  1618. + hdr_len);
  1619. count = be32_to_cpu(hdr->size);
  1620. err = b43legacy_write_initvals(dev, ivals, count,
  1621. fw->initvals_band->size - hdr_len);
  1622. if (err)
  1623. goto out;
  1624. }
  1625. out:
  1626. return err;
  1627. }
  1628. /* Initialize the GPIOs
  1629. * http://bcm-specs.sipsolutions.net/GPIO
  1630. */
  1631. static int b43legacy_gpio_init(struct b43legacy_wldev *dev)
  1632. {
  1633. struct ssb_bus *bus = dev->dev->bus;
  1634. struct ssb_device *gpiodev, *pcidev = NULL;
  1635. u32 mask;
  1636. u32 set;
  1637. b43legacy_write32(dev, B43legacy_MMIO_MACCTL,
  1638. b43legacy_read32(dev,
  1639. B43legacy_MMIO_MACCTL)
  1640. & 0xFFFF3FFF);
  1641. b43legacy_write16(dev, B43legacy_MMIO_GPIO_MASK,
  1642. b43legacy_read16(dev,
  1643. B43legacy_MMIO_GPIO_MASK)
  1644. | 0x000F);
  1645. mask = 0x0000001F;
  1646. set = 0x0000000F;
  1647. if (dev->dev->bus->chip_id == 0x4301) {
  1648. mask |= 0x0060;
  1649. set |= 0x0060;
  1650. }
  1651. if (dev->dev->bus->sprom.boardflags_lo & B43legacy_BFL_PACTRL) {
  1652. b43legacy_write16(dev, B43legacy_MMIO_GPIO_MASK,
  1653. b43legacy_read16(dev,
  1654. B43legacy_MMIO_GPIO_MASK)
  1655. | 0x0200);
  1656. mask |= 0x0200;
  1657. set |= 0x0200;
  1658. }
  1659. if (dev->dev->id.revision >= 2)
  1660. mask |= 0x0010; /* FIXME: This is redundant. */
  1661. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1662. pcidev = bus->pcicore.dev;
  1663. #endif
  1664. gpiodev = bus->chipco.dev ? : pcidev;
  1665. if (!gpiodev)
  1666. return 0;
  1667. ssb_write32(gpiodev, B43legacy_GPIO_CONTROL,
  1668. (ssb_read32(gpiodev, B43legacy_GPIO_CONTROL)
  1669. & mask) | set);
  1670. return 0;
  1671. }
  1672. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  1673. static void b43legacy_gpio_cleanup(struct b43legacy_wldev *dev)
  1674. {
  1675. struct ssb_bus *bus = dev->dev->bus;
  1676. struct ssb_device *gpiodev, *pcidev = NULL;
  1677. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1678. pcidev = bus->pcicore.dev;
  1679. #endif
  1680. gpiodev = bus->chipco.dev ? : pcidev;
  1681. if (!gpiodev)
  1682. return;
  1683. ssb_write32(gpiodev, B43legacy_GPIO_CONTROL, 0);
  1684. }
  1685. /* http://bcm-specs.sipsolutions.net/EnableMac */
  1686. void b43legacy_mac_enable(struct b43legacy_wldev *dev)
  1687. {
  1688. dev->mac_suspended--;
  1689. B43legacy_WARN_ON(dev->mac_suspended < 0);
  1690. B43legacy_WARN_ON(irqs_disabled());
  1691. if (dev->mac_suspended == 0) {
  1692. b43legacy_write32(dev, B43legacy_MMIO_MACCTL,
  1693. b43legacy_read32(dev,
  1694. B43legacy_MMIO_MACCTL)
  1695. | B43legacy_MACCTL_ENABLED);
  1696. b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_REASON,
  1697. B43legacy_IRQ_MAC_SUSPENDED);
  1698. /* the next two are dummy reads */
  1699. b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
  1700. b43legacy_read32(dev, B43legacy_MMIO_GEN_IRQ_REASON);
  1701. b43legacy_power_saving_ctl_bits(dev, -1, -1);
  1702. /* Re-enable IRQs. */
  1703. spin_lock_irq(&dev->wl->irq_lock);
  1704. b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_MASK,
  1705. dev->irq_mask);
  1706. spin_unlock_irq(&dev->wl->irq_lock);
  1707. }
  1708. }
  1709. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  1710. void b43legacy_mac_suspend(struct b43legacy_wldev *dev)
  1711. {
  1712. int i;
  1713. u32 tmp;
  1714. might_sleep();
  1715. B43legacy_WARN_ON(irqs_disabled());
  1716. B43legacy_WARN_ON(dev->mac_suspended < 0);
  1717. if (dev->mac_suspended == 0) {
  1718. /* Mask IRQs before suspending MAC. Otherwise
  1719. * the MAC stays busy and won't suspend. */
  1720. spin_lock_irq(&dev->wl->irq_lock);
  1721. b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_MASK, 0);
  1722. spin_unlock_irq(&dev->wl->irq_lock);
  1723. b43legacy_synchronize_irq(dev);
  1724. b43legacy_power_saving_ctl_bits(dev, -1, 1);
  1725. b43legacy_write32(dev, B43legacy_MMIO_MACCTL,
  1726. b43legacy_read32(dev,
  1727. B43legacy_MMIO_MACCTL)
  1728. & ~B43legacy_MACCTL_ENABLED);
  1729. b43legacy_read32(dev, B43legacy_MMIO_GEN_IRQ_REASON);
  1730. for (i = 40; i; i--) {
  1731. tmp = b43legacy_read32(dev,
  1732. B43legacy_MMIO_GEN_IRQ_REASON);
  1733. if (tmp & B43legacy_IRQ_MAC_SUSPENDED)
  1734. goto out;
  1735. msleep(1);
  1736. }
  1737. b43legacyerr(dev->wl, "MAC suspend failed\n");
  1738. }
  1739. out:
  1740. dev->mac_suspended++;
  1741. }
  1742. static void b43legacy_adjust_opmode(struct b43legacy_wldev *dev)
  1743. {
  1744. struct b43legacy_wl *wl = dev->wl;
  1745. u32 ctl;
  1746. u16 cfp_pretbtt;
  1747. ctl = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
  1748. /* Reset status to STA infrastructure mode. */
  1749. ctl &= ~B43legacy_MACCTL_AP;
  1750. ctl &= ~B43legacy_MACCTL_KEEP_CTL;
  1751. ctl &= ~B43legacy_MACCTL_KEEP_BADPLCP;
  1752. ctl &= ~B43legacy_MACCTL_KEEP_BAD;
  1753. ctl &= ~B43legacy_MACCTL_PROMISC;
  1754. ctl &= ~B43legacy_MACCTL_BEACPROMISC;
  1755. ctl |= B43legacy_MACCTL_INFRA;
  1756. if (b43legacy_is_mode(wl, NL80211_IFTYPE_AP))
  1757. ctl |= B43legacy_MACCTL_AP;
  1758. else if (b43legacy_is_mode(wl, NL80211_IFTYPE_ADHOC))
  1759. ctl &= ~B43legacy_MACCTL_INFRA;
  1760. if (wl->filter_flags & FIF_CONTROL)
  1761. ctl |= B43legacy_MACCTL_KEEP_CTL;
  1762. if (wl->filter_flags & FIF_FCSFAIL)
  1763. ctl |= B43legacy_MACCTL_KEEP_BAD;
  1764. if (wl->filter_flags & FIF_PLCPFAIL)
  1765. ctl |= B43legacy_MACCTL_KEEP_BADPLCP;
  1766. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  1767. ctl |= B43legacy_MACCTL_PROMISC;
  1768. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  1769. ctl |= B43legacy_MACCTL_BEACPROMISC;
  1770. /* Workaround: On old hardware the HW-MAC-address-filter
  1771. * doesn't work properly, so always run promisc in filter
  1772. * it in software. */
  1773. if (dev->dev->id.revision <= 4)
  1774. ctl |= B43legacy_MACCTL_PROMISC;
  1775. b43legacy_write32(dev, B43legacy_MMIO_MACCTL, ctl);
  1776. cfp_pretbtt = 2;
  1777. if ((ctl & B43legacy_MACCTL_INFRA) &&
  1778. !(ctl & B43legacy_MACCTL_AP)) {
  1779. if (dev->dev->bus->chip_id == 0x4306 &&
  1780. dev->dev->bus->chip_rev == 3)
  1781. cfp_pretbtt = 100;
  1782. else
  1783. cfp_pretbtt = 50;
  1784. }
  1785. b43legacy_write16(dev, 0x612, cfp_pretbtt);
  1786. }
  1787. static void b43legacy_rate_memory_write(struct b43legacy_wldev *dev,
  1788. u16 rate,
  1789. int is_ofdm)
  1790. {
  1791. u16 offset;
  1792. if (is_ofdm) {
  1793. offset = 0x480;
  1794. offset += (b43legacy_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  1795. } else {
  1796. offset = 0x4C0;
  1797. offset += (b43legacy_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  1798. }
  1799. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, offset + 0x20,
  1800. b43legacy_shm_read16(dev,
  1801. B43legacy_SHM_SHARED, offset));
  1802. }
  1803. static void b43legacy_rate_memory_init(struct b43legacy_wldev *dev)
  1804. {
  1805. switch (dev->phy.type) {
  1806. case B43legacy_PHYTYPE_G:
  1807. b43legacy_rate_memory_write(dev, B43legacy_OFDM_RATE_6MB, 1);
  1808. b43legacy_rate_memory_write(dev, B43legacy_OFDM_RATE_12MB, 1);
  1809. b43legacy_rate_memory_write(dev, B43legacy_OFDM_RATE_18MB, 1);
  1810. b43legacy_rate_memory_write(dev, B43legacy_OFDM_RATE_24MB, 1);
  1811. b43legacy_rate_memory_write(dev, B43legacy_OFDM_RATE_36MB, 1);
  1812. b43legacy_rate_memory_write(dev, B43legacy_OFDM_RATE_48MB, 1);
  1813. b43legacy_rate_memory_write(dev, B43legacy_OFDM_RATE_54MB, 1);
  1814. /* fallthrough */
  1815. case B43legacy_PHYTYPE_B:
  1816. b43legacy_rate_memory_write(dev, B43legacy_CCK_RATE_1MB, 0);
  1817. b43legacy_rate_memory_write(dev, B43legacy_CCK_RATE_2MB, 0);
  1818. b43legacy_rate_memory_write(dev, B43legacy_CCK_RATE_5MB, 0);
  1819. b43legacy_rate_memory_write(dev, B43legacy_CCK_RATE_11MB, 0);
  1820. break;
  1821. default:
  1822. B43legacy_BUG_ON(1);
  1823. }
  1824. }
  1825. /* Set the TX-Antenna for management frames sent by firmware. */
  1826. static void b43legacy_mgmtframe_txantenna(struct b43legacy_wldev *dev,
  1827. int antenna)
  1828. {
  1829. u16 ant = 0;
  1830. u16 tmp;
  1831. switch (antenna) {
  1832. case B43legacy_ANTENNA0:
  1833. ant |= B43legacy_TX4_PHY_ANT0;
  1834. break;
  1835. case B43legacy_ANTENNA1:
  1836. ant |= B43legacy_TX4_PHY_ANT1;
  1837. break;
  1838. case B43legacy_ANTENNA_AUTO:
  1839. ant |= B43legacy_TX4_PHY_ANTLAST;
  1840. break;
  1841. default:
  1842. B43legacy_BUG_ON(1);
  1843. }
  1844. /* FIXME We also need to set the other flags of the PHY control
  1845. * field somewhere. */
  1846. /* For Beacons */
  1847. tmp = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
  1848. B43legacy_SHM_SH_BEACPHYCTL);
  1849. tmp = (tmp & ~B43legacy_TX4_PHY_ANT) | ant;
  1850. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
  1851. B43legacy_SHM_SH_BEACPHYCTL, tmp);
  1852. /* For ACK/CTS */
  1853. tmp = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
  1854. B43legacy_SHM_SH_ACKCTSPHYCTL);
  1855. tmp = (tmp & ~B43legacy_TX4_PHY_ANT) | ant;
  1856. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
  1857. B43legacy_SHM_SH_ACKCTSPHYCTL, tmp);
  1858. /* For Probe Resposes */
  1859. tmp = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
  1860. B43legacy_SHM_SH_PRPHYCTL);
  1861. tmp = (tmp & ~B43legacy_TX4_PHY_ANT) | ant;
  1862. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
  1863. B43legacy_SHM_SH_PRPHYCTL, tmp);
  1864. }
  1865. /* This is the opposite of b43legacy_chip_init() */
  1866. static void b43legacy_chip_exit(struct b43legacy_wldev *dev)
  1867. {
  1868. b43legacy_radio_turn_off(dev, 1);
  1869. b43legacy_gpio_cleanup(dev);
  1870. /* firmware is released later */
  1871. }
  1872. /* Initialize the chip
  1873. * http://bcm-specs.sipsolutions.net/ChipInit
  1874. */
  1875. static int b43legacy_chip_init(struct b43legacy_wldev *dev)
  1876. {
  1877. struct b43legacy_phy *phy = &dev->phy;
  1878. int err;
  1879. int tmp;
  1880. u32 value32, macctl;
  1881. u16 value16;
  1882. /* Initialize the MAC control */
  1883. macctl = B43legacy_MACCTL_IHR_ENABLED | B43legacy_MACCTL_SHM_ENABLED;
  1884. if (dev->phy.gmode)
  1885. macctl |= B43legacy_MACCTL_GMODE;
  1886. macctl |= B43legacy_MACCTL_INFRA;
  1887. b43legacy_write32(dev, B43legacy_MMIO_MACCTL, macctl);
  1888. err = b43legacy_request_firmware(dev);
  1889. if (err)
  1890. goto out;
  1891. err = b43legacy_upload_microcode(dev);
  1892. if (err)
  1893. goto out; /* firmware is released later */
  1894. err = b43legacy_gpio_init(dev);
  1895. if (err)
  1896. goto out; /* firmware is released later */
  1897. err = b43legacy_upload_initvals(dev);
  1898. if (err)
  1899. goto err_gpio_clean;
  1900. b43legacy_radio_turn_on(dev);
  1901. b43legacy_write16(dev, 0x03E6, 0x0000);
  1902. err = b43legacy_phy_init(dev);
  1903. if (err)
  1904. goto err_radio_off;
  1905. /* Select initial Interference Mitigation. */
  1906. tmp = phy->interfmode;
  1907. phy->interfmode = B43legacy_INTERFMODE_NONE;
  1908. b43legacy_radio_set_interference_mitigation(dev, tmp);
  1909. b43legacy_phy_set_antenna_diversity(dev);
  1910. b43legacy_mgmtframe_txantenna(dev, B43legacy_ANTENNA_DEFAULT);
  1911. if (phy->type == B43legacy_PHYTYPE_B) {
  1912. value16 = b43legacy_read16(dev, 0x005E);
  1913. value16 |= 0x0004;
  1914. b43legacy_write16(dev, 0x005E, value16);
  1915. }
  1916. b43legacy_write32(dev, 0x0100, 0x01000000);
  1917. if (dev->dev->id.revision < 5)
  1918. b43legacy_write32(dev, 0x010C, 0x01000000);
  1919. value32 = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
  1920. value32 &= ~B43legacy_MACCTL_INFRA;
  1921. b43legacy_write32(dev, B43legacy_MMIO_MACCTL, value32);
  1922. value32 = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
  1923. value32 |= B43legacy_MACCTL_INFRA;
  1924. b43legacy_write32(dev, B43legacy_MMIO_MACCTL, value32);
  1925. if (b43legacy_using_pio(dev)) {
  1926. b43legacy_write32(dev, 0x0210, 0x00000100);
  1927. b43legacy_write32(dev, 0x0230, 0x00000100);
  1928. b43legacy_write32(dev, 0x0250, 0x00000100);
  1929. b43legacy_write32(dev, 0x0270, 0x00000100);
  1930. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, 0x0034,
  1931. 0x0000);
  1932. }
  1933. /* Probe Response Timeout value */
  1934. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  1935. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED, 0x0074, 0x0000);
  1936. /* Initially set the wireless operation mode. */
  1937. b43legacy_adjust_opmode(dev);
  1938. if (dev->dev->id.revision < 3) {
  1939. b43legacy_write16(dev, 0x060E, 0x0000);
  1940. b43legacy_write16(dev, 0x0610, 0x8000);
  1941. b43legacy_write16(dev, 0x0604, 0x0000);
  1942. b43legacy_write16(dev, 0x0606, 0x0200);
  1943. } else {
  1944. b43legacy_write32(dev, 0x0188, 0x80000000);
  1945. b43legacy_write32(dev, 0x018C, 0x02000000);
  1946. }
  1947. b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_REASON, 0x00004000);
  1948. b43legacy_write32(dev, B43legacy_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  1949. b43legacy_write32(dev, B43legacy_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  1950. b43legacy_write32(dev, B43legacy_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  1951. b43legacy_write32(dev, B43legacy_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  1952. b43legacy_write32(dev, B43legacy_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  1953. b43legacy_write32(dev, B43legacy_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  1954. value32 = ssb_read32(dev->dev, SSB_TMSLOW);
  1955. value32 |= B43legacy_TMSLOW_MACPHYCLKEN;
  1956. ssb_write32(dev->dev, SSB_TMSLOW, value32);
  1957. b43legacy_write16(dev, B43legacy_MMIO_POWERUP_DELAY,
  1958. dev->dev->bus->chipco.fast_pwrup_delay);
  1959. /* PHY TX errors counter. */
  1960. atomic_set(&phy->txerr_cnt, B43legacy_PHY_TX_BADNESS_LIMIT);
  1961. B43legacy_WARN_ON(err != 0);
  1962. b43legacydbg(dev->wl, "Chip initialized\n");
  1963. out:
  1964. return err;
  1965. err_radio_off:
  1966. b43legacy_radio_turn_off(dev, 1);
  1967. err_gpio_clean:
  1968. b43legacy_gpio_cleanup(dev);
  1969. goto out;
  1970. }
  1971. static void b43legacy_periodic_every120sec(struct b43legacy_wldev *dev)
  1972. {
  1973. struct b43legacy_phy *phy = &dev->phy;
  1974. if (phy->type != B43legacy_PHYTYPE_G || phy->rev < 2)
  1975. return;
  1976. b43legacy_mac_suspend(dev);
  1977. b43legacy_phy_lo_g_measure(dev);
  1978. b43legacy_mac_enable(dev);
  1979. }
  1980. static void b43legacy_periodic_every60sec(struct b43legacy_wldev *dev)
  1981. {
  1982. b43legacy_phy_lo_mark_all_unused(dev);
  1983. if (dev->dev->bus->sprom.boardflags_lo & B43legacy_BFL_RSSI) {
  1984. b43legacy_mac_suspend(dev);
  1985. b43legacy_calc_nrssi_slope(dev);
  1986. b43legacy_mac_enable(dev);
  1987. }
  1988. }
  1989. static void b43legacy_periodic_every30sec(struct b43legacy_wldev *dev)
  1990. {
  1991. /* Update device statistics. */
  1992. b43legacy_calculate_link_quality(dev);
  1993. }
  1994. static void b43legacy_periodic_every15sec(struct b43legacy_wldev *dev)
  1995. {
  1996. b43legacy_phy_xmitpower(dev); /* FIXME: unless scanning? */
  1997. atomic_set(&dev->phy.txerr_cnt, B43legacy_PHY_TX_BADNESS_LIMIT);
  1998. wmb();
  1999. }
  2000. static void do_periodic_work(struct b43legacy_wldev *dev)
  2001. {
  2002. unsigned int state;
  2003. state = dev->periodic_state;
  2004. if (state % 8 == 0)
  2005. b43legacy_periodic_every120sec(dev);
  2006. if (state % 4 == 0)
  2007. b43legacy_periodic_every60sec(dev);
  2008. if (state % 2 == 0)
  2009. b43legacy_periodic_every30sec(dev);
  2010. b43legacy_periodic_every15sec(dev);
  2011. }
  2012. /* Periodic work locking policy:
  2013. * The whole periodic work handler is protected by
  2014. * wl->mutex. If another lock is needed somewhere in the
  2015. * pwork callchain, it's acquired in-place, where it's needed.
  2016. */
  2017. static void b43legacy_periodic_work_handler(struct work_struct *work)
  2018. {
  2019. struct b43legacy_wldev *dev = container_of(work, struct b43legacy_wldev,
  2020. periodic_work.work);
  2021. struct b43legacy_wl *wl = dev->wl;
  2022. unsigned long delay;
  2023. mutex_lock(&wl->mutex);
  2024. if (unlikely(b43legacy_status(dev) != B43legacy_STAT_STARTED))
  2025. goto out;
  2026. if (b43legacy_debug(dev, B43legacy_DBG_PWORK_STOP))
  2027. goto out_requeue;
  2028. do_periodic_work(dev);
  2029. dev->periodic_state++;
  2030. out_requeue:
  2031. if (b43legacy_debug(dev, B43legacy_DBG_PWORK_FAST))
  2032. delay = msecs_to_jiffies(50);
  2033. else
  2034. delay = round_jiffies_relative(HZ * 15);
  2035. ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
  2036. out:
  2037. mutex_unlock(&wl->mutex);
  2038. }
  2039. static void b43legacy_periodic_tasks_setup(struct b43legacy_wldev *dev)
  2040. {
  2041. struct delayed_work *work = &dev->periodic_work;
  2042. dev->periodic_state = 0;
  2043. INIT_DELAYED_WORK(work, b43legacy_periodic_work_handler);
  2044. ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
  2045. }
  2046. /* Validate access to the chip (SHM) */
  2047. static int b43legacy_validate_chipaccess(struct b43legacy_wldev *dev)
  2048. {
  2049. u32 value;
  2050. u32 shm_backup;
  2051. shm_backup = b43legacy_shm_read32(dev, B43legacy_SHM_SHARED, 0);
  2052. b43legacy_shm_write32(dev, B43legacy_SHM_SHARED, 0, 0xAA5555AA);
  2053. if (b43legacy_shm_read32(dev, B43legacy_SHM_SHARED, 0) !=
  2054. 0xAA5555AA)
  2055. goto error;
  2056. b43legacy_shm_write32(dev, B43legacy_SHM_SHARED, 0, 0x55AAAA55);
  2057. if (b43legacy_shm_read32(dev, B43legacy_SHM_SHARED, 0) !=
  2058. 0x55AAAA55)
  2059. goto error;
  2060. b43legacy_shm_write32(dev, B43legacy_SHM_SHARED, 0, shm_backup);
  2061. value = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
  2062. if ((value | B43legacy_MACCTL_GMODE) !=
  2063. (B43legacy_MACCTL_GMODE | B43legacy_MACCTL_IHR_ENABLED))
  2064. goto error;
  2065. value = b43legacy_read32(dev, B43legacy_MMIO_GEN_IRQ_REASON);
  2066. if (value)
  2067. goto error;
  2068. return 0;
  2069. error:
  2070. b43legacyerr(dev->wl, "Failed to validate the chipaccess\n");
  2071. return -ENODEV;
  2072. }
  2073. static void b43legacy_security_init(struct b43legacy_wldev *dev)
  2074. {
  2075. dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
  2076. B43legacy_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
  2077. dev->ktp = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
  2078. 0x0056);
  2079. /* KTP is a word address, but we address SHM bytewise.
  2080. * So multiply by two.
  2081. */
  2082. dev->ktp *= 2;
  2083. if (dev->dev->id.revision >= 5)
  2084. /* Number of RCMTA address slots */
  2085. b43legacy_write16(dev, B43legacy_MMIO_RCMTA_COUNT,
  2086. dev->max_nr_keys - 8);
  2087. }
  2088. #ifdef CONFIG_B43LEGACY_HWRNG
  2089. static int b43legacy_rng_read(struct hwrng *rng, u32 *data)
  2090. {
  2091. struct b43legacy_wl *wl = (struct b43legacy_wl *)rng->priv;
  2092. unsigned long flags;
  2093. /* Don't take wl->mutex here, as it could deadlock with
  2094. * hwrng internal locking. It's not needed to take
  2095. * wl->mutex here, anyway. */
  2096. spin_lock_irqsave(&wl->irq_lock, flags);
  2097. *data = b43legacy_read16(wl->current_dev, B43legacy_MMIO_RNG);
  2098. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2099. return (sizeof(u16));
  2100. }
  2101. #endif
  2102. static void b43legacy_rng_exit(struct b43legacy_wl *wl)
  2103. {
  2104. #ifdef CONFIG_B43LEGACY_HWRNG
  2105. if (wl->rng_initialized)
  2106. hwrng_unregister(&wl->rng);
  2107. #endif
  2108. }
  2109. static int b43legacy_rng_init(struct b43legacy_wl *wl)
  2110. {
  2111. int err = 0;
  2112. #ifdef CONFIG_B43LEGACY_HWRNG
  2113. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2114. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2115. wl->rng.name = wl->rng_name;
  2116. wl->rng.data_read = b43legacy_rng_read;
  2117. wl->rng.priv = (unsigned long)wl;
  2118. wl->rng_initialized = 1;
  2119. err = hwrng_register(&wl->rng);
  2120. if (err) {
  2121. wl->rng_initialized = 0;
  2122. b43legacyerr(wl, "Failed to register the random "
  2123. "number generator (%d)\n", err);
  2124. }
  2125. #endif
  2126. return err;
  2127. }
  2128. static void b43legacy_op_tx(struct ieee80211_hw *hw,
  2129. struct sk_buff *skb)
  2130. {
  2131. struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
  2132. struct b43legacy_wldev *dev = wl->current_dev;
  2133. int err = -ENODEV;
  2134. unsigned long flags;
  2135. if (unlikely(!dev))
  2136. goto out;
  2137. if (unlikely(b43legacy_status(dev) < B43legacy_STAT_STARTED))
  2138. goto out;
  2139. /* DMA-TX is done without a global lock. */
  2140. if (b43legacy_using_pio(dev)) {
  2141. spin_lock_irqsave(&wl->irq_lock, flags);
  2142. err = b43legacy_pio_tx(dev, skb);
  2143. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2144. } else
  2145. err = b43legacy_dma_tx(dev, skb);
  2146. out:
  2147. if (unlikely(err)) {
  2148. /* Drop the packet. */
  2149. dev_kfree_skb_any(skb);
  2150. }
  2151. }
  2152. static int b43legacy_op_conf_tx(struct ieee80211_hw *hw, u16 queue,
  2153. const struct ieee80211_tx_queue_params *params)
  2154. {
  2155. return 0;
  2156. }
  2157. static int b43legacy_op_get_stats(struct ieee80211_hw *hw,
  2158. struct ieee80211_low_level_stats *stats)
  2159. {
  2160. struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
  2161. unsigned long flags;
  2162. spin_lock_irqsave(&wl->irq_lock, flags);
  2163. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  2164. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2165. return 0;
  2166. }
  2167. static const char *phymode_to_string(unsigned int phymode)
  2168. {
  2169. switch (phymode) {
  2170. case B43legacy_PHYMODE_B:
  2171. return "B";
  2172. case B43legacy_PHYMODE_G:
  2173. return "G";
  2174. default:
  2175. B43legacy_BUG_ON(1);
  2176. }
  2177. return "";
  2178. }
  2179. static int find_wldev_for_phymode(struct b43legacy_wl *wl,
  2180. unsigned int phymode,
  2181. struct b43legacy_wldev **dev,
  2182. bool *gmode)
  2183. {
  2184. struct b43legacy_wldev *d;
  2185. list_for_each_entry(d, &wl->devlist, list) {
  2186. if (d->phy.possible_phymodes & phymode) {
  2187. /* Ok, this device supports the PHY-mode.
  2188. * Set the gmode bit. */
  2189. *gmode = 1;
  2190. *dev = d;
  2191. return 0;
  2192. }
  2193. }
  2194. return -ESRCH;
  2195. }
  2196. static void b43legacy_put_phy_into_reset(struct b43legacy_wldev *dev)
  2197. {
  2198. struct ssb_device *sdev = dev->dev;
  2199. u32 tmslow;
  2200. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2201. tmslow &= ~B43legacy_TMSLOW_GMODE;
  2202. tmslow |= B43legacy_TMSLOW_PHYRESET;
  2203. tmslow |= SSB_TMSLOW_FGC;
  2204. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2205. msleep(1);
  2206. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2207. tmslow &= ~SSB_TMSLOW_FGC;
  2208. tmslow |= B43legacy_TMSLOW_PHYRESET;
  2209. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2210. msleep(1);
  2211. }
  2212. /* Expects wl->mutex locked */
  2213. static int b43legacy_switch_phymode(struct b43legacy_wl *wl,
  2214. unsigned int new_mode)
  2215. {
  2216. struct b43legacy_wldev *uninitialized_var(up_dev);
  2217. struct b43legacy_wldev *down_dev;
  2218. int err;
  2219. bool gmode = 0;
  2220. int prev_status;
  2221. err = find_wldev_for_phymode(wl, new_mode, &up_dev, &gmode);
  2222. if (err) {
  2223. b43legacyerr(wl, "Could not find a device for %s-PHY mode\n",
  2224. phymode_to_string(new_mode));
  2225. return err;
  2226. }
  2227. if ((up_dev == wl->current_dev) &&
  2228. (!!wl->current_dev->phy.gmode == !!gmode))
  2229. /* This device is already running. */
  2230. return 0;
  2231. b43legacydbg(wl, "Reconfiguring PHYmode to %s-PHY\n",
  2232. phymode_to_string(new_mode));
  2233. down_dev = wl->current_dev;
  2234. prev_status = b43legacy_status(down_dev);
  2235. /* Shutdown the currently running core. */
  2236. if (prev_status >= B43legacy_STAT_STARTED)
  2237. b43legacy_wireless_core_stop(down_dev);
  2238. if (prev_status >= B43legacy_STAT_INITIALIZED)
  2239. b43legacy_wireless_core_exit(down_dev);
  2240. if (down_dev != up_dev)
  2241. /* We switch to a different core, so we put PHY into
  2242. * RESET on the old core. */
  2243. b43legacy_put_phy_into_reset(down_dev);
  2244. /* Now start the new core. */
  2245. up_dev->phy.gmode = gmode;
  2246. if (prev_status >= B43legacy_STAT_INITIALIZED) {
  2247. err = b43legacy_wireless_core_init(up_dev);
  2248. if (err) {
  2249. b43legacyerr(wl, "Fatal: Could not initialize device"
  2250. " for newly selected %s-PHY mode\n",
  2251. phymode_to_string(new_mode));
  2252. goto init_failure;
  2253. }
  2254. }
  2255. if (prev_status >= B43legacy_STAT_STARTED) {
  2256. err = b43legacy_wireless_core_start(up_dev);
  2257. if (err) {
  2258. b43legacyerr(wl, "Fatal: Coult not start device for "
  2259. "newly selected %s-PHY mode\n",
  2260. phymode_to_string(new_mode));
  2261. b43legacy_wireless_core_exit(up_dev);
  2262. goto init_failure;
  2263. }
  2264. }
  2265. B43legacy_WARN_ON(b43legacy_status(up_dev) != prev_status);
  2266. b43legacy_shm_write32(up_dev, B43legacy_SHM_SHARED, 0x003E, 0);
  2267. wl->current_dev = up_dev;
  2268. return 0;
  2269. init_failure:
  2270. /* Whoops, failed to init the new core. No core is operating now. */
  2271. wl->current_dev = NULL;
  2272. return err;
  2273. }
  2274. /* Write the short and long frame retry limit values. */
  2275. static void b43legacy_set_retry_limits(struct b43legacy_wldev *dev,
  2276. unsigned int short_retry,
  2277. unsigned int long_retry)
  2278. {
  2279. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  2280. * the chip-internal counter. */
  2281. short_retry = min(short_retry, (unsigned int)0xF);
  2282. long_retry = min(long_retry, (unsigned int)0xF);
  2283. b43legacy_shm_write16(dev, B43legacy_SHM_WIRELESS, 0x0006, short_retry);
  2284. b43legacy_shm_write16(dev, B43legacy_SHM_WIRELESS, 0x0007, long_retry);
  2285. }
  2286. static int b43legacy_op_dev_config(struct ieee80211_hw *hw,
  2287. u32 changed)
  2288. {
  2289. struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
  2290. struct b43legacy_wldev *dev;
  2291. struct b43legacy_phy *phy;
  2292. struct ieee80211_conf *conf = &hw->conf;
  2293. unsigned long flags;
  2294. unsigned int new_phymode = 0xFFFF;
  2295. int antenna_tx;
  2296. int err = 0;
  2297. antenna_tx = B43legacy_ANTENNA_DEFAULT;
  2298. mutex_lock(&wl->mutex);
  2299. dev = wl->current_dev;
  2300. phy = &dev->phy;
  2301. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  2302. b43legacy_set_retry_limits(dev,
  2303. conf->short_frame_max_tx_count,
  2304. conf->long_frame_max_tx_count);
  2305. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  2306. if (!changed)
  2307. goto out_unlock_mutex;
  2308. /* Switch the PHY mode (if necessary). */
  2309. switch (conf->channel->band) {
  2310. case IEEE80211_BAND_2GHZ:
  2311. if (phy->type == B43legacy_PHYTYPE_B)
  2312. new_phymode = B43legacy_PHYMODE_B;
  2313. else
  2314. new_phymode = B43legacy_PHYMODE_G;
  2315. break;
  2316. default:
  2317. B43legacy_WARN_ON(1);
  2318. }
  2319. err = b43legacy_switch_phymode(wl, new_phymode);
  2320. if (err)
  2321. goto out_unlock_mutex;
  2322. /* Disable IRQs while reconfiguring the device.
  2323. * This makes it possible to drop the spinlock throughout
  2324. * the reconfiguration process. */
  2325. spin_lock_irqsave(&wl->irq_lock, flags);
  2326. if (b43legacy_status(dev) < B43legacy_STAT_STARTED) {
  2327. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2328. goto out_unlock_mutex;
  2329. }
  2330. b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_MASK, 0);
  2331. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2332. b43legacy_synchronize_irq(dev);
  2333. /* Switch to the requested channel.
  2334. * The firmware takes care of races with the TX handler. */
  2335. if (conf->channel->hw_value != phy->channel)
  2336. b43legacy_radio_selectchannel(dev, conf->channel->hw_value, 0);
  2337. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
  2338. /* Adjust the desired TX power level. */
  2339. if (conf->power_level != 0) {
  2340. if (conf->power_level != phy->power_level) {
  2341. phy->power_level = conf->power_level;
  2342. b43legacy_phy_xmitpower(dev);
  2343. }
  2344. }
  2345. /* Antennas for RX and management frame TX. */
  2346. b43legacy_mgmtframe_txantenna(dev, antenna_tx);
  2347. if (wl->radio_enabled != phy->radio_on) {
  2348. if (wl->radio_enabled) {
  2349. b43legacy_radio_turn_on(dev);
  2350. b43legacyinfo(dev->wl, "Radio turned on by software\n");
  2351. if (!dev->radio_hw_enable)
  2352. b43legacyinfo(dev->wl, "The hardware RF-kill"
  2353. " button still turns the radio"
  2354. " physically off. Press the"
  2355. " button to turn it on.\n");
  2356. } else {
  2357. b43legacy_radio_turn_off(dev, 0);
  2358. b43legacyinfo(dev->wl, "Radio turned off by"
  2359. " software\n");
  2360. }
  2361. }
  2362. spin_lock_irqsave(&wl->irq_lock, flags);
  2363. b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  2364. mmiowb();
  2365. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2366. out_unlock_mutex:
  2367. mutex_unlock(&wl->mutex);
  2368. return err;
  2369. }
  2370. static void b43legacy_update_basic_rates(struct b43legacy_wldev *dev, u32 brates)
  2371. {
  2372. struct ieee80211_supported_band *sband =
  2373. dev->wl->hw->wiphy->bands[IEEE80211_BAND_2GHZ];
  2374. struct ieee80211_rate *rate;
  2375. int i;
  2376. u16 basic, direct, offset, basic_offset, rateptr;
  2377. for (i = 0; i < sband->n_bitrates; i++) {
  2378. rate = &sband->bitrates[i];
  2379. if (b43legacy_is_cck_rate(rate->hw_value)) {
  2380. direct = B43legacy_SHM_SH_CCKDIRECT;
  2381. basic = B43legacy_SHM_SH_CCKBASIC;
  2382. offset = b43legacy_plcp_get_ratecode_cck(rate->hw_value);
  2383. offset &= 0xF;
  2384. } else {
  2385. direct = B43legacy_SHM_SH_OFDMDIRECT;
  2386. basic = B43legacy_SHM_SH_OFDMBASIC;
  2387. offset = b43legacy_plcp_get_ratecode_ofdm(rate->hw_value);
  2388. offset &= 0xF;
  2389. }
  2390. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  2391. if (b43legacy_is_cck_rate(rate->hw_value)) {
  2392. basic_offset = b43legacy_plcp_get_ratecode_cck(rate->hw_value);
  2393. basic_offset &= 0xF;
  2394. } else {
  2395. basic_offset = b43legacy_plcp_get_ratecode_ofdm(rate->hw_value);
  2396. basic_offset &= 0xF;
  2397. }
  2398. /*
  2399. * Get the pointer that we need to point to
  2400. * from the direct map
  2401. */
  2402. rateptr = b43legacy_shm_read16(dev, B43legacy_SHM_SHARED,
  2403. direct + 2 * basic_offset);
  2404. /* and write it to the basic map */
  2405. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
  2406. basic + 2 * offset, rateptr);
  2407. }
  2408. }
  2409. static void b43legacy_op_bss_info_changed(struct ieee80211_hw *hw,
  2410. struct ieee80211_vif *vif,
  2411. struct ieee80211_bss_conf *conf,
  2412. u32 changed)
  2413. {
  2414. struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
  2415. struct b43legacy_wldev *dev;
  2416. unsigned long flags;
  2417. mutex_lock(&wl->mutex);
  2418. B43legacy_WARN_ON(wl->vif != vif);
  2419. dev = wl->current_dev;
  2420. /* Disable IRQs while reconfiguring the device.
  2421. * This makes it possible to drop the spinlock throughout
  2422. * the reconfiguration process. */
  2423. spin_lock_irqsave(&wl->irq_lock, flags);
  2424. if (b43legacy_status(dev) < B43legacy_STAT_STARTED) {
  2425. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2426. goto out_unlock_mutex;
  2427. }
  2428. b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_MASK, 0);
  2429. if (changed & BSS_CHANGED_BSSID) {
  2430. b43legacy_synchronize_irq(dev);
  2431. if (conf->bssid)
  2432. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  2433. else
  2434. memset(wl->bssid, 0, ETH_ALEN);
  2435. }
  2436. if (b43legacy_status(dev) >= B43legacy_STAT_INITIALIZED) {
  2437. if (changed & BSS_CHANGED_BEACON &&
  2438. (b43legacy_is_mode(wl, NL80211_IFTYPE_AP) ||
  2439. b43legacy_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  2440. b43legacy_update_templates(wl);
  2441. if (changed & BSS_CHANGED_BSSID)
  2442. b43legacy_write_mac_bssid_templates(dev);
  2443. }
  2444. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2445. b43legacy_mac_suspend(dev);
  2446. if (changed & BSS_CHANGED_BEACON_INT &&
  2447. (b43legacy_is_mode(wl, NL80211_IFTYPE_AP) ||
  2448. b43legacy_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  2449. b43legacy_set_beacon_int(dev, conf->beacon_int);
  2450. if (changed & BSS_CHANGED_BASIC_RATES)
  2451. b43legacy_update_basic_rates(dev, conf->basic_rates);
  2452. if (changed & BSS_CHANGED_ERP_SLOT) {
  2453. if (conf->use_short_slot)
  2454. b43legacy_short_slot_timing_enable(dev);
  2455. else
  2456. b43legacy_short_slot_timing_disable(dev);
  2457. }
  2458. b43legacy_mac_enable(dev);
  2459. spin_lock_irqsave(&wl->irq_lock, flags);
  2460. b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  2461. /* XXX: why? */
  2462. mmiowb();
  2463. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2464. out_unlock_mutex:
  2465. mutex_unlock(&wl->mutex);
  2466. }
  2467. static void b43legacy_op_configure_filter(struct ieee80211_hw *hw,
  2468. unsigned int changed,
  2469. unsigned int *fflags,u64 multicast)
  2470. {
  2471. struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
  2472. struct b43legacy_wldev *dev = wl->current_dev;
  2473. unsigned long flags;
  2474. if (!dev) {
  2475. *fflags = 0;
  2476. return;
  2477. }
  2478. spin_lock_irqsave(&wl->irq_lock, flags);
  2479. *fflags &= FIF_PROMISC_IN_BSS |
  2480. FIF_ALLMULTI |
  2481. FIF_FCSFAIL |
  2482. FIF_PLCPFAIL |
  2483. FIF_CONTROL |
  2484. FIF_OTHER_BSS |
  2485. FIF_BCN_PRBRESP_PROMISC;
  2486. changed &= FIF_PROMISC_IN_BSS |
  2487. FIF_ALLMULTI |
  2488. FIF_FCSFAIL |
  2489. FIF_PLCPFAIL |
  2490. FIF_CONTROL |
  2491. FIF_OTHER_BSS |
  2492. FIF_BCN_PRBRESP_PROMISC;
  2493. wl->filter_flags = *fflags;
  2494. if (changed && b43legacy_status(dev) >= B43legacy_STAT_INITIALIZED)
  2495. b43legacy_adjust_opmode(dev);
  2496. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2497. }
  2498. /* Locking: wl->mutex */
  2499. static void b43legacy_wireless_core_stop(struct b43legacy_wldev *dev)
  2500. {
  2501. struct b43legacy_wl *wl = dev->wl;
  2502. unsigned long flags;
  2503. if (b43legacy_status(dev) < B43legacy_STAT_STARTED)
  2504. return;
  2505. /* Disable and sync interrupts. We must do this before than
  2506. * setting the status to INITIALIZED, as the interrupt handler
  2507. * won't care about IRQs then. */
  2508. spin_lock_irqsave(&wl->irq_lock, flags);
  2509. b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_MASK, 0);
  2510. b43legacy_read32(dev, B43legacy_MMIO_GEN_IRQ_MASK); /* flush */
  2511. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2512. b43legacy_synchronize_irq(dev);
  2513. b43legacy_set_status(dev, B43legacy_STAT_INITIALIZED);
  2514. mutex_unlock(&wl->mutex);
  2515. /* Must unlock as it would otherwise deadlock. No races here.
  2516. * Cancel the possibly running self-rearming periodic work. */
  2517. cancel_delayed_work_sync(&dev->periodic_work);
  2518. mutex_lock(&wl->mutex);
  2519. ieee80211_stop_queues(wl->hw); /* FIXME this could cause a deadlock */
  2520. b43legacy_mac_suspend(dev);
  2521. free_irq(dev->dev->irq, dev);
  2522. b43legacydbg(wl, "Wireless interface stopped\n");
  2523. }
  2524. /* Locking: wl->mutex */
  2525. static int b43legacy_wireless_core_start(struct b43legacy_wldev *dev)
  2526. {
  2527. int err;
  2528. B43legacy_WARN_ON(b43legacy_status(dev) != B43legacy_STAT_INITIALIZED);
  2529. drain_txstatus_queue(dev);
  2530. err = request_irq(dev->dev->irq, b43legacy_interrupt_handler,
  2531. IRQF_SHARED, KBUILD_MODNAME, dev);
  2532. if (err) {
  2533. b43legacyerr(dev->wl, "Cannot request IRQ-%d\n",
  2534. dev->dev->irq);
  2535. goto out;
  2536. }
  2537. /* We are ready to run. */
  2538. ieee80211_wake_queues(dev->wl->hw);
  2539. b43legacy_set_status(dev, B43legacy_STAT_STARTED);
  2540. /* Start data flow (TX/RX) */
  2541. b43legacy_mac_enable(dev);
  2542. b43legacy_write32(dev, B43legacy_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  2543. /* Start maintenance work */
  2544. b43legacy_periodic_tasks_setup(dev);
  2545. b43legacydbg(dev->wl, "Wireless interface started\n");
  2546. out:
  2547. return err;
  2548. }
  2549. /* Get PHY and RADIO versioning numbers */
  2550. static int b43legacy_phy_versioning(struct b43legacy_wldev *dev)
  2551. {
  2552. struct b43legacy_phy *phy = &dev->phy;
  2553. u32 tmp;
  2554. u8 analog_type;
  2555. u8 phy_type;
  2556. u8 phy_rev;
  2557. u16 radio_manuf;
  2558. u16 radio_ver;
  2559. u16 radio_rev;
  2560. int unsupported = 0;
  2561. /* Get PHY versioning */
  2562. tmp = b43legacy_read16(dev, B43legacy_MMIO_PHY_VER);
  2563. analog_type = (tmp & B43legacy_PHYVER_ANALOG)
  2564. >> B43legacy_PHYVER_ANALOG_SHIFT;
  2565. phy_type = (tmp & B43legacy_PHYVER_TYPE) >> B43legacy_PHYVER_TYPE_SHIFT;
  2566. phy_rev = (tmp & B43legacy_PHYVER_VERSION);
  2567. switch (phy_type) {
  2568. case B43legacy_PHYTYPE_B:
  2569. if (phy_rev != 2 && phy_rev != 4
  2570. && phy_rev != 6 && phy_rev != 7)
  2571. unsupported = 1;
  2572. break;
  2573. case B43legacy_PHYTYPE_G:
  2574. if (phy_rev > 8)
  2575. unsupported = 1;
  2576. break;
  2577. default:
  2578. unsupported = 1;
  2579. }
  2580. if (unsupported) {
  2581. b43legacyerr(dev->wl, "FOUND UNSUPPORTED PHY "
  2582. "(Analog %u, Type %u, Revision %u)\n",
  2583. analog_type, phy_type, phy_rev);
  2584. return -EOPNOTSUPP;
  2585. }
  2586. b43legacydbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  2587. analog_type, phy_type, phy_rev);
  2588. /* Get RADIO versioning */
  2589. if (dev->dev->bus->chip_id == 0x4317) {
  2590. if (dev->dev->bus->chip_rev == 0)
  2591. tmp = 0x3205017F;
  2592. else if (dev->dev->bus->chip_rev == 1)
  2593. tmp = 0x4205017F;
  2594. else
  2595. tmp = 0x5205017F;
  2596. } else {
  2597. b43legacy_write16(dev, B43legacy_MMIO_RADIO_CONTROL,
  2598. B43legacy_RADIOCTL_ID);
  2599. tmp = b43legacy_read16(dev, B43legacy_MMIO_RADIO_DATA_HIGH);
  2600. tmp <<= 16;
  2601. b43legacy_write16(dev, B43legacy_MMIO_RADIO_CONTROL,
  2602. B43legacy_RADIOCTL_ID);
  2603. tmp |= b43legacy_read16(dev, B43legacy_MMIO_RADIO_DATA_LOW);
  2604. }
  2605. radio_manuf = (tmp & 0x00000FFF);
  2606. radio_ver = (tmp & 0x0FFFF000) >> 12;
  2607. radio_rev = (tmp & 0xF0000000) >> 28;
  2608. switch (phy_type) {
  2609. case B43legacy_PHYTYPE_B:
  2610. if ((radio_ver & 0xFFF0) != 0x2050)
  2611. unsupported = 1;
  2612. break;
  2613. case B43legacy_PHYTYPE_G:
  2614. if (radio_ver != 0x2050)
  2615. unsupported = 1;
  2616. break;
  2617. default:
  2618. B43legacy_BUG_ON(1);
  2619. }
  2620. if (unsupported) {
  2621. b43legacyerr(dev->wl, "FOUND UNSUPPORTED RADIO "
  2622. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  2623. radio_manuf, radio_ver, radio_rev);
  2624. return -EOPNOTSUPP;
  2625. }
  2626. b43legacydbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X,"
  2627. " Revision %u\n", radio_manuf, radio_ver, radio_rev);
  2628. phy->radio_manuf = radio_manuf;
  2629. phy->radio_ver = radio_ver;
  2630. phy->radio_rev = radio_rev;
  2631. phy->analog = analog_type;
  2632. phy->type = phy_type;
  2633. phy->rev = phy_rev;
  2634. return 0;
  2635. }
  2636. static void setup_struct_phy_for_init(struct b43legacy_wldev *dev,
  2637. struct b43legacy_phy *phy)
  2638. {
  2639. struct b43legacy_lopair *lo;
  2640. int i;
  2641. memset(phy->minlowsig, 0xFF, sizeof(phy->minlowsig));
  2642. memset(phy->minlowsigpos, 0, sizeof(phy->minlowsigpos));
  2643. /* Assume the radio is enabled. If it's not enabled, the state will
  2644. * immediately get fixed on the first periodic work run. */
  2645. dev->radio_hw_enable = 1;
  2646. phy->savedpctlreg = 0xFFFF;
  2647. phy->aci_enable = 0;
  2648. phy->aci_wlan_automatic = 0;
  2649. phy->aci_hw_rssi = 0;
  2650. lo = phy->_lo_pairs;
  2651. if (lo)
  2652. memset(lo, 0, sizeof(struct b43legacy_lopair) *
  2653. B43legacy_LO_COUNT);
  2654. phy->max_lb_gain = 0;
  2655. phy->trsw_rx_gain = 0;
  2656. /* Set default attenuation values. */
  2657. phy->bbatt = b43legacy_default_baseband_attenuation(dev);
  2658. phy->rfatt = b43legacy_default_radio_attenuation(dev);
  2659. phy->txctl1 = b43legacy_default_txctl1(dev);
  2660. phy->txpwr_offset = 0;
  2661. /* NRSSI */
  2662. phy->nrssislope = 0;
  2663. for (i = 0; i < ARRAY_SIZE(phy->nrssi); i++)
  2664. phy->nrssi[i] = -1000;
  2665. for (i = 0; i < ARRAY_SIZE(phy->nrssi_lt); i++)
  2666. phy->nrssi_lt[i] = i;
  2667. phy->lofcal = 0xFFFF;
  2668. phy->initval = 0xFFFF;
  2669. phy->interfmode = B43legacy_INTERFMODE_NONE;
  2670. phy->channel = 0xFF;
  2671. }
  2672. static void setup_struct_wldev_for_init(struct b43legacy_wldev *dev)
  2673. {
  2674. /* Flags */
  2675. dev->dfq_valid = 0;
  2676. /* Stats */
  2677. memset(&dev->stats, 0, sizeof(dev->stats));
  2678. setup_struct_phy_for_init(dev, &dev->phy);
  2679. /* IRQ related flags */
  2680. dev->irq_reason = 0;
  2681. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  2682. dev->irq_mask = B43legacy_IRQ_MASKTEMPLATE;
  2683. dev->mac_suspended = 1;
  2684. /* Noise calculation context */
  2685. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  2686. }
  2687. static void b43legacy_set_synth_pu_delay(struct b43legacy_wldev *dev,
  2688. bool idle) {
  2689. u16 pu_delay = 1050;
  2690. if (b43legacy_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  2691. pu_delay = 500;
  2692. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  2693. pu_delay = max(pu_delay, (u16)2400);
  2694. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
  2695. B43legacy_SHM_SH_SPUWKUP, pu_delay);
  2696. }
  2697. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  2698. static void b43legacy_set_pretbtt(struct b43legacy_wldev *dev)
  2699. {
  2700. u16 pretbtt;
  2701. /* The time value is in microseconds. */
  2702. if (b43legacy_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  2703. pretbtt = 2;
  2704. else
  2705. pretbtt = 250;
  2706. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
  2707. B43legacy_SHM_SH_PRETBTT, pretbtt);
  2708. b43legacy_write16(dev, B43legacy_MMIO_TSF_CFP_PRETBTT, pretbtt);
  2709. }
  2710. /* Shutdown a wireless core */
  2711. /* Locking: wl->mutex */
  2712. static void b43legacy_wireless_core_exit(struct b43legacy_wldev *dev)
  2713. {
  2714. struct b43legacy_phy *phy = &dev->phy;
  2715. u32 macctl;
  2716. B43legacy_WARN_ON(b43legacy_status(dev) > B43legacy_STAT_INITIALIZED);
  2717. if (b43legacy_status(dev) != B43legacy_STAT_INITIALIZED)
  2718. return;
  2719. b43legacy_set_status(dev, B43legacy_STAT_UNINIT);
  2720. /* Stop the microcode PSM. */
  2721. macctl = b43legacy_read32(dev, B43legacy_MMIO_MACCTL);
  2722. macctl &= ~B43legacy_MACCTL_PSM_RUN;
  2723. macctl |= B43legacy_MACCTL_PSM_JMP0;
  2724. b43legacy_write32(dev, B43legacy_MMIO_MACCTL, macctl);
  2725. b43legacy_leds_exit(dev);
  2726. b43legacy_rng_exit(dev->wl);
  2727. b43legacy_pio_free(dev);
  2728. b43legacy_dma_free(dev);
  2729. b43legacy_chip_exit(dev);
  2730. b43legacy_radio_turn_off(dev, 1);
  2731. b43legacy_switch_analog(dev, 0);
  2732. if (phy->dyn_tssi_tbl)
  2733. kfree(phy->tssi2dbm);
  2734. kfree(phy->lo_control);
  2735. phy->lo_control = NULL;
  2736. if (dev->wl->current_beacon) {
  2737. dev_kfree_skb_any(dev->wl->current_beacon);
  2738. dev->wl->current_beacon = NULL;
  2739. }
  2740. ssb_device_disable(dev->dev, 0);
  2741. ssb_bus_may_powerdown(dev->dev->bus);
  2742. }
  2743. static void prepare_phy_data_for_init(struct b43legacy_wldev *dev)
  2744. {
  2745. struct b43legacy_phy *phy = &dev->phy;
  2746. int i;
  2747. /* Set default attenuation values. */
  2748. phy->bbatt = b43legacy_default_baseband_attenuation(dev);
  2749. phy->rfatt = b43legacy_default_radio_attenuation(dev);
  2750. phy->txctl1 = b43legacy_default_txctl1(dev);
  2751. phy->txctl2 = 0xFFFF;
  2752. phy->txpwr_offset = 0;
  2753. /* NRSSI */
  2754. phy->nrssislope = 0;
  2755. for (i = 0; i < ARRAY_SIZE(phy->nrssi); i++)
  2756. phy->nrssi[i] = -1000;
  2757. for (i = 0; i < ARRAY_SIZE(phy->nrssi_lt); i++)
  2758. phy->nrssi_lt[i] = i;
  2759. phy->lofcal = 0xFFFF;
  2760. phy->initval = 0xFFFF;
  2761. phy->aci_enable = 0;
  2762. phy->aci_wlan_automatic = 0;
  2763. phy->aci_hw_rssi = 0;
  2764. phy->antenna_diversity = 0xFFFF;
  2765. memset(phy->minlowsig, 0xFF, sizeof(phy->minlowsig));
  2766. memset(phy->minlowsigpos, 0, sizeof(phy->minlowsigpos));
  2767. /* Flags */
  2768. phy->calibrated = 0;
  2769. if (phy->_lo_pairs)
  2770. memset(phy->_lo_pairs, 0,
  2771. sizeof(struct b43legacy_lopair) * B43legacy_LO_COUNT);
  2772. memset(phy->loopback_gain, 0, sizeof(phy->loopback_gain));
  2773. }
  2774. /* Initialize a wireless core */
  2775. static int b43legacy_wireless_core_init(struct b43legacy_wldev *dev)
  2776. {
  2777. struct b43legacy_wl *wl = dev->wl;
  2778. struct ssb_bus *bus = dev->dev->bus;
  2779. struct b43legacy_phy *phy = &dev->phy;
  2780. struct ssb_sprom *sprom = &dev->dev->bus->sprom;
  2781. int err;
  2782. u32 hf;
  2783. u32 tmp;
  2784. B43legacy_WARN_ON(b43legacy_status(dev) != B43legacy_STAT_UNINIT);
  2785. err = ssb_bus_powerup(bus, 0);
  2786. if (err)
  2787. goto out;
  2788. if (!ssb_device_is_enabled(dev->dev)) {
  2789. tmp = phy->gmode ? B43legacy_TMSLOW_GMODE : 0;
  2790. b43legacy_wireless_core_reset(dev, tmp);
  2791. }
  2792. if ((phy->type == B43legacy_PHYTYPE_B) ||
  2793. (phy->type == B43legacy_PHYTYPE_G)) {
  2794. phy->_lo_pairs = kzalloc(sizeof(struct b43legacy_lopair)
  2795. * B43legacy_LO_COUNT,
  2796. GFP_KERNEL);
  2797. if (!phy->_lo_pairs)
  2798. return -ENOMEM;
  2799. }
  2800. setup_struct_wldev_for_init(dev);
  2801. err = b43legacy_phy_init_tssi2dbm_table(dev);
  2802. if (err)
  2803. goto err_kfree_lo_control;
  2804. /* Enable IRQ routing to this device. */
  2805. ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
  2806. prepare_phy_data_for_init(dev);
  2807. b43legacy_phy_calibrate(dev);
  2808. err = b43legacy_chip_init(dev);
  2809. if (err)
  2810. goto err_kfree_tssitbl;
  2811. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
  2812. B43legacy_SHM_SH_WLCOREREV,
  2813. dev->dev->id.revision);
  2814. hf = b43legacy_hf_read(dev);
  2815. if (phy->type == B43legacy_PHYTYPE_G) {
  2816. hf |= B43legacy_HF_SYMW;
  2817. if (phy->rev == 1)
  2818. hf |= B43legacy_HF_GDCW;
  2819. if (sprom->boardflags_lo & B43legacy_BFL_PACTRL)
  2820. hf |= B43legacy_HF_OFDMPABOOST;
  2821. } else if (phy->type == B43legacy_PHYTYPE_B) {
  2822. hf |= B43legacy_HF_SYMW;
  2823. if (phy->rev >= 2 && phy->radio_ver == 0x2050)
  2824. hf &= ~B43legacy_HF_GDCW;
  2825. }
  2826. b43legacy_hf_write(dev, hf);
  2827. b43legacy_set_retry_limits(dev,
  2828. B43legacy_DEFAULT_SHORT_RETRY_LIMIT,
  2829. B43legacy_DEFAULT_LONG_RETRY_LIMIT);
  2830. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
  2831. 0x0044, 3);
  2832. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
  2833. 0x0046, 2);
  2834. /* Disable sending probe responses from firmware.
  2835. * Setting the MaxTime to one usec will always trigger
  2836. * a timeout, so we never send any probe resp.
  2837. * A timeout of zero is infinite. */
  2838. b43legacy_shm_write16(dev, B43legacy_SHM_SHARED,
  2839. B43legacy_SHM_SH_PRMAXTIME, 1);
  2840. b43legacy_rate_memory_init(dev);
  2841. /* Minimum Contention Window */
  2842. if (phy->type == B43legacy_PHYTYPE_B)
  2843. b43legacy_shm_write16(dev, B43legacy_SHM_WIRELESS,
  2844. 0x0003, 31);
  2845. else
  2846. b43legacy_shm_write16(dev, B43legacy_SHM_WIRELESS,
  2847. 0x0003, 15);
  2848. /* Maximum Contention Window */
  2849. b43legacy_shm_write16(dev, B43legacy_SHM_WIRELESS,
  2850. 0x0004, 1023);
  2851. do {
  2852. if (b43legacy_using_pio(dev))
  2853. err = b43legacy_pio_init(dev);
  2854. else {
  2855. err = b43legacy_dma_init(dev);
  2856. if (!err)
  2857. b43legacy_qos_init(dev);
  2858. }
  2859. } while (err == -EAGAIN);
  2860. if (err)
  2861. goto err_chip_exit;
  2862. b43legacy_set_synth_pu_delay(dev, 1);
  2863. ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
  2864. b43legacy_upload_card_macaddress(dev);
  2865. b43legacy_security_init(dev);
  2866. b43legacy_rng_init(wl);
  2867. ieee80211_wake_queues(dev->wl->hw);
  2868. b43legacy_set_status(dev, B43legacy_STAT_INITIALIZED);
  2869. b43legacy_leds_init(dev);
  2870. out:
  2871. return err;
  2872. err_chip_exit:
  2873. b43legacy_chip_exit(dev);
  2874. err_kfree_tssitbl:
  2875. if (phy->dyn_tssi_tbl)
  2876. kfree(phy->tssi2dbm);
  2877. err_kfree_lo_control:
  2878. kfree(phy->lo_control);
  2879. phy->lo_control = NULL;
  2880. ssb_bus_may_powerdown(bus);
  2881. B43legacy_WARN_ON(b43legacy_status(dev) != B43legacy_STAT_UNINIT);
  2882. return err;
  2883. }
  2884. static int b43legacy_op_add_interface(struct ieee80211_hw *hw,
  2885. struct ieee80211_vif *vif)
  2886. {
  2887. struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
  2888. struct b43legacy_wldev *dev;
  2889. unsigned long flags;
  2890. int err = -EOPNOTSUPP;
  2891. /* TODO: allow WDS/AP devices to coexist */
  2892. if (vif->type != NL80211_IFTYPE_AP &&
  2893. vif->type != NL80211_IFTYPE_STATION &&
  2894. vif->type != NL80211_IFTYPE_WDS &&
  2895. vif->type != NL80211_IFTYPE_ADHOC)
  2896. return -EOPNOTSUPP;
  2897. mutex_lock(&wl->mutex);
  2898. if (wl->operating)
  2899. goto out_mutex_unlock;
  2900. b43legacydbg(wl, "Adding Interface type %d\n", vif->type);
  2901. dev = wl->current_dev;
  2902. wl->operating = 1;
  2903. wl->vif = vif;
  2904. wl->if_type = vif->type;
  2905. memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
  2906. spin_lock_irqsave(&wl->irq_lock, flags);
  2907. b43legacy_adjust_opmode(dev);
  2908. b43legacy_set_pretbtt(dev);
  2909. b43legacy_set_synth_pu_delay(dev, 0);
  2910. b43legacy_upload_card_macaddress(dev);
  2911. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2912. err = 0;
  2913. out_mutex_unlock:
  2914. mutex_unlock(&wl->mutex);
  2915. return err;
  2916. }
  2917. static void b43legacy_op_remove_interface(struct ieee80211_hw *hw,
  2918. struct ieee80211_vif *vif)
  2919. {
  2920. struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
  2921. struct b43legacy_wldev *dev = wl->current_dev;
  2922. unsigned long flags;
  2923. b43legacydbg(wl, "Removing Interface type %d\n", vif->type);
  2924. mutex_lock(&wl->mutex);
  2925. B43legacy_WARN_ON(!wl->operating);
  2926. B43legacy_WARN_ON(wl->vif != vif);
  2927. wl->vif = NULL;
  2928. wl->operating = 0;
  2929. spin_lock_irqsave(&wl->irq_lock, flags);
  2930. b43legacy_adjust_opmode(dev);
  2931. memset(wl->mac_addr, 0, ETH_ALEN);
  2932. b43legacy_upload_card_macaddress(dev);
  2933. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2934. mutex_unlock(&wl->mutex);
  2935. }
  2936. static int b43legacy_op_start(struct ieee80211_hw *hw)
  2937. {
  2938. struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
  2939. struct b43legacy_wldev *dev = wl->current_dev;
  2940. int did_init = 0;
  2941. int err = 0;
  2942. /* Kill all old instance specific information to make sure
  2943. * the card won't use it in the short timeframe between start
  2944. * and mac80211 reconfiguring it. */
  2945. memset(wl->bssid, 0, ETH_ALEN);
  2946. memset(wl->mac_addr, 0, ETH_ALEN);
  2947. wl->filter_flags = 0;
  2948. wl->beacon0_uploaded = 0;
  2949. wl->beacon1_uploaded = 0;
  2950. wl->beacon_templates_virgin = 1;
  2951. wl->radio_enabled = 1;
  2952. mutex_lock(&wl->mutex);
  2953. if (b43legacy_status(dev) < B43legacy_STAT_INITIALIZED) {
  2954. err = b43legacy_wireless_core_init(dev);
  2955. if (err)
  2956. goto out_mutex_unlock;
  2957. did_init = 1;
  2958. }
  2959. if (b43legacy_status(dev) < B43legacy_STAT_STARTED) {
  2960. err = b43legacy_wireless_core_start(dev);
  2961. if (err) {
  2962. if (did_init)
  2963. b43legacy_wireless_core_exit(dev);
  2964. goto out_mutex_unlock;
  2965. }
  2966. }
  2967. wiphy_rfkill_start_polling(hw->wiphy);
  2968. out_mutex_unlock:
  2969. mutex_unlock(&wl->mutex);
  2970. return err;
  2971. }
  2972. static void b43legacy_op_stop(struct ieee80211_hw *hw)
  2973. {
  2974. struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
  2975. struct b43legacy_wldev *dev = wl->current_dev;
  2976. cancel_work_sync(&(wl->beacon_update_trigger));
  2977. mutex_lock(&wl->mutex);
  2978. if (b43legacy_status(dev) >= B43legacy_STAT_STARTED)
  2979. b43legacy_wireless_core_stop(dev);
  2980. b43legacy_wireless_core_exit(dev);
  2981. wl->radio_enabled = 0;
  2982. mutex_unlock(&wl->mutex);
  2983. }
  2984. static int b43legacy_op_beacon_set_tim(struct ieee80211_hw *hw,
  2985. struct ieee80211_sta *sta, bool set)
  2986. {
  2987. struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
  2988. unsigned long flags;
  2989. spin_lock_irqsave(&wl->irq_lock, flags);
  2990. b43legacy_update_templates(wl);
  2991. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2992. return 0;
  2993. }
  2994. static int b43legacy_op_get_survey(struct ieee80211_hw *hw, int idx,
  2995. struct survey_info *survey)
  2996. {
  2997. struct b43legacy_wl *wl = hw_to_b43legacy_wl(hw);
  2998. struct b43legacy_wldev *dev = wl->current_dev;
  2999. struct ieee80211_conf *conf = &hw->conf;
  3000. if (idx != 0)
  3001. return -ENOENT;
  3002. survey->channel = conf->channel;
  3003. survey->filled = SURVEY_INFO_NOISE_DBM;
  3004. survey->noise = dev->stats.link_noise;
  3005. return 0;
  3006. }
  3007. static const struct ieee80211_ops b43legacy_hw_ops = {
  3008. .tx = b43legacy_op_tx,
  3009. .conf_tx = b43legacy_op_conf_tx,
  3010. .add_interface = b43legacy_op_add_interface,
  3011. .remove_interface = b43legacy_op_remove_interface,
  3012. .config = b43legacy_op_dev_config,
  3013. .bss_info_changed = b43legacy_op_bss_info_changed,
  3014. .configure_filter = b43legacy_op_configure_filter,
  3015. .get_stats = b43legacy_op_get_stats,
  3016. .start = b43legacy_op_start,
  3017. .stop = b43legacy_op_stop,
  3018. .set_tim = b43legacy_op_beacon_set_tim,
  3019. .get_survey = b43legacy_op_get_survey,
  3020. .rfkill_poll = b43legacy_rfkill_poll,
  3021. };
  3022. /* Hard-reset the chip. Do not call this directly.
  3023. * Use b43legacy_controller_restart()
  3024. */
  3025. static void b43legacy_chip_reset(struct work_struct *work)
  3026. {
  3027. struct b43legacy_wldev *dev =
  3028. container_of(work, struct b43legacy_wldev, restart_work);
  3029. struct b43legacy_wl *wl = dev->wl;
  3030. int err = 0;
  3031. int prev_status;
  3032. mutex_lock(&wl->mutex);
  3033. prev_status = b43legacy_status(dev);
  3034. /* Bring the device down... */
  3035. if (prev_status >= B43legacy_STAT_STARTED)
  3036. b43legacy_wireless_core_stop(dev);
  3037. if (prev_status >= B43legacy_STAT_INITIALIZED)
  3038. b43legacy_wireless_core_exit(dev);
  3039. /* ...and up again. */
  3040. if (prev_status >= B43legacy_STAT_INITIALIZED) {
  3041. err = b43legacy_wireless_core_init(dev);
  3042. if (err)
  3043. goto out;
  3044. }
  3045. if (prev_status >= B43legacy_STAT_STARTED) {
  3046. err = b43legacy_wireless_core_start(dev);
  3047. if (err) {
  3048. b43legacy_wireless_core_exit(dev);
  3049. goto out;
  3050. }
  3051. }
  3052. out:
  3053. if (err)
  3054. wl->current_dev = NULL; /* Failed to init the dev. */
  3055. mutex_unlock(&wl->mutex);
  3056. if (err)
  3057. b43legacyerr(wl, "Controller restart FAILED\n");
  3058. else
  3059. b43legacyinfo(wl, "Controller restarted\n");
  3060. }
  3061. static int b43legacy_setup_modes(struct b43legacy_wldev *dev,
  3062. int have_bphy,
  3063. int have_gphy)
  3064. {
  3065. struct ieee80211_hw *hw = dev->wl->hw;
  3066. struct b43legacy_phy *phy = &dev->phy;
  3067. phy->possible_phymodes = 0;
  3068. if (have_bphy) {
  3069. hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  3070. &b43legacy_band_2GHz_BPHY;
  3071. phy->possible_phymodes |= B43legacy_PHYMODE_B;
  3072. }
  3073. if (have_gphy) {
  3074. hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  3075. &b43legacy_band_2GHz_GPHY;
  3076. phy->possible_phymodes |= B43legacy_PHYMODE_G;
  3077. }
  3078. return 0;
  3079. }
  3080. static void b43legacy_wireless_core_detach(struct b43legacy_wldev *dev)
  3081. {
  3082. /* We release firmware that late to not be required to re-request
  3083. * is all the time when we reinit the core. */
  3084. b43legacy_release_firmware(dev);
  3085. }
  3086. static int b43legacy_wireless_core_attach(struct b43legacy_wldev *dev)
  3087. {
  3088. struct b43legacy_wl *wl = dev->wl;
  3089. struct ssb_bus *bus = dev->dev->bus;
  3090. struct pci_dev *pdev = (bus->bustype == SSB_BUSTYPE_PCI) ? bus->host_pci : NULL;
  3091. int err;
  3092. int have_bphy = 0;
  3093. int have_gphy = 0;
  3094. u32 tmp;
  3095. /* Do NOT do any device initialization here.
  3096. * Do it in wireless_core_init() instead.
  3097. * This function is for gathering basic information about the HW, only.
  3098. * Also some structs may be set up here. But most likely you want to
  3099. * have that in core_init(), too.
  3100. */
  3101. err = ssb_bus_powerup(bus, 0);
  3102. if (err) {
  3103. b43legacyerr(wl, "Bus powerup failed\n");
  3104. goto out;
  3105. }
  3106. /* Get the PHY type. */
  3107. if (dev->dev->id.revision >= 5) {
  3108. u32 tmshigh;
  3109. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  3110. have_gphy = !!(tmshigh & B43legacy_TMSHIGH_GPHY);
  3111. if (!have_gphy)
  3112. have_bphy = 1;
  3113. } else if (dev->dev->id.revision == 4)
  3114. have_gphy = 1;
  3115. else
  3116. have_bphy = 1;
  3117. dev->phy.gmode = (have_gphy || have_bphy);
  3118. dev->phy.radio_on = 1;
  3119. tmp = dev->phy.gmode ? B43legacy_TMSLOW_GMODE : 0;
  3120. b43legacy_wireless_core_reset(dev, tmp);
  3121. err = b43legacy_phy_versioning(dev);
  3122. if (err)
  3123. goto err_powerdown;
  3124. /* Check if this device supports multiband. */
  3125. if (!pdev ||
  3126. (pdev->device != 0x4312 &&
  3127. pdev->device != 0x4319 &&
  3128. pdev->device != 0x4324)) {
  3129. /* No multiband support. */
  3130. have_bphy = 0;
  3131. have_gphy = 0;
  3132. switch (dev->phy.type) {
  3133. case B43legacy_PHYTYPE_B:
  3134. have_bphy = 1;
  3135. break;
  3136. case B43legacy_PHYTYPE_G:
  3137. have_gphy = 1;
  3138. break;
  3139. default:
  3140. B43legacy_BUG_ON(1);
  3141. }
  3142. }
  3143. dev->phy.gmode = (have_gphy || have_bphy);
  3144. tmp = dev->phy.gmode ? B43legacy_TMSLOW_GMODE : 0;
  3145. b43legacy_wireless_core_reset(dev, tmp);
  3146. err = b43legacy_validate_chipaccess(dev);
  3147. if (err)
  3148. goto err_powerdown;
  3149. err = b43legacy_setup_modes(dev, have_bphy, have_gphy);
  3150. if (err)
  3151. goto err_powerdown;
  3152. /* Now set some default "current_dev" */
  3153. if (!wl->current_dev)
  3154. wl->current_dev = dev;
  3155. INIT_WORK(&dev->restart_work, b43legacy_chip_reset);
  3156. b43legacy_radio_turn_off(dev, 1);
  3157. b43legacy_switch_analog(dev, 0);
  3158. ssb_device_disable(dev->dev, 0);
  3159. ssb_bus_may_powerdown(bus);
  3160. out:
  3161. return err;
  3162. err_powerdown:
  3163. ssb_bus_may_powerdown(bus);
  3164. return err;
  3165. }
  3166. static void b43legacy_one_core_detach(struct ssb_device *dev)
  3167. {
  3168. struct b43legacy_wldev *wldev;
  3169. struct b43legacy_wl *wl;
  3170. /* Do not cancel ieee80211-workqueue based work here.
  3171. * See comment in b43legacy_remove(). */
  3172. wldev = ssb_get_drvdata(dev);
  3173. wl = wldev->wl;
  3174. b43legacy_debugfs_remove_device(wldev);
  3175. b43legacy_wireless_core_detach(wldev);
  3176. list_del(&wldev->list);
  3177. wl->nr_devs--;
  3178. ssb_set_drvdata(dev, NULL);
  3179. kfree(wldev);
  3180. }
  3181. static int b43legacy_one_core_attach(struct ssb_device *dev,
  3182. struct b43legacy_wl *wl)
  3183. {
  3184. struct b43legacy_wldev *wldev;
  3185. int err = -ENOMEM;
  3186. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  3187. if (!wldev)
  3188. goto out;
  3189. wldev->dev = dev;
  3190. wldev->wl = wl;
  3191. b43legacy_set_status(wldev, B43legacy_STAT_UNINIT);
  3192. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  3193. tasklet_init(&wldev->isr_tasklet,
  3194. (void (*)(unsigned long))b43legacy_interrupt_tasklet,
  3195. (unsigned long)wldev);
  3196. if (modparam_pio)
  3197. wldev->__using_pio = 1;
  3198. INIT_LIST_HEAD(&wldev->list);
  3199. err = b43legacy_wireless_core_attach(wldev);
  3200. if (err)
  3201. goto err_kfree_wldev;
  3202. list_add(&wldev->list, &wl->devlist);
  3203. wl->nr_devs++;
  3204. ssb_set_drvdata(dev, wldev);
  3205. b43legacy_debugfs_add_device(wldev);
  3206. out:
  3207. return err;
  3208. err_kfree_wldev:
  3209. kfree(wldev);
  3210. return err;
  3211. }
  3212. static void b43legacy_sprom_fixup(struct ssb_bus *bus)
  3213. {
  3214. /* boardflags workarounds */
  3215. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  3216. bus->boardinfo.type == 0x4E &&
  3217. bus->boardinfo.rev > 0x40)
  3218. bus->sprom.boardflags_lo |= B43legacy_BFL_PACTRL;
  3219. }
  3220. static void b43legacy_wireless_exit(struct ssb_device *dev,
  3221. struct b43legacy_wl *wl)
  3222. {
  3223. struct ieee80211_hw *hw = wl->hw;
  3224. ssb_set_devtypedata(dev, NULL);
  3225. ieee80211_free_hw(hw);
  3226. }
  3227. static int b43legacy_wireless_init(struct ssb_device *dev)
  3228. {
  3229. struct ssb_sprom *sprom = &dev->bus->sprom;
  3230. struct ieee80211_hw *hw;
  3231. struct b43legacy_wl *wl;
  3232. int err = -ENOMEM;
  3233. b43legacy_sprom_fixup(dev->bus);
  3234. hw = ieee80211_alloc_hw(sizeof(*wl), &b43legacy_hw_ops);
  3235. if (!hw) {
  3236. b43legacyerr(NULL, "Could not allocate ieee80211 device\n");
  3237. goto out;
  3238. }
  3239. /* fill hw info */
  3240. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  3241. IEEE80211_HW_SIGNAL_DBM;
  3242. hw->wiphy->interface_modes =
  3243. BIT(NL80211_IFTYPE_AP) |
  3244. BIT(NL80211_IFTYPE_STATION) |
  3245. BIT(NL80211_IFTYPE_WDS) |
  3246. BIT(NL80211_IFTYPE_ADHOC);
  3247. hw->queues = 1; /* FIXME: hardware has more queues */
  3248. hw->max_rates = 2;
  3249. SET_IEEE80211_DEV(hw, dev->dev);
  3250. if (is_valid_ether_addr(sprom->et1mac))
  3251. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  3252. else
  3253. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  3254. /* Get and initialize struct b43legacy_wl */
  3255. wl = hw_to_b43legacy_wl(hw);
  3256. memset(wl, 0, sizeof(*wl));
  3257. wl->hw = hw;
  3258. spin_lock_init(&wl->irq_lock);
  3259. spin_lock_init(&wl->leds_lock);
  3260. mutex_init(&wl->mutex);
  3261. INIT_LIST_HEAD(&wl->devlist);
  3262. INIT_WORK(&wl->beacon_update_trigger, b43legacy_beacon_update_trigger_work);
  3263. ssb_set_devtypedata(dev, wl);
  3264. b43legacyinfo(wl, "Broadcom %04X WLAN found (core revision %u)\n",
  3265. dev->bus->chip_id, dev->id.revision);
  3266. err = 0;
  3267. out:
  3268. return err;
  3269. }
  3270. static int b43legacy_probe(struct ssb_device *dev,
  3271. const struct ssb_device_id *id)
  3272. {
  3273. struct b43legacy_wl *wl;
  3274. int err;
  3275. int first = 0;
  3276. wl = ssb_get_devtypedata(dev);
  3277. if (!wl) {
  3278. /* Probing the first core - setup common struct b43legacy_wl */
  3279. first = 1;
  3280. err = b43legacy_wireless_init(dev);
  3281. if (err)
  3282. goto out;
  3283. wl = ssb_get_devtypedata(dev);
  3284. B43legacy_WARN_ON(!wl);
  3285. }
  3286. err = b43legacy_one_core_attach(dev, wl);
  3287. if (err)
  3288. goto err_wireless_exit;
  3289. if (first) {
  3290. err = ieee80211_register_hw(wl->hw);
  3291. if (err)
  3292. goto err_one_core_detach;
  3293. }
  3294. out:
  3295. return err;
  3296. err_one_core_detach:
  3297. b43legacy_one_core_detach(dev);
  3298. err_wireless_exit:
  3299. if (first)
  3300. b43legacy_wireless_exit(dev, wl);
  3301. return err;
  3302. }
  3303. static void b43legacy_remove(struct ssb_device *dev)
  3304. {
  3305. struct b43legacy_wl *wl = ssb_get_devtypedata(dev);
  3306. struct b43legacy_wldev *wldev = ssb_get_drvdata(dev);
  3307. /* We must cancel any work here before unregistering from ieee80211,
  3308. * as the ieee80211 unreg will destroy the workqueue. */
  3309. cancel_work_sync(&wldev->restart_work);
  3310. B43legacy_WARN_ON(!wl);
  3311. if (wl->current_dev == wldev)
  3312. ieee80211_unregister_hw(wl->hw);
  3313. b43legacy_one_core_detach(dev);
  3314. if (list_empty(&wl->devlist))
  3315. /* Last core on the chip unregistered.
  3316. * We can destroy common struct b43legacy_wl.
  3317. */
  3318. b43legacy_wireless_exit(dev, wl);
  3319. }
  3320. /* Perform a hardware reset. This can be called from any context. */
  3321. void b43legacy_controller_restart(struct b43legacy_wldev *dev,
  3322. const char *reason)
  3323. {
  3324. /* Must avoid requeueing, if we are in shutdown. */
  3325. if (b43legacy_status(dev) < B43legacy_STAT_INITIALIZED)
  3326. return;
  3327. b43legacyinfo(dev->wl, "Controller RESET (%s) ...\n", reason);
  3328. ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
  3329. }
  3330. #ifdef CONFIG_PM
  3331. static int b43legacy_suspend(struct ssb_device *dev, pm_message_t state)
  3332. {
  3333. struct b43legacy_wldev *wldev = ssb_get_drvdata(dev);
  3334. struct b43legacy_wl *wl = wldev->wl;
  3335. b43legacydbg(wl, "Suspending...\n");
  3336. mutex_lock(&wl->mutex);
  3337. wldev->suspend_init_status = b43legacy_status(wldev);
  3338. if (wldev->suspend_init_status >= B43legacy_STAT_STARTED)
  3339. b43legacy_wireless_core_stop(wldev);
  3340. if (wldev->suspend_init_status >= B43legacy_STAT_INITIALIZED)
  3341. b43legacy_wireless_core_exit(wldev);
  3342. mutex_unlock(&wl->mutex);
  3343. b43legacydbg(wl, "Device suspended.\n");
  3344. return 0;
  3345. }
  3346. static int b43legacy_resume(struct ssb_device *dev)
  3347. {
  3348. struct b43legacy_wldev *wldev = ssb_get_drvdata(dev);
  3349. struct b43legacy_wl *wl = wldev->wl;
  3350. int err = 0;
  3351. b43legacydbg(wl, "Resuming...\n");
  3352. mutex_lock(&wl->mutex);
  3353. if (wldev->suspend_init_status >= B43legacy_STAT_INITIALIZED) {
  3354. err = b43legacy_wireless_core_init(wldev);
  3355. if (err) {
  3356. b43legacyerr(wl, "Resume failed at core init\n");
  3357. goto out;
  3358. }
  3359. }
  3360. if (wldev->suspend_init_status >= B43legacy_STAT_STARTED) {
  3361. err = b43legacy_wireless_core_start(wldev);
  3362. if (err) {
  3363. b43legacy_wireless_core_exit(wldev);
  3364. b43legacyerr(wl, "Resume failed at core start\n");
  3365. goto out;
  3366. }
  3367. }
  3368. b43legacydbg(wl, "Device resumed.\n");
  3369. out:
  3370. mutex_unlock(&wl->mutex);
  3371. return err;
  3372. }
  3373. #else /* CONFIG_PM */
  3374. # define b43legacy_suspend NULL
  3375. # define b43legacy_resume NULL
  3376. #endif /* CONFIG_PM */
  3377. static struct ssb_driver b43legacy_ssb_driver = {
  3378. .name = KBUILD_MODNAME,
  3379. .id_table = b43legacy_ssb_tbl,
  3380. .probe = b43legacy_probe,
  3381. .remove = b43legacy_remove,
  3382. .suspend = b43legacy_suspend,
  3383. .resume = b43legacy_resume,
  3384. };
  3385. static void b43legacy_print_driverinfo(void)
  3386. {
  3387. const char *feat_pci = "", *feat_leds = "",
  3388. *feat_pio = "", *feat_dma = "";
  3389. #ifdef CONFIG_B43LEGACY_PCI_AUTOSELECT
  3390. feat_pci = "P";
  3391. #endif
  3392. #ifdef CONFIG_B43LEGACY_LEDS
  3393. feat_leds = "L";
  3394. #endif
  3395. #ifdef CONFIG_B43LEGACY_PIO
  3396. feat_pio = "I";
  3397. #endif
  3398. #ifdef CONFIG_B43LEGACY_DMA
  3399. feat_dma = "D";
  3400. #endif
  3401. printk(KERN_INFO "Broadcom 43xx-legacy driver loaded "
  3402. "[ Features: %s%s%s%s ]\n",
  3403. feat_pci, feat_leds, feat_pio, feat_dma);
  3404. }
  3405. static int __init b43legacy_init(void)
  3406. {
  3407. int err;
  3408. b43legacy_debugfs_init();
  3409. err = ssb_driver_register(&b43legacy_ssb_driver);
  3410. if (err)
  3411. goto err_dfs_exit;
  3412. b43legacy_print_driverinfo();
  3413. return err;
  3414. err_dfs_exit:
  3415. b43legacy_debugfs_exit();
  3416. return err;
  3417. }
  3418. static void __exit b43legacy_exit(void)
  3419. {
  3420. ssb_driver_unregister(&b43legacy_ssb_driver);
  3421. b43legacy_debugfs_exit();
  3422. }
  3423. module_init(b43legacy_init)
  3424. module_exit(b43legacy_exit)