b43.h 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001
  1. #ifndef B43_H_
  2. #define B43_H_
  3. #include <linux/kernel.h>
  4. #include <linux/spinlock.h>
  5. #include <linux/interrupt.h>
  6. #include <linux/hw_random.h>
  7. #include <linux/bcma/bcma.h>
  8. #include <linux/ssb/ssb.h>
  9. #include <net/mac80211.h>
  10. #include "debugfs.h"
  11. #include "leds.h"
  12. #include "rfkill.h"
  13. #include "bus.h"
  14. #include "lo.h"
  15. #include "phy_common.h"
  16. #ifdef CONFIG_B43_DEBUG
  17. # define B43_DEBUG 1
  18. #else
  19. # define B43_DEBUG 0
  20. #endif
  21. /* MMIO offsets */
  22. #define B43_MMIO_DMA0_REASON 0x20
  23. #define B43_MMIO_DMA0_IRQ_MASK 0x24
  24. #define B43_MMIO_DMA1_REASON 0x28
  25. #define B43_MMIO_DMA1_IRQ_MASK 0x2C
  26. #define B43_MMIO_DMA2_REASON 0x30
  27. #define B43_MMIO_DMA2_IRQ_MASK 0x34
  28. #define B43_MMIO_DMA3_REASON 0x38
  29. #define B43_MMIO_DMA3_IRQ_MASK 0x3C
  30. #define B43_MMIO_DMA4_REASON 0x40
  31. #define B43_MMIO_DMA4_IRQ_MASK 0x44
  32. #define B43_MMIO_DMA5_REASON 0x48
  33. #define B43_MMIO_DMA5_IRQ_MASK 0x4C
  34. #define B43_MMIO_MACCTL 0x120 /* MAC control */
  35. #define B43_MMIO_MACCMD 0x124 /* MAC command */
  36. #define B43_MMIO_GEN_IRQ_REASON 0x128
  37. #define B43_MMIO_GEN_IRQ_MASK 0x12C
  38. #define B43_MMIO_RAM_CONTROL 0x130
  39. #define B43_MMIO_RAM_DATA 0x134
  40. #define B43_MMIO_PS_STATUS 0x140
  41. #define B43_MMIO_RADIO_HWENABLED_HI 0x158
  42. #define B43_MMIO_SHM_CONTROL 0x160
  43. #define B43_MMIO_SHM_DATA 0x164
  44. #define B43_MMIO_SHM_DATA_UNALIGNED 0x166
  45. #define B43_MMIO_XMITSTAT_0 0x170
  46. #define B43_MMIO_XMITSTAT_1 0x174
  47. #define B43_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
  48. #define B43_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
  49. #define B43_MMIO_TSF_CFP_REP 0x188
  50. #define B43_MMIO_TSF_CFP_START 0x18C
  51. #define B43_MMIO_TSF_CFP_MAXDUR 0x190
  52. /* 32-bit DMA */
  53. #define B43_MMIO_DMA32_BASE0 0x200
  54. #define B43_MMIO_DMA32_BASE1 0x220
  55. #define B43_MMIO_DMA32_BASE2 0x240
  56. #define B43_MMIO_DMA32_BASE3 0x260
  57. #define B43_MMIO_DMA32_BASE4 0x280
  58. #define B43_MMIO_DMA32_BASE5 0x2A0
  59. /* 64-bit DMA */
  60. #define B43_MMIO_DMA64_BASE0 0x200
  61. #define B43_MMIO_DMA64_BASE1 0x240
  62. #define B43_MMIO_DMA64_BASE2 0x280
  63. #define B43_MMIO_DMA64_BASE3 0x2C0
  64. #define B43_MMIO_DMA64_BASE4 0x300
  65. #define B43_MMIO_DMA64_BASE5 0x340
  66. /* PIO on core rev < 11 */
  67. #define B43_MMIO_PIO_BASE0 0x300
  68. #define B43_MMIO_PIO_BASE1 0x310
  69. #define B43_MMIO_PIO_BASE2 0x320
  70. #define B43_MMIO_PIO_BASE3 0x330
  71. #define B43_MMIO_PIO_BASE4 0x340
  72. #define B43_MMIO_PIO_BASE5 0x350
  73. #define B43_MMIO_PIO_BASE6 0x360
  74. #define B43_MMIO_PIO_BASE7 0x370
  75. /* PIO on core rev >= 11 */
  76. #define B43_MMIO_PIO11_BASE0 0x200
  77. #define B43_MMIO_PIO11_BASE1 0x240
  78. #define B43_MMIO_PIO11_BASE2 0x280
  79. #define B43_MMIO_PIO11_BASE3 0x2C0
  80. #define B43_MMIO_PIO11_BASE4 0x300
  81. #define B43_MMIO_PIO11_BASE5 0x340
  82. #define B43_MMIO_RADIO24_CONTROL 0x3D8 /* core rev >= 24 only */
  83. #define B43_MMIO_RADIO24_DATA 0x3DA /* core rev >= 24 only */
  84. #define B43_MMIO_PHY_VER 0x3E0
  85. #define B43_MMIO_PHY_RADIO 0x3E2
  86. #define B43_MMIO_PHY0 0x3E6
  87. #define B43_MMIO_ANTENNA 0x3E8
  88. #define B43_MMIO_CHANNEL 0x3F0
  89. #define B43_MMIO_CHANNEL_EXT 0x3F4
  90. #define B43_MMIO_RADIO_CONTROL 0x3F6
  91. #define B43_MMIO_RADIO_DATA_HIGH 0x3F8
  92. #define B43_MMIO_RADIO_DATA_LOW 0x3FA
  93. #define B43_MMIO_PHY_CONTROL 0x3FC
  94. #define B43_MMIO_PHY_DATA 0x3FE
  95. #define B43_MMIO_MACFILTER_CONTROL 0x420
  96. #define B43_MMIO_MACFILTER_DATA 0x422
  97. #define B43_MMIO_RCMTA_COUNT 0x43C
  98. #define B43_MMIO_PSM_PHY_HDR 0x492
  99. #define B43_MMIO_RADIO_HWENABLED_LO 0x49A
  100. #define B43_MMIO_GPIO_CONTROL 0x49C
  101. #define B43_MMIO_GPIO_MASK 0x49E
  102. #define B43_MMIO_TSF_CFP_START_LOW 0x604
  103. #define B43_MMIO_TSF_CFP_START_HIGH 0x606
  104. #define B43_MMIO_TSF_CFP_PRETBTT 0x612
  105. #define B43_MMIO_TSF_0 0x632 /* core rev < 3 only */
  106. #define B43_MMIO_TSF_1 0x634 /* core rev < 3 only */
  107. #define B43_MMIO_TSF_2 0x636 /* core rev < 3 only */
  108. #define B43_MMIO_TSF_3 0x638 /* core rev < 3 only */
  109. #define B43_MMIO_RNG 0x65A
  110. #define B43_MMIO_IFSSLOT 0x684 /* Interframe slot time */
  111. #define B43_MMIO_IFSCTL 0x688 /* Interframe space control */
  112. #define B43_MMIO_IFSCTL_USE_EDCF 0x0004
  113. #define B43_MMIO_POWERUP_DELAY 0x6A8
  114. #define B43_MMIO_BTCOEX_CTL 0x6B4 /* Bluetooth Coexistence Control */
  115. #define B43_MMIO_BTCOEX_STAT 0x6B6 /* Bluetooth Coexistence Status */
  116. #define B43_MMIO_BTCOEX_TXCTL 0x6B8 /* Bluetooth Coexistence Transmit Control */
  117. /* SPROM boardflags_lo values */
  118. #define B43_BFL_BTCOEXIST 0x0001 /* implements Bluetooth coexistance */
  119. #define B43_BFL_PACTRL 0x0002 /* GPIO 9 controlling the PA */
  120. #define B43_BFL_AIRLINEMODE 0x0004 /* implements GPIO 13 radio disable indication */
  121. #define B43_BFL_RSSI 0x0008 /* software calculates nrssi slope. */
  122. #define B43_BFL_ENETSPI 0x0010 /* has ephy roboswitch spi */
  123. #define B43_BFL_XTAL_NOSLOW 0x0020 /* no slow clock available */
  124. #define B43_BFL_CCKHIPWR 0x0040 /* can do high power CCK transmission */
  125. #define B43_BFL_ENETADM 0x0080 /* has ADMtek switch */
  126. #define B43_BFL_ENETVLAN 0x0100 /* can do vlan */
  127. #define B43_BFL_AFTERBURNER 0x0200 /* supports Afterburner mode */
  128. #define B43_BFL_NOPCI 0x0400 /* leaves PCI floating */
  129. #define B43_BFL_FEM 0x0800 /* supports the Front End Module */
  130. #define B43_BFL_EXTLNA 0x1000 /* has an external LNA */
  131. #define B43_BFL_HGPA 0x2000 /* had high gain PA */
  132. #define B43_BFL_BTCMOD 0x4000 /* BFL_BTCOEXIST is given in alternate GPIOs */
  133. #define B43_BFL_ALTIQ 0x8000 /* alternate I/Q settings */
  134. /* SPROM boardflags_hi values */
  135. #define B43_BFH_NOPA 0x0001 /* has no PA */
  136. #define B43_BFH_RSSIINV 0x0002 /* RSSI uses positive slope (not TSSI) */
  137. #define B43_BFH_PAREF 0x0004 /* uses the PARef LDO */
  138. #define B43_BFH_3TSWITCH 0x0008 /* uses a triple throw switch shared
  139. * with bluetooth */
  140. #define B43_BFH_PHASESHIFT 0x0010 /* can support phase shifter */
  141. #define B43_BFH_BUCKBOOST 0x0020 /* has buck/booster */
  142. #define B43_BFH_FEM_BT 0x0040 /* has FEM and switch to share antenna
  143. * with bluetooth */
  144. /* SPROM boardflags2_lo values */
  145. #define B43_BFL2_RXBB_INT_REG_DIS 0x0001 /* external RX BB regulator present */
  146. #define B43_BFL2_APLL_WAR 0x0002 /* alternative A-band PLL settings implemented */
  147. #define B43_BFL2_TXPWRCTRL_EN 0x0004 /* permits enabling TX Power Control */
  148. #define B43_BFL2_2X4_DIV 0x0008 /* 2x4 diversity switch */
  149. #define B43_BFL2_5G_PWRGAIN 0x0010 /* supports 5G band power gain */
  150. #define B43_BFL2_PCIEWAR_OVR 0x0020 /* overrides ASPM and Clkreq settings */
  151. #define B43_BFL2_CAESERS_BRD 0x0040 /* is Caesers board (unused) */
  152. #define B43_BFL2_BTC3WIRE 0x0080 /* used 3-wire bluetooth coexist */
  153. #define B43_BFL2_SKWRKFEM_BRD 0x0100 /* 4321mcm93 uses Skyworks FEM */
  154. #define B43_BFL2_SPUR_WAR 0x0200 /* has a workaround for clock-harmonic spurs */
  155. #define B43_BFL2_GPLL_WAR 0x0400 /* altenative G-band PLL settings implemented */
  156. /* GPIO register offset, in both ChipCommon and PCI core. */
  157. #define B43_GPIO_CONTROL 0x6c
  158. /* SHM Routing */
  159. enum {
  160. B43_SHM_UCODE, /* Microcode memory */
  161. B43_SHM_SHARED, /* Shared memory */
  162. B43_SHM_SCRATCH, /* Scratch memory */
  163. B43_SHM_HW, /* Internal hardware register */
  164. B43_SHM_RCMTA, /* Receive match transmitter address (rev >= 5 only) */
  165. };
  166. /* SHM Routing modifiers */
  167. #define B43_SHM_AUTOINC_R 0x0200 /* Auto-increment address on read */
  168. #define B43_SHM_AUTOINC_W 0x0100 /* Auto-increment address on write */
  169. #define B43_SHM_AUTOINC_RW (B43_SHM_AUTOINC_R | \
  170. B43_SHM_AUTOINC_W)
  171. /* Misc SHM_SHARED offsets */
  172. #define B43_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */
  173. #define B43_SHM_SH_PCTLWDPOS 0x0008
  174. #define B43_SHM_SH_RXPADOFF 0x0034 /* RX Padding data offset (PIO only) */
  175. #define B43_SHM_SH_FWCAPA 0x0042 /* Firmware capabilities (Opensource firmware only) */
  176. #define B43_SHM_SH_PHYVER 0x0050 /* PHY version */
  177. #define B43_SHM_SH_PHYTYPE 0x0052 /* PHY type */
  178. #define B43_SHM_SH_ANTSWAP 0x005C /* Antenna swap threshold */
  179. #define B43_SHM_SH_HOSTFLO 0x005E /* Hostflags for ucode options (low) */
  180. #define B43_SHM_SH_HOSTFMI 0x0060 /* Hostflags for ucode options (middle) */
  181. #define B43_SHM_SH_HOSTFHI 0x0062 /* Hostflags for ucode options (high) */
  182. #define B43_SHM_SH_RFATT 0x0064 /* Current radio attenuation value */
  183. #define B43_SHM_SH_RADAR 0x0066 /* Radar register */
  184. #define B43_SHM_SH_PHYTXNOI 0x006E /* PHY noise directly after TX (lower 8bit only) */
  185. #define B43_SHM_SH_RFRXSP1 0x0072 /* RF RX SP Register 1 */
  186. #define B43_SHM_SH_CHAN 0x00A0 /* Current channel (low 8bit only) */
  187. #define B43_SHM_SH_CHAN_5GHZ 0x0100 /* Bit set, if 5 Ghz channel */
  188. #define B43_SHM_SH_CHAN_40MHZ 0x0200 /* Bit set, if 40 Mhz channel width */
  189. #define B43_SHM_SH_BCMCFIFOID 0x0108 /* Last posted cookie to the bcast/mcast FIFO */
  190. /* TSSI information */
  191. #define B43_SHM_SH_TSSI_CCK 0x0058 /* TSSI for last 4 CCK frames (32bit) */
  192. #define B43_SHM_SH_TSSI_OFDM_A 0x0068 /* TSSI for last 4 OFDM frames (32bit) */
  193. #define B43_SHM_SH_TSSI_OFDM_G 0x0070 /* TSSI for last 4 OFDM frames (32bit) */
  194. #define B43_TSSI_MAX 0x7F /* Max value for one TSSI value */
  195. /* SHM_SHARED TX FIFO variables */
  196. #define B43_SHM_SH_SIZE01 0x0098 /* TX FIFO size for FIFO 0 (low) and 1 (high) */
  197. #define B43_SHM_SH_SIZE23 0x009A /* TX FIFO size for FIFO 2 and 3 */
  198. #define B43_SHM_SH_SIZE45 0x009C /* TX FIFO size for FIFO 4 and 5 */
  199. #define B43_SHM_SH_SIZE67 0x009E /* TX FIFO size for FIFO 6 and 7 */
  200. /* SHM_SHARED background noise */
  201. #define B43_SHM_SH_JSSI0 0x0088 /* Measure JSSI 0 */
  202. #define B43_SHM_SH_JSSI1 0x008A /* Measure JSSI 1 */
  203. #define B43_SHM_SH_JSSIAUX 0x008C /* Measure JSSI AUX */
  204. /* SHM_SHARED crypto engine */
  205. #define B43_SHM_SH_DEFAULTIV 0x003C /* Default IV location */
  206. #define B43_SHM_SH_NRRXTRANS 0x003E /* # of soft RX transmitter addresses (max 8) */
  207. #define B43_SHM_SH_KTP 0x0056 /* Key table pointer */
  208. #define B43_SHM_SH_TKIPTSCTTAK 0x0318
  209. #define B43_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block (v4 firmware) */
  210. #define B43_SHM_SH_PSM 0x05F4 /* PSM transmitter address match block (rev < 5) */
  211. /* SHM_SHARED WME variables */
  212. #define B43_SHM_SH_EDCFSTAT 0x000E /* EDCF status */
  213. #define B43_SHM_SH_TXFCUR 0x0030 /* TXF current index */
  214. #define B43_SHM_SH_EDCFQ 0x0240 /* EDCF Q info */
  215. /* SHM_SHARED powersave mode related */
  216. #define B43_SHM_SH_SLOTT 0x0010 /* Slot time */
  217. #define B43_SHM_SH_DTIMPER 0x0012 /* DTIM period */
  218. #define B43_SHM_SH_NOSLPZNATDTIM 0x004C /* NOSLPZNAT DTIM */
  219. /* SHM_SHARED beacon/AP variables */
  220. #define B43_SHM_SH_BTL0 0x0018 /* Beacon template length 0 */
  221. #define B43_SHM_SH_BTL1 0x001A /* Beacon template length 1 */
  222. #define B43_SHM_SH_BTSFOFF 0x001C /* Beacon TSF offset */
  223. #define B43_SHM_SH_TIMBPOS 0x001E /* TIM B position in beacon */
  224. #define B43_SHM_SH_DTIMP 0x0012 /* DTIP period */
  225. #define B43_SHM_SH_MCASTCOOKIE 0x00A8 /* Last bcast/mcast frame ID */
  226. #define B43_SHM_SH_SFFBLIM 0x0044 /* Short frame fallback retry limit */
  227. #define B43_SHM_SH_LFFBLIM 0x0046 /* Long frame fallback retry limit */
  228. #define B43_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word (see PHY TX control) */
  229. #define B43_SHM_SH_EXTNPHYCTL 0x00B0 /* Extended bytes for beacon PHY control (N) */
  230. /* SHM_SHARED ACK/CTS control */
  231. #define B43_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word (see PHY TX control) */
  232. /* SHM_SHARED probe response variables */
  233. #define B43_SHM_SH_PRSSID 0x0160 /* Probe Response SSID */
  234. #define B43_SHM_SH_PRSSIDLEN 0x0048 /* Probe Response SSID length */
  235. #define B43_SHM_SH_PRTLEN 0x004A /* Probe Response template length */
  236. #define B43_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */
  237. #define B43_SHM_SH_PRPHYCTL 0x0188 /* Probe Response PHY TX control word */
  238. /* SHM_SHARED rate tables */
  239. #define B43_SHM_SH_OFDMDIRECT 0x01C0 /* Pointer to OFDM direct map */
  240. #define B43_SHM_SH_OFDMBASIC 0x01E0 /* Pointer to OFDM basic rate map */
  241. #define B43_SHM_SH_CCKDIRECT 0x0200 /* Pointer to CCK direct map */
  242. #define B43_SHM_SH_CCKBASIC 0x0220 /* Pointer to CCK basic rate map */
  243. /* SHM_SHARED microcode soft registers */
  244. #define B43_SHM_SH_UCODEREV 0x0000 /* Microcode revision */
  245. #define B43_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */
  246. #define B43_SHM_SH_UCODEDATE 0x0004 /* Microcode date */
  247. #define B43_SHM_SH_UCODETIME 0x0006 /* Microcode time */
  248. #define B43_SHM_SH_UCODESTAT 0x0040 /* Microcode debug status code */
  249. #define B43_SHM_SH_UCODESTAT_INVALID 0
  250. #define B43_SHM_SH_UCODESTAT_INIT 1
  251. #define B43_SHM_SH_UCODESTAT_ACTIVE 2
  252. #define B43_SHM_SH_UCODESTAT_SUSP 3 /* suspended */
  253. #define B43_SHM_SH_UCODESTAT_SLEEP 4 /* asleep (PS) */
  254. #define B43_SHM_SH_MAXBFRAMES 0x0080 /* Maximum number of frames in a burst */
  255. #define B43_SHM_SH_SPUWKUP 0x0094 /* pre-wakeup for synth PU in us */
  256. #define B43_SHM_SH_PRETBTT 0x0096 /* pre-TBTT in us */
  257. /* SHM_SHARED tx iq workarounds */
  258. #define B43_SHM_SH_NPHY_TXIQW0 0x0700
  259. #define B43_SHM_SH_NPHY_TXIQW1 0x0702
  260. #define B43_SHM_SH_NPHY_TXIQW2 0x0704
  261. #define B43_SHM_SH_NPHY_TXIQW3 0x0706
  262. /* SHM_SHARED tx pwr ctrl */
  263. #define B43_SHM_SH_NPHY_TXPWR_INDX0 0x0708
  264. #define B43_SHM_SH_NPHY_TXPWR_INDX1 0x070E
  265. /* SHM_SCRATCH offsets */
  266. #define B43_SHM_SC_MINCONT 0x0003 /* Minimum contention window */
  267. #define B43_SHM_SC_MAXCONT 0x0004 /* Maximum contention window */
  268. #define B43_SHM_SC_CURCONT 0x0005 /* Current contention window */
  269. #define B43_SHM_SC_SRLIMIT 0x0006 /* Short retry count limit */
  270. #define B43_SHM_SC_LRLIMIT 0x0007 /* Long retry count limit */
  271. #define B43_SHM_SC_DTIMC 0x0008 /* Current DTIM count */
  272. #define B43_SHM_SC_BTL0LEN 0x0015 /* Beacon 0 template length */
  273. #define B43_SHM_SC_BTL1LEN 0x0016 /* Beacon 1 template length */
  274. #define B43_SHM_SC_SCFB 0x0017 /* Short frame transmit count threshold for rate fallback */
  275. #define B43_SHM_SC_LCFB 0x0018 /* Long frame transmit count threshold for rate fallback */
  276. /* Hardware Radio Enable masks */
  277. #define B43_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
  278. #define B43_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
  279. /* HostFlags. See b43_hf_read/write() */
  280. #define B43_HF_ANTDIVHELP 0x000000000001ULL /* ucode antenna div helper */
  281. #define B43_HF_SYMW 0x000000000002ULL /* G-PHY SYM workaround */
  282. #define B43_HF_RXPULLW 0x000000000004ULL /* RX pullup workaround */
  283. #define B43_HF_CCKBOOST 0x000000000008ULL /* 4dB CCK power boost (exclusive with OFDM boost) */
  284. #define B43_HF_BTCOEX 0x000000000010ULL /* Bluetooth coexistance */
  285. #define B43_HF_GDCW 0x000000000020ULL /* G-PHY DC canceller filter bw workaround */
  286. #define B43_HF_OFDMPABOOST 0x000000000040ULL /* Enable PA gain boost for OFDM */
  287. #define B43_HF_ACPR 0x000000000080ULL /* Disable for Japan, channel 14 */
  288. #define B43_HF_EDCF 0x000000000100ULL /* on if WME and MAC suspended */
  289. #define B43_HF_TSSIRPSMW 0x000000000200ULL /* TSSI reset PSM ucode workaround */
  290. #define B43_HF_20IN40IQW 0x000000000200ULL /* 20 in 40 MHz I/Q workaround (rev >= 13 only) */
  291. #define B43_HF_DSCRQ 0x000000000400ULL /* Disable slow clock request in ucode */
  292. #define B43_HF_ACIW 0x000000000800ULL /* ACI workaround: shift bits by 2 on PHY CRS */
  293. #define B43_HF_2060W 0x000000001000ULL /* 2060 radio workaround */
  294. #define B43_HF_RADARW 0x000000002000ULL /* Radar workaround */
  295. #define B43_HF_USEDEFKEYS 0x000000004000ULL /* Enable use of default keys */
  296. #define B43_HF_AFTERBURNER 0x000000008000ULL /* Afterburner enabled */
  297. #define B43_HF_BT4PRIOCOEX 0x000000010000ULL /* Bluetooth 4-priority coexistance */
  298. #define B43_HF_FWKUP 0x000000020000ULL /* Fast wake-up ucode */
  299. #define B43_HF_VCORECALC 0x000000040000ULL /* Force VCO recalculation when powering up synthpu */
  300. #define B43_HF_PCISCW 0x000000080000ULL /* PCI slow clock workaround */
  301. #define B43_HF_4318TSSI 0x000000200000ULL /* 4318 TSSI */
  302. #define B43_HF_FBCMCFIFO 0x000000400000ULL /* Flush bcast/mcast FIFO immediately */
  303. #define B43_HF_HWPCTL 0x000000800000ULL /* Enable hardwarre power control */
  304. #define B43_HF_BTCOEXALT 0x000001000000ULL /* Bluetooth coexistance in alternate pins */
  305. #define B43_HF_TXBTCHECK 0x000002000000ULL /* Bluetooth check during transmission */
  306. #define B43_HF_SKCFPUP 0x000004000000ULL /* Skip CFP update */
  307. #define B43_HF_N40W 0x000008000000ULL /* N PHY 40 MHz workaround (rev >= 13 only) */
  308. #define B43_HF_ANTSEL 0x000020000000ULL /* Antenna selection (for testing antenna div.) */
  309. #define B43_HF_BT3COEXT 0x000020000000ULL /* Bluetooth 3-wire coexistence (rev >= 13 only) */
  310. #define B43_HF_BTCANT 0x000040000000ULL /* Bluetooth coexistence (antenna mode) (rev >= 13 only) */
  311. #define B43_HF_ANTSELEN 0x000100000000ULL /* Antenna selection enabled (rev >= 13 only) */
  312. #define B43_HF_ANTSELMODE 0x000200000000ULL /* Antenna selection mode (rev >= 13 only) */
  313. #define B43_HF_MLADVW 0x001000000000ULL /* N PHY ML ADV workaround (rev >= 13 only) */
  314. #define B43_HF_PR45960W 0x080000000000ULL /* PR 45960 workaround (rev >= 13 only) */
  315. /* Firmware capabilities field in SHM (Opensource firmware only) */
  316. #define B43_FWCAPA_HWCRYPTO 0x0001
  317. #define B43_FWCAPA_QOS 0x0002
  318. /* MacFilter offsets. */
  319. #define B43_MACFILTER_SELF 0x0000
  320. #define B43_MACFILTER_BSSID 0x0003
  321. /* PowerControl */
  322. #define B43_PCTL_IN 0xB0
  323. #define B43_PCTL_OUT 0xB4
  324. #define B43_PCTL_OUTENABLE 0xB8
  325. #define B43_PCTL_XTAL_POWERUP 0x40
  326. #define B43_PCTL_PLL_POWERDOWN 0x80
  327. /* PowerControl Clock Modes */
  328. #define B43_PCTL_CLK_FAST 0x00
  329. #define B43_PCTL_CLK_SLOW 0x01
  330. #define B43_PCTL_CLK_DYNAMIC 0x02
  331. #define B43_PCTL_FORCE_SLOW 0x0800
  332. #define B43_PCTL_FORCE_PLL 0x1000
  333. #define B43_PCTL_DYN_XTAL 0x2000
  334. /* PHYVersioning */
  335. #define B43_PHYTYPE_A 0x00
  336. #define B43_PHYTYPE_B 0x01
  337. #define B43_PHYTYPE_G 0x02
  338. #define B43_PHYTYPE_N 0x04
  339. #define B43_PHYTYPE_LP 0x05
  340. #define B43_PHYTYPE_SSLPN 0x06
  341. #define B43_PHYTYPE_HT 0x07
  342. #define B43_PHYTYPE_LCN 0x08
  343. #define B43_PHYTYPE_LCNXN 0x09
  344. /* PHYRegisters */
  345. #define B43_PHY_ILT_A_CTRL 0x0072
  346. #define B43_PHY_ILT_A_DATA1 0x0073
  347. #define B43_PHY_ILT_A_DATA2 0x0074
  348. #define B43_PHY_G_LO_CONTROL 0x0810
  349. #define B43_PHY_ILT_G_CTRL 0x0472
  350. #define B43_PHY_ILT_G_DATA1 0x0473
  351. #define B43_PHY_ILT_G_DATA2 0x0474
  352. #define B43_PHY_A_PCTL 0x007B
  353. #define B43_PHY_G_PCTL 0x0029
  354. #define B43_PHY_A_CRS 0x0029
  355. #define B43_PHY_RADIO_BITFIELD 0x0401
  356. #define B43_PHY_G_CRS 0x0429
  357. #define B43_PHY_NRSSILT_CTRL 0x0803
  358. #define B43_PHY_NRSSILT_DATA 0x0804
  359. /* RadioRegisters */
  360. #define B43_RADIOCTL_ID 0x01
  361. /* MAC Control bitfield */
  362. #define B43_MACCTL_ENABLED 0x00000001 /* MAC Enabled */
  363. #define B43_MACCTL_PSM_RUN 0x00000002 /* Run Microcode */
  364. #define B43_MACCTL_PSM_JMP0 0x00000004 /* Microcode jump to 0 */
  365. #define B43_MACCTL_SHM_ENABLED 0x00000100 /* SHM Enabled */
  366. #define B43_MACCTL_SHM_UPPER 0x00000200 /* SHM Upper */
  367. #define B43_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */
  368. #define B43_MACCTL_PSM_DBG 0x00002000 /* Microcode debugging enabled */
  369. #define B43_MACCTL_GPOUTSMSK 0x0000C000 /* GPOUT Select Mask */
  370. #define B43_MACCTL_BE 0x00010000 /* Big Endian mode */
  371. #define B43_MACCTL_INFRA 0x00020000 /* Infrastructure mode */
  372. #define B43_MACCTL_AP 0x00040000 /* AccessPoint mode */
  373. #define B43_MACCTL_RADIOLOCK 0x00080000 /* Radio lock */
  374. #define B43_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */
  375. #define B43_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep frames with bad PLCP */
  376. #define B43_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */
  377. #define B43_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */
  378. #define B43_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */
  379. #define B43_MACCTL_HWPS 0x02000000 /* Hardware Power Saving */
  380. #define B43_MACCTL_AWAKE 0x04000000 /* Device is awake */
  381. #define B43_MACCTL_CLOSEDNET 0x08000000 /* Closed net (no SSID bcast) */
  382. #define B43_MACCTL_TBTTHOLD 0x10000000 /* TBTT Hold */
  383. #define B43_MACCTL_DISCTXSTAT 0x20000000 /* Discard TX status */
  384. #define B43_MACCTL_DISCPMQ 0x40000000 /* Discard Power Management Queue */
  385. #define B43_MACCTL_GMODE 0x80000000 /* G Mode */
  386. /* MAC Command bitfield */
  387. #define B43_MACCMD_BEACON0_VALID 0x00000001 /* Beacon 0 in template RAM is busy/valid */
  388. #define B43_MACCMD_BEACON1_VALID 0x00000002 /* Beacon 1 in template RAM is busy/valid */
  389. #define B43_MACCMD_DFQ_VALID 0x00000004 /* Directed frame queue valid (IBSS PS mode, ATIM) */
  390. #define B43_MACCMD_CCA 0x00000008 /* Clear channel assessment */
  391. #define B43_MACCMD_BGNOISE 0x00000010 /* Background noise */
  392. /* BCMA 802.11 core specific IO Control (BCMA_IOCTL) flags */
  393. #define B43_BCMA_IOCTL_PHY_CLKEN 0x00000004 /* PHY Clock Enable */
  394. #define B43_BCMA_IOCTL_PHY_RESET 0x00000008 /* PHY Reset */
  395. #define B43_BCMA_IOCTL_MACPHYCLKEN 0x00000010 /* MAC PHY Clock Control Enable */
  396. #define B43_BCMA_IOCTL_PLLREFSEL 0x00000020 /* PLL Frequency Reference Select */
  397. #define B43_BCMA_IOCTL_PHY_BW 0x000000C0 /* PHY band width and clock speed mask (N-PHY+ only?) */
  398. #define B43_BCMA_IOCTL_PHY_BW_10MHZ 0x00000000 /* 10 MHz bandwidth, 40 MHz PHY */
  399. #define B43_BCMA_IOCTL_PHY_BW_20MHZ 0x00000040 /* 20 MHz bandwidth, 80 MHz PHY */
  400. #define B43_BCMA_IOCTL_PHY_BW_40MHZ 0x00000080 /* 40 MHz bandwidth, 160 MHz PHY */
  401. #define B43_BCMA_IOCTL_GMODE 0x00002000 /* G Mode Enable */
  402. /* BCMA 802.11 core specific IO status (BCMA_IOST) flags */
  403. #define B43_BCMA_IOST_2G_PHY 0x00000001 /* 2.4G capable phy */
  404. #define B43_BCMA_IOST_5G_PHY 0x00000002 /* 5G capable phy */
  405. #define B43_BCMA_IOST_FASTCLKA 0x00000004 /* Fast Clock Available */
  406. #define B43_BCMA_IOST_DUALB_PHY 0x00000008 /* Dualband phy */
  407. /* 802.11 core specific TM State Low (SSB_TMSLOW) flags */
  408. #define B43_TMSLOW_GMODE 0x20000000 /* G Mode Enable */
  409. #define B43_TMSLOW_PHY_BANDWIDTH 0x00C00000 /* PHY band width and clock speed mask (N-PHY only) */
  410. #define B43_TMSLOW_PHY_BANDWIDTH_10MHZ 0x00000000 /* 10 MHz bandwidth, 40 MHz PHY */
  411. #define B43_TMSLOW_PHY_BANDWIDTH_20MHZ 0x00400000 /* 20 MHz bandwidth, 80 MHz PHY */
  412. #define B43_TMSLOW_PHY_BANDWIDTH_40MHZ 0x00800000 /* 40 MHz bandwidth, 160 MHz PHY */
  413. #define B43_TMSLOW_PLLREFSEL 0x00200000 /* PLL Frequency Reference Select (rev >= 5) */
  414. #define B43_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Control Enable (rev >= 5) */
  415. #define B43_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */
  416. #define B43_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */
  417. /* 802.11 core specific TM State High (SSB_TMSHIGH) flags */
  418. #define B43_TMSHIGH_DUALBAND_PHY 0x00080000 /* Dualband PHY available */
  419. #define B43_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available (rev >= 5) */
  420. #define B43_TMSHIGH_HAVE_5GHZ_PHY 0x00020000 /* 5 GHz PHY available (rev >= 5) */
  421. #define B43_TMSHIGH_HAVE_2GHZ_PHY 0x00010000 /* 2.4 GHz PHY available (rev >= 5) */
  422. /* Generic-Interrupt reasons. */
  423. #define B43_IRQ_MAC_SUSPENDED 0x00000001
  424. #define B43_IRQ_BEACON 0x00000002
  425. #define B43_IRQ_TBTT_INDI 0x00000004
  426. #define B43_IRQ_BEACON_TX_OK 0x00000008
  427. #define B43_IRQ_BEACON_CANCEL 0x00000010
  428. #define B43_IRQ_ATIM_END 0x00000020
  429. #define B43_IRQ_PMQ 0x00000040
  430. #define B43_IRQ_PIO_WORKAROUND 0x00000100
  431. #define B43_IRQ_MAC_TXERR 0x00000200
  432. #define B43_IRQ_PHY_TXERR 0x00000800
  433. #define B43_IRQ_PMEVENT 0x00001000
  434. #define B43_IRQ_TIMER0 0x00002000
  435. #define B43_IRQ_TIMER1 0x00004000
  436. #define B43_IRQ_DMA 0x00008000
  437. #define B43_IRQ_TXFIFO_FLUSH_OK 0x00010000
  438. #define B43_IRQ_CCA_MEASURE_OK 0x00020000
  439. #define B43_IRQ_NOISESAMPLE_OK 0x00040000
  440. #define B43_IRQ_UCODE_DEBUG 0x08000000
  441. #define B43_IRQ_RFKILL 0x10000000
  442. #define B43_IRQ_TX_OK 0x20000000
  443. #define B43_IRQ_PHY_G_CHANGED 0x40000000
  444. #define B43_IRQ_TIMEOUT 0x80000000
  445. #define B43_IRQ_ALL 0xFFFFFFFF
  446. #define B43_IRQ_MASKTEMPLATE (B43_IRQ_TBTT_INDI | \
  447. B43_IRQ_ATIM_END | \
  448. B43_IRQ_PMQ | \
  449. B43_IRQ_MAC_TXERR | \
  450. B43_IRQ_PHY_TXERR | \
  451. B43_IRQ_DMA | \
  452. B43_IRQ_TXFIFO_FLUSH_OK | \
  453. B43_IRQ_NOISESAMPLE_OK | \
  454. B43_IRQ_UCODE_DEBUG | \
  455. B43_IRQ_RFKILL | \
  456. B43_IRQ_TX_OK)
  457. /* The firmware register to fetch the debug-IRQ reason from. */
  458. #define B43_DEBUGIRQ_REASON_REG 63
  459. /* Debug-IRQ reasons. */
  460. #define B43_DEBUGIRQ_PANIC 0 /* The firmware panic'ed */
  461. #define B43_DEBUGIRQ_DUMP_SHM 1 /* Dump shared SHM */
  462. #define B43_DEBUGIRQ_DUMP_REGS 2 /* Dump the microcode registers */
  463. #define B43_DEBUGIRQ_MARKER 3 /* A "marker" was thrown by the firmware. */
  464. #define B43_DEBUGIRQ_ACK 0xFFFF /* The host writes that to ACK the IRQ */
  465. /* The firmware register that contains the "marker" line. */
  466. #define B43_MARKER_ID_REG 2
  467. #define B43_MARKER_LINE_REG 3
  468. /* The firmware register to fetch the panic reason from. */
  469. #define B43_FWPANIC_REASON_REG 3
  470. /* Firmware panic reason codes */
  471. #define B43_FWPANIC_DIE 0 /* Firmware died. Don't auto-restart it. */
  472. #define B43_FWPANIC_RESTART 1 /* Firmware died. Schedule a controller reset. */
  473. /* The firmware register that contains the watchdog counter. */
  474. #define B43_WATCHDOG_REG 1
  475. /* Device specific rate values.
  476. * The actual values defined here are (rate_in_mbps * 2).
  477. * Some code depends on this. Don't change it. */
  478. #define B43_CCK_RATE_1MB 0x02
  479. #define B43_CCK_RATE_2MB 0x04
  480. #define B43_CCK_RATE_5MB 0x0B
  481. #define B43_CCK_RATE_11MB 0x16
  482. #define B43_OFDM_RATE_6MB 0x0C
  483. #define B43_OFDM_RATE_9MB 0x12
  484. #define B43_OFDM_RATE_12MB 0x18
  485. #define B43_OFDM_RATE_18MB 0x24
  486. #define B43_OFDM_RATE_24MB 0x30
  487. #define B43_OFDM_RATE_36MB 0x48
  488. #define B43_OFDM_RATE_48MB 0x60
  489. #define B43_OFDM_RATE_54MB 0x6C
  490. /* Convert a b43 rate value to a rate in 100kbps */
  491. #define B43_RATE_TO_BASE100KBPS(rate) (((rate) * 10) / 2)
  492. #define B43_DEFAULT_SHORT_RETRY_LIMIT 7
  493. #define B43_DEFAULT_LONG_RETRY_LIMIT 4
  494. #define B43_PHY_TX_BADNESS_LIMIT 1000
  495. /* Max size of a security key */
  496. #define B43_SEC_KEYSIZE 16
  497. /* Max number of group keys */
  498. #define B43_NR_GROUP_KEYS 4
  499. /* Max number of pairwise keys */
  500. #define B43_NR_PAIRWISE_KEYS 50
  501. /* Security algorithms. */
  502. enum {
  503. B43_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */
  504. B43_SEC_ALGO_WEP40,
  505. B43_SEC_ALGO_TKIP,
  506. B43_SEC_ALGO_AES,
  507. B43_SEC_ALGO_WEP104,
  508. B43_SEC_ALGO_AES_LEGACY,
  509. };
  510. struct b43_dmaring;
  511. /* The firmware file header */
  512. #define B43_FW_TYPE_UCODE 'u'
  513. #define B43_FW_TYPE_PCM 'p'
  514. #define B43_FW_TYPE_IV 'i'
  515. struct b43_fw_header {
  516. /* File type */
  517. u8 type;
  518. /* File format version */
  519. u8 ver;
  520. u8 __padding[2];
  521. /* Size of the data. For ucode and PCM this is in bytes.
  522. * For IV this is number-of-ivs. */
  523. __be32 size;
  524. } __packed;
  525. /* Initial Value file format */
  526. #define B43_IV_OFFSET_MASK 0x7FFF
  527. #define B43_IV_32BIT 0x8000
  528. struct b43_iv {
  529. __be16 offset_size;
  530. union {
  531. __be16 d16;
  532. __be32 d32;
  533. } data __packed;
  534. } __packed;
  535. /* Data structures for DMA transmission, per 80211 core. */
  536. struct b43_dma {
  537. struct b43_dmaring *tx_ring_AC_BK; /* Background */
  538. struct b43_dmaring *tx_ring_AC_BE; /* Best Effort */
  539. struct b43_dmaring *tx_ring_AC_VI; /* Video */
  540. struct b43_dmaring *tx_ring_AC_VO; /* Voice */
  541. struct b43_dmaring *tx_ring_mcast; /* Multicast */
  542. struct b43_dmaring *rx_ring;
  543. u32 translation; /* Routing bits */
  544. bool translation_in_low; /* Should translation bit go into low addr? */
  545. bool parity; /* Check for parity */
  546. };
  547. struct b43_pio_txqueue;
  548. struct b43_pio_rxqueue;
  549. /* Data structures for PIO transmission, per 80211 core. */
  550. struct b43_pio {
  551. struct b43_pio_txqueue *tx_queue_AC_BK; /* Background */
  552. struct b43_pio_txqueue *tx_queue_AC_BE; /* Best Effort */
  553. struct b43_pio_txqueue *tx_queue_AC_VI; /* Video */
  554. struct b43_pio_txqueue *tx_queue_AC_VO; /* Voice */
  555. struct b43_pio_txqueue *tx_queue_mcast; /* Multicast */
  556. struct b43_pio_rxqueue *rx_queue;
  557. };
  558. /* Context information for a noise calculation (Link Quality). */
  559. struct b43_noise_calculation {
  560. bool calculation_running;
  561. u8 nr_samples;
  562. s8 samples[8][4];
  563. };
  564. struct b43_stats {
  565. u8 link_noise;
  566. };
  567. struct b43_key {
  568. /* If keyconf is NULL, this key is disabled.
  569. * keyconf is a cookie. Don't derefenrence it outside of the set_key
  570. * path, because b43 doesn't own it. */
  571. struct ieee80211_key_conf *keyconf;
  572. u8 algorithm;
  573. };
  574. /* SHM offsets to the QOS data structures for the 4 different queues. */
  575. #define B43_QOS_PARAMS(queue) (B43_SHM_SH_EDCFQ + \
  576. (B43_NR_QOSPARAMS * sizeof(u16) * (queue)))
  577. #define B43_QOS_BACKGROUND B43_QOS_PARAMS(0)
  578. #define B43_QOS_BESTEFFORT B43_QOS_PARAMS(1)
  579. #define B43_QOS_VIDEO B43_QOS_PARAMS(2)
  580. #define B43_QOS_VOICE B43_QOS_PARAMS(3)
  581. /* QOS parameter hardware data structure offsets. */
  582. #define B43_NR_QOSPARAMS 16
  583. enum {
  584. B43_QOSPARAM_TXOP = 0,
  585. B43_QOSPARAM_CWMIN,
  586. B43_QOSPARAM_CWMAX,
  587. B43_QOSPARAM_CWCUR,
  588. B43_QOSPARAM_AIFS,
  589. B43_QOSPARAM_BSLOTS,
  590. B43_QOSPARAM_REGGAP,
  591. B43_QOSPARAM_STATUS,
  592. };
  593. /* QOS parameters for a queue. */
  594. struct b43_qos_params {
  595. /* The QOS parameters */
  596. struct ieee80211_tx_queue_params p;
  597. };
  598. struct b43_wl;
  599. /* The type of the firmware file. */
  600. enum b43_firmware_file_type {
  601. B43_FWTYPE_PROPRIETARY,
  602. B43_FWTYPE_OPENSOURCE,
  603. B43_NR_FWTYPES,
  604. };
  605. /* Context data for fetching firmware. */
  606. struct b43_request_fw_context {
  607. /* The device we are requesting the fw for. */
  608. struct b43_wldev *dev;
  609. /* The type of firmware to request. */
  610. enum b43_firmware_file_type req_type;
  611. /* Error messages for each firmware type. */
  612. char errors[B43_NR_FWTYPES][128];
  613. /* Temporary buffer for storing the firmware name. */
  614. char fwname[64];
  615. /* A fatal error occurred while requesting. Firmware request
  616. * can not continue, as any other request will also fail. */
  617. int fatal_failure;
  618. };
  619. /* In-memory representation of a cached microcode file. */
  620. struct b43_firmware_file {
  621. const char *filename;
  622. const struct firmware *data;
  623. /* Type of the firmware file name. Note that this does only indicate
  624. * the type by the firmware name. NOT the file contents.
  625. * If you want to check for proprietary vs opensource, use (struct b43_firmware)->opensource
  626. * instead! The (struct b43_firmware)->opensource flag is derived from the actual firmware
  627. * binary code, not just the filename.
  628. */
  629. enum b43_firmware_file_type type;
  630. };
  631. enum b43_firmware_hdr_format {
  632. B43_FW_HDR_598,
  633. B43_FW_HDR_410,
  634. B43_FW_HDR_351,
  635. };
  636. /* Pointers to the firmware data and meta information about it. */
  637. struct b43_firmware {
  638. /* Microcode */
  639. struct b43_firmware_file ucode;
  640. /* PCM code */
  641. struct b43_firmware_file pcm;
  642. /* Initial MMIO values for the firmware */
  643. struct b43_firmware_file initvals;
  644. /* Initial MMIO values for the firmware, band-specific */
  645. struct b43_firmware_file initvals_band;
  646. /* Firmware revision */
  647. u16 rev;
  648. /* Firmware patchlevel */
  649. u16 patch;
  650. /* Format of header used by firmware */
  651. enum b43_firmware_hdr_format hdr_format;
  652. /* Set to true, if we are using an opensource firmware.
  653. * Use this to check for proprietary vs opensource. */
  654. bool opensource;
  655. /* Set to true, if the core needs a PCM firmware, but
  656. * we failed to load one. This is always false for
  657. * core rev > 10, as these don't need PCM firmware. */
  658. bool pcm_request_failed;
  659. };
  660. /* Device (802.11 core) initialization status. */
  661. enum {
  662. B43_STAT_UNINIT = 0, /* Uninitialized. */
  663. B43_STAT_INITIALIZED = 1, /* Initialized, but not started, yet. */
  664. B43_STAT_STARTED = 2, /* Up and running. */
  665. };
  666. #define b43_status(wldev) atomic_read(&(wldev)->__init_status)
  667. #define b43_set_status(wldev, stat) do { \
  668. atomic_set(&(wldev)->__init_status, (stat)); \
  669. smp_wmb(); \
  670. } while (0)
  671. /* Data structure for one wireless device (802.11 core) */
  672. struct b43_wldev {
  673. struct b43_bus_dev *dev;
  674. struct b43_wl *wl;
  675. /* The device initialization status.
  676. * Use b43_status() to query. */
  677. atomic_t __init_status;
  678. bool bad_frames_preempt; /* Use "Bad Frames Preemption" (default off) */
  679. bool dfq_valid; /* Directed frame queue valid (IBSS PS mode, ATIM) */
  680. bool radio_hw_enable; /* saved state of radio hardware enabled state */
  681. bool qos_enabled; /* TRUE, if QoS is used. */
  682. bool hwcrypto_enabled; /* TRUE, if HW crypto acceleration is enabled. */
  683. bool use_pio; /* TRUE if next init should use PIO */
  684. /* PHY/Radio device. */
  685. struct b43_phy phy;
  686. union {
  687. /* DMA engines. */
  688. struct b43_dma dma;
  689. /* PIO engines. */
  690. struct b43_pio pio;
  691. };
  692. /* Use b43_using_pio_transfers() to check whether we are using
  693. * DMA or PIO data transfers. */
  694. bool __using_pio_transfers;
  695. /* Various statistics about the physical device. */
  696. struct b43_stats stats;
  697. /* Reason code of the last interrupt. */
  698. u32 irq_reason;
  699. u32 dma_reason[6];
  700. /* The currently active generic-interrupt mask. */
  701. u32 irq_mask;
  702. /* Link Quality calculation context. */
  703. struct b43_noise_calculation noisecalc;
  704. /* if > 0 MAC is suspended. if == 0 MAC is enabled. */
  705. int mac_suspended;
  706. /* Periodic tasks */
  707. struct delayed_work periodic_work;
  708. unsigned int periodic_state;
  709. struct work_struct restart_work;
  710. /* encryption/decryption */
  711. u16 ktp; /* Key table pointer */
  712. struct b43_key key[B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS];
  713. /* Firmware data */
  714. struct b43_firmware fw;
  715. /* Devicelist in struct b43_wl (all 802.11 cores) */
  716. struct list_head list;
  717. /* Debugging stuff follows. */
  718. #ifdef CONFIG_B43_DEBUG
  719. struct b43_dfsentry *dfsentry;
  720. unsigned int irq_count;
  721. unsigned int irq_bit_count[32];
  722. unsigned int tx_count;
  723. unsigned int rx_count;
  724. #endif
  725. };
  726. /* Data structure for the WLAN parts (802.11 cores) of the b43 chip. */
  727. struct b43_wl {
  728. /* Pointer to the active wireless device on this chip */
  729. struct b43_wldev *current_dev;
  730. /* Pointer to the ieee80211 hardware data structure */
  731. struct ieee80211_hw *hw;
  732. /* Global driver mutex. Every operation must run with this mutex locked. */
  733. struct mutex mutex;
  734. /* Hard-IRQ spinlock. This lock protects things used in the hard-IRQ
  735. * handler, only. This basically is just the IRQ mask register. */
  736. spinlock_t hardirq_lock;
  737. /* The number of queues that were registered with the mac80211 subsystem
  738. * initially. This is a backup copy of hw->queues in case hw->queues has
  739. * to be dynamically lowered at runtime (Firmware does not support QoS).
  740. * hw->queues has to be restored to the original value before unregistering
  741. * from the mac80211 subsystem. */
  742. u16 mac80211_initially_registered_queues;
  743. /* We can only have one operating interface (802.11 core)
  744. * at a time. General information about this interface follows.
  745. */
  746. struct ieee80211_vif *vif;
  747. /* The MAC address of the operating interface. */
  748. u8 mac_addr[ETH_ALEN];
  749. /* Current BSSID */
  750. u8 bssid[ETH_ALEN];
  751. /* Interface type. (NL80211_IFTYPE_XXX) */
  752. int if_type;
  753. /* Is the card operating in AP, STA or IBSS mode? */
  754. bool operating;
  755. /* filter flags */
  756. unsigned int filter_flags;
  757. /* Stats about the wireless interface */
  758. struct ieee80211_low_level_stats ieee_stats;
  759. #ifdef CONFIG_B43_HWRNG
  760. struct hwrng rng;
  761. bool rng_initialized;
  762. char rng_name[30 + 1];
  763. #endif /* CONFIG_B43_HWRNG */
  764. /* List of all wireless devices on this chip */
  765. struct list_head devlist;
  766. u8 nr_devs;
  767. bool radiotap_enabled;
  768. bool radio_enabled;
  769. /* The beacon we are currently using (AP or IBSS mode). */
  770. struct sk_buff *current_beacon;
  771. bool beacon0_uploaded;
  772. bool beacon1_uploaded;
  773. bool beacon_templates_virgin; /* Never wrote the templates? */
  774. struct work_struct beacon_update_trigger;
  775. /* The current QOS parameters for the 4 queues. */
  776. struct b43_qos_params qos_params[4];
  777. /* Work for adjustment of the transmission power.
  778. * This is scheduled when we determine that the actual TX output
  779. * power doesn't match what we want. */
  780. struct work_struct txpower_adjust_work;
  781. /* Packet transmit work */
  782. struct work_struct tx_work;
  783. /* Queue of packets to be transmitted. */
  784. struct sk_buff_head tx_queue;
  785. /* The device LEDs. */
  786. struct b43_leds leds;
  787. /* Kmalloc'ed scratch space for PIO TX/RX. Protected by wl->mutex. */
  788. u8 pio_scratchspace[118] __attribute__((__aligned__(8)));
  789. u8 pio_tailspace[4] __attribute__((__aligned__(8)));
  790. };
  791. static inline struct b43_wl *hw_to_b43_wl(struct ieee80211_hw *hw)
  792. {
  793. return hw->priv;
  794. }
  795. static inline struct b43_wldev *dev_to_b43_wldev(struct device *dev)
  796. {
  797. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  798. return ssb_get_drvdata(ssb_dev);
  799. }
  800. /* Is the device operating in a specified mode (NL80211_IFTYPE_XXX). */
  801. static inline int b43_is_mode(struct b43_wl *wl, int type)
  802. {
  803. return (wl->operating && wl->if_type == type);
  804. }
  805. /**
  806. * b43_current_band - Returns the currently used band.
  807. * Returns one of IEEE80211_BAND_2GHZ and IEEE80211_BAND_5GHZ.
  808. */
  809. static inline enum ieee80211_band b43_current_band(struct b43_wl *wl)
  810. {
  811. return wl->hw->conf.channel->band;
  812. }
  813. static inline int b43_bus_may_powerdown(struct b43_wldev *wldev)
  814. {
  815. return wldev->dev->bus_may_powerdown(wldev->dev);
  816. }
  817. static inline int b43_bus_powerup(struct b43_wldev *wldev, bool dynamic_pctl)
  818. {
  819. return wldev->dev->bus_powerup(wldev->dev, dynamic_pctl);
  820. }
  821. static inline int b43_device_is_enabled(struct b43_wldev *wldev)
  822. {
  823. return wldev->dev->device_is_enabled(wldev->dev);
  824. }
  825. static inline void b43_device_enable(struct b43_wldev *wldev,
  826. u32 core_specific_flags)
  827. {
  828. wldev->dev->device_enable(wldev->dev, core_specific_flags);
  829. }
  830. static inline void b43_device_disable(struct b43_wldev *wldev,
  831. u32 core_specific_flags)
  832. {
  833. wldev->dev->device_disable(wldev->dev, core_specific_flags);
  834. }
  835. static inline u16 b43_read16(struct b43_wldev *dev, u16 offset)
  836. {
  837. return dev->dev->read16(dev->dev, offset);
  838. }
  839. static inline void b43_write16(struct b43_wldev *dev, u16 offset, u16 value)
  840. {
  841. dev->dev->write16(dev->dev, offset, value);
  842. }
  843. static inline u32 b43_read32(struct b43_wldev *dev, u16 offset)
  844. {
  845. return dev->dev->read32(dev->dev, offset);
  846. }
  847. static inline void b43_write32(struct b43_wldev *dev, u16 offset, u32 value)
  848. {
  849. dev->dev->write32(dev->dev, offset, value);
  850. }
  851. static inline void b43_block_read(struct b43_wldev *dev, void *buffer,
  852. size_t count, u16 offset, u8 reg_width)
  853. {
  854. dev->dev->block_read(dev->dev, buffer, count, offset, reg_width);
  855. }
  856. static inline void b43_block_write(struct b43_wldev *dev, const void *buffer,
  857. size_t count, u16 offset, u8 reg_width)
  858. {
  859. dev->dev->block_write(dev->dev, buffer, count, offset, reg_width);
  860. }
  861. static inline bool b43_using_pio_transfers(struct b43_wldev *dev)
  862. {
  863. return dev->__using_pio_transfers;
  864. }
  865. /* Message printing */
  866. void b43info(struct b43_wl *wl, const char *fmt, ...)
  867. __attribute__ ((format(printf, 2, 3)));
  868. void b43err(struct b43_wl *wl, const char *fmt, ...)
  869. __attribute__ ((format(printf, 2, 3)));
  870. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  871. __attribute__ ((format(printf, 2, 3)));
  872. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  873. __attribute__ ((format(printf, 2, 3)));
  874. /* A WARN_ON variant that vanishes when b43 debugging is disabled.
  875. * This _also_ evaluates the arg with debugging disabled. */
  876. #if B43_DEBUG
  877. # define B43_WARN_ON(x) WARN_ON(x)
  878. #else
  879. static inline bool __b43_warn_on_dummy(bool x) { return x; }
  880. # define B43_WARN_ON(x) __b43_warn_on_dummy(unlikely(!!(x)))
  881. #endif
  882. /* Convert an integer to a Q5.2 value */
  883. #define INT_TO_Q52(i) ((i) << 2)
  884. /* Convert a Q5.2 value to an integer (precision loss!) */
  885. #define Q52_TO_INT(q52) ((q52) >> 2)
  886. /* Macros for printing a value in Q5.2 format */
  887. #define Q52_FMT "%u.%u"
  888. #define Q52_ARG(q52) Q52_TO_INT(q52), ((((q52) & 0x3) * 100) / 4)
  889. #endif /* B43_H_ */