pci.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/nl80211.h>
  17. #include <linux/pci.h>
  18. #include <linux/pci-aspm.h>
  19. #include <linux/ath9k_platform.h>
  20. #include "ath9k.h"
  21. static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
  22. { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
  23. { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
  24. { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
  25. { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
  26. { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
  27. { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
  28. { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
  29. { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
  30. { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
  31. { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
  32. { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
  33. { PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E AR9580 */
  34. { 0 }
  35. };
  36. /* return bus cachesize in 4B word units */
  37. static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
  38. {
  39. struct ath_softc *sc = (struct ath_softc *) common->priv;
  40. u8 u8tmp;
  41. pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
  42. *csz = (int)u8tmp;
  43. /*
  44. * This check was put in to avoid "unpleasant" consequences if
  45. * the bootrom has not fully initialized all PCI devices.
  46. * Sometimes the cache line size register is not set
  47. */
  48. if (*csz == 0)
  49. *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
  50. }
  51. static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
  52. {
  53. struct ath_softc *sc = (struct ath_softc *) common->priv;
  54. struct ath9k_platform_data *pdata = sc->dev->platform_data;
  55. if (pdata) {
  56. if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
  57. ath_err(common,
  58. "%s: eeprom read failed, offset %08x is out of range\n",
  59. __func__, off);
  60. }
  61. *data = pdata->eeprom_data[off];
  62. } else {
  63. struct ath_hw *ah = (struct ath_hw *) common->ah;
  64. common->ops->read(ah, AR5416_EEPROM_OFFSET +
  65. (off << AR5416_EEPROM_S));
  66. if (!ath9k_hw_wait(ah,
  67. AR_EEPROM_STATUS_DATA,
  68. AR_EEPROM_STATUS_DATA_BUSY |
  69. AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
  70. AH_WAIT_TIMEOUT)) {
  71. return false;
  72. }
  73. *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
  74. AR_EEPROM_STATUS_DATA_VAL);
  75. }
  76. return true;
  77. }
  78. static void ath_pci_extn_synch_enable(struct ath_common *common)
  79. {
  80. struct ath_softc *sc = (struct ath_softc *) common->priv;
  81. struct pci_dev *pdev = to_pci_dev(sc->dev);
  82. u8 lnkctl;
  83. pci_read_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, &lnkctl);
  84. lnkctl |= PCI_EXP_LNKCTL_ES;
  85. pci_write_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, lnkctl);
  86. }
  87. /* Need to be called after we discover btcoex capabilities */
  88. static void ath_pci_aspm_init(struct ath_common *common)
  89. {
  90. struct ath_softc *sc = (struct ath_softc *) common->priv;
  91. struct ath_hw *ah = sc->sc_ah;
  92. struct pci_dev *pdev = to_pci_dev(sc->dev);
  93. struct pci_dev *parent;
  94. int pos;
  95. u8 aspm;
  96. pos = pci_pcie_cap(pdev);
  97. if (!pos)
  98. return;
  99. parent = pdev->bus->self;
  100. if (!parent)
  101. return;
  102. if (ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) {
  103. /* Bluetooth coexistance requires disabling ASPM. */
  104. pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &aspm);
  105. aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
  106. pci_write_config_byte(pdev, pos + PCI_EXP_LNKCTL, aspm);
  107. /*
  108. * Both upstream and downstream PCIe components should
  109. * have the same ASPM settings.
  110. */
  111. pos = pci_pcie_cap(parent);
  112. pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
  113. aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
  114. pci_write_config_byte(parent, pos + PCI_EXP_LNKCTL, aspm);
  115. return;
  116. }
  117. pos = pci_pcie_cap(parent);
  118. pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
  119. if (aspm & (PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1)) {
  120. ah->aspm_enabled = true;
  121. /* Initialize PCIe PM and SERDES registers. */
  122. ath9k_hw_configpcipowersave(ah, false);
  123. }
  124. }
  125. static const struct ath_bus_ops ath_pci_bus_ops = {
  126. .ath_bus_type = ATH_PCI,
  127. .read_cachesize = ath_pci_read_cachesize,
  128. .eeprom_read = ath_pci_eeprom_read,
  129. .extn_synch_en = ath_pci_extn_synch_enable,
  130. .aspm_init = ath_pci_aspm_init,
  131. };
  132. static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  133. {
  134. void __iomem *mem;
  135. struct ath_softc *sc;
  136. struct ieee80211_hw *hw;
  137. u8 csz;
  138. u32 val;
  139. int ret = 0;
  140. char hw_name[64];
  141. if (pci_enable_device(pdev))
  142. return -EIO;
  143. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  144. if (ret) {
  145. printk(KERN_ERR "ath9k: 32-bit DMA not available\n");
  146. goto err_dma;
  147. }
  148. ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  149. if (ret) {
  150. printk(KERN_ERR "ath9k: 32-bit DMA consistent "
  151. "DMA enable failed\n");
  152. goto err_dma;
  153. }
  154. /*
  155. * Cache line size is used to size and align various
  156. * structures used to communicate with the hardware.
  157. */
  158. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  159. if (csz == 0) {
  160. /*
  161. * Linux 2.4.18 (at least) writes the cache line size
  162. * register as a 16-bit wide register which is wrong.
  163. * We must have this setup properly for rx buffer
  164. * DMA to work so force a reasonable value here if it
  165. * comes up zero.
  166. */
  167. csz = L1_CACHE_BYTES / sizeof(u32);
  168. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  169. }
  170. /*
  171. * The default setting of latency timer yields poor results,
  172. * set it to the value used by other systems. It may be worth
  173. * tweaking this setting more.
  174. */
  175. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  176. pci_set_master(pdev);
  177. /*
  178. * Disable the RETRY_TIMEOUT register (0x41) to keep
  179. * PCI Tx retries from interfering with C3 CPU state.
  180. */
  181. pci_read_config_dword(pdev, 0x40, &val);
  182. if ((val & 0x0000ff00) != 0)
  183. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  184. ret = pci_request_region(pdev, 0, "ath9k");
  185. if (ret) {
  186. dev_err(&pdev->dev, "PCI memory region reserve error\n");
  187. ret = -ENODEV;
  188. goto err_region;
  189. }
  190. mem = pci_iomap(pdev, 0, 0);
  191. if (!mem) {
  192. printk(KERN_ERR "PCI memory map error\n") ;
  193. ret = -EIO;
  194. goto err_iomap;
  195. }
  196. hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
  197. if (!hw) {
  198. dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
  199. ret = -ENOMEM;
  200. goto err_alloc_hw;
  201. }
  202. SET_IEEE80211_DEV(hw, &pdev->dev);
  203. pci_set_drvdata(pdev, hw);
  204. sc = hw->priv;
  205. sc->hw = hw;
  206. sc->dev = &pdev->dev;
  207. sc->mem = mem;
  208. /* Will be cleared in ath9k_start() */
  209. sc->sc_flags |= SC_OP_INVALID;
  210. ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
  211. if (ret) {
  212. dev_err(&pdev->dev, "request_irq failed\n");
  213. goto err_irq;
  214. }
  215. sc->irq = pdev->irq;
  216. ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
  217. if (ret) {
  218. dev_err(&pdev->dev, "Failed to initialize device\n");
  219. goto err_init;
  220. }
  221. ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
  222. wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
  223. hw_name, (unsigned long)mem, pdev->irq);
  224. return 0;
  225. err_init:
  226. free_irq(sc->irq, sc);
  227. err_irq:
  228. ieee80211_free_hw(hw);
  229. err_alloc_hw:
  230. pci_iounmap(pdev, mem);
  231. err_iomap:
  232. pci_release_region(pdev, 0);
  233. err_region:
  234. /* Nothing */
  235. err_dma:
  236. pci_disable_device(pdev);
  237. return ret;
  238. }
  239. static void ath_pci_remove(struct pci_dev *pdev)
  240. {
  241. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  242. struct ath_softc *sc = hw->priv;
  243. void __iomem *mem = sc->mem;
  244. if (!is_ath9k_unloaded)
  245. sc->sc_ah->ah_flags |= AH_UNPLUGGED;
  246. ath9k_deinit_device(sc);
  247. free_irq(sc->irq, sc);
  248. ieee80211_free_hw(sc->hw);
  249. pci_iounmap(pdev, mem);
  250. pci_disable_device(pdev);
  251. pci_release_region(pdev, 0);
  252. }
  253. #ifdef CONFIG_PM
  254. static int ath_pci_suspend(struct device *device)
  255. {
  256. struct pci_dev *pdev = to_pci_dev(device);
  257. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  258. struct ath_softc *sc = hw->priv;
  259. ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
  260. /* The device has to be moved to FULLSLEEP forcibly.
  261. * Otherwise the chip never moved to full sleep,
  262. * when no interface is up.
  263. */
  264. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
  265. return 0;
  266. }
  267. static int ath_pci_resume(struct device *device)
  268. {
  269. struct pci_dev *pdev = to_pci_dev(device);
  270. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  271. struct ath_softc *sc = hw->priv;
  272. u32 val;
  273. /*
  274. * Suspend/Resume resets the PCI configuration space, so we have to
  275. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  276. * PCI Tx retries from interfering with C3 CPU state
  277. */
  278. pci_read_config_dword(pdev, 0x40, &val);
  279. if ((val & 0x0000ff00) != 0)
  280. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  281. /* Enable LED */
  282. ath9k_hw_cfg_output(sc->sc_ah, sc->sc_ah->led_pin,
  283. AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
  284. ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
  285. /*
  286. * Reset key cache to sane defaults (all entries cleared) instead of
  287. * semi-random values after suspend/resume.
  288. */
  289. ath9k_ps_wakeup(sc);
  290. ath9k_cmn_init_crypto(sc->sc_ah);
  291. ath9k_ps_restore(sc);
  292. sc->ps_idle = true;
  293. ath_radio_disable(sc, hw);
  294. return 0;
  295. }
  296. static const struct dev_pm_ops ath9k_pm_ops = {
  297. .suspend = ath_pci_suspend,
  298. .resume = ath_pci_resume,
  299. .freeze = ath_pci_suspend,
  300. .thaw = ath_pci_resume,
  301. .poweroff = ath_pci_suspend,
  302. .restore = ath_pci_resume,
  303. };
  304. #define ATH9K_PM_OPS (&ath9k_pm_ops)
  305. #else /* !CONFIG_PM */
  306. #define ATH9K_PM_OPS NULL
  307. #endif /* !CONFIG_PM */
  308. MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
  309. static struct pci_driver ath_pci_driver = {
  310. .name = "ath9k",
  311. .id_table = ath_pci_id_table,
  312. .probe = ath_pci_probe,
  313. .remove = ath_pci_remove,
  314. .driver.pm = ATH9K_PM_OPS,
  315. };
  316. int ath_pci_init(void)
  317. {
  318. return pci_register_driver(&ath_pci_driver);
  319. }
  320. void ath_pci_exit(void)
  321. {
  322. pci_unregister_driver(&ath_pci_driver);
  323. }