driver_chipcommon_pmu.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. /*
  2. * Broadcom specific AMBA
  3. * ChipCommon Power Management Unit driver
  4. *
  5. * Copyright 2009, Michael Buesch <m@bues.ch>
  6. * Copyright 2007, Broadcom Corporation
  7. *
  8. * Licensed under the GNU/GPL. See COPYING for details.
  9. */
  10. #include "bcma_private.h"
  11. #include <linux/bcma/bcma.h>
  12. static u32 bcma_chipco_pll_read(struct bcma_drv_cc *cc, u32 offset)
  13. {
  14. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  15. bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
  16. return bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
  17. }
  18. static void bcma_chipco_chipctl_maskset(struct bcma_drv_cc *cc,
  19. u32 offset, u32 mask, u32 set)
  20. {
  21. u32 value;
  22. bcma_cc_read32(cc, BCMA_CC_CHIPCTL_ADDR);
  23. bcma_cc_write32(cc, BCMA_CC_CHIPCTL_ADDR, offset);
  24. bcma_cc_read32(cc, BCMA_CC_CHIPCTL_ADDR);
  25. value = bcma_cc_read32(cc, BCMA_CC_CHIPCTL_DATA);
  26. value &= mask;
  27. value |= set;
  28. bcma_cc_write32(cc, BCMA_CC_CHIPCTL_DATA, value);
  29. bcma_cc_read32(cc, BCMA_CC_CHIPCTL_DATA);
  30. }
  31. static void bcma_pmu_pll_init(struct bcma_drv_cc *cc)
  32. {
  33. struct bcma_bus *bus = cc->core->bus;
  34. switch (bus->chipinfo.id) {
  35. case 0x4313:
  36. case 0x4331:
  37. case 43224:
  38. case 43225:
  39. break;
  40. default:
  41. pr_err("PLL init unknown for device 0x%04X\n",
  42. bus->chipinfo.id);
  43. }
  44. }
  45. static void bcma_pmu_resources_init(struct bcma_drv_cc *cc)
  46. {
  47. struct bcma_bus *bus = cc->core->bus;
  48. u32 min_msk = 0, max_msk = 0;
  49. switch (bus->chipinfo.id) {
  50. case 0x4313:
  51. min_msk = 0x200D;
  52. max_msk = 0xFFFF;
  53. break;
  54. case 43224:
  55. case 43225:
  56. break;
  57. default:
  58. pr_err("PMU resource config unknown for device 0x%04X\n",
  59. bus->chipinfo.id);
  60. }
  61. /* Set the resource masks. */
  62. if (min_msk)
  63. bcma_cc_write32(cc, BCMA_CC_PMU_MINRES_MSK, min_msk);
  64. if (max_msk)
  65. bcma_cc_write32(cc, BCMA_CC_PMU_MAXRES_MSK, max_msk);
  66. }
  67. void bcma_pmu_swreg_init(struct bcma_drv_cc *cc)
  68. {
  69. struct bcma_bus *bus = cc->core->bus;
  70. switch (bus->chipinfo.id) {
  71. case 0x4313:
  72. case 0x4331:
  73. case 43224:
  74. case 43225:
  75. break;
  76. default:
  77. pr_err("PMU switch/regulators init unknown for device "
  78. "0x%04X\n", bus->chipinfo.id);
  79. }
  80. }
  81. /* Disable to allow reading SPROM. Don't know the adventages of enabling it. */
  82. void bcma_chipco_bcm4331_ext_pa_lines_ctl(struct bcma_drv_cc *cc, bool enable)
  83. {
  84. struct bcma_bus *bus = cc->core->bus;
  85. u32 val;
  86. val = bcma_cc_read32(cc, BCMA_CC_CHIPCTL);
  87. if (enable) {
  88. val |= BCMA_CHIPCTL_4331_EXTPA_EN;
  89. if (bus->chipinfo.pkg == 9 || bus->chipinfo.pkg == 11)
  90. val |= BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
  91. } else {
  92. val &= ~BCMA_CHIPCTL_4331_EXTPA_EN;
  93. val &= ~BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
  94. }
  95. bcma_cc_write32(cc, BCMA_CC_CHIPCTL, val);
  96. }
  97. void bcma_pmu_workarounds(struct bcma_drv_cc *cc)
  98. {
  99. struct bcma_bus *bus = cc->core->bus;
  100. switch (bus->chipinfo.id) {
  101. case 0x4313:
  102. bcma_chipco_chipctl_maskset(cc, 0, ~0, 0x7);
  103. break;
  104. case 0x4331:
  105. /* BCM4331 workaround is SPROM-related, we put it in sprom.c */
  106. break;
  107. case 43224:
  108. if (bus->chipinfo.rev == 0) {
  109. pr_err("Workarounds for 43224 rev 0 not fully "
  110. "implemented\n");
  111. bcma_chipco_chipctl_maskset(cc, 0, ~0, 0x00F000F0);
  112. } else {
  113. bcma_chipco_chipctl_maskset(cc, 0, ~0, 0xF0);
  114. }
  115. break;
  116. case 43225:
  117. break;
  118. default:
  119. pr_err("Workarounds unknown for device 0x%04X\n",
  120. bus->chipinfo.id);
  121. }
  122. }
  123. void bcma_pmu_init(struct bcma_drv_cc *cc)
  124. {
  125. u32 pmucap;
  126. pmucap = bcma_cc_read32(cc, BCMA_CC_PMU_CAP);
  127. cc->pmu.rev = (pmucap & BCMA_CC_PMU_CAP_REVISION);
  128. pr_debug("Found rev %u PMU (capabilities 0x%08X)\n", cc->pmu.rev,
  129. pmucap);
  130. if (cc->pmu.rev == 1)
  131. bcma_cc_mask32(cc, BCMA_CC_PMU_CTL,
  132. ~BCMA_CC_PMU_CTL_NOILPONW);
  133. else
  134. bcma_cc_set32(cc, BCMA_CC_PMU_CTL,
  135. BCMA_CC_PMU_CTL_NOILPONW);
  136. if (cc->core->id.id == 0x4329 && cc->core->id.rev == 2)
  137. pr_err("Fix for 4329b0 bad LPOM state not implemented!\n");
  138. bcma_pmu_pll_init(cc);
  139. bcma_pmu_resources_init(cc);
  140. bcma_pmu_swreg_init(cc);
  141. bcma_pmu_workarounds(cc);
  142. }
  143. u32 bcma_pmu_alp_clock(struct bcma_drv_cc *cc)
  144. {
  145. struct bcma_bus *bus = cc->core->bus;
  146. switch (bus->chipinfo.id) {
  147. case 0x4716:
  148. case 0x4748:
  149. case 47162:
  150. case 0x4313:
  151. case 0x5357:
  152. case 0x4749:
  153. case 53572:
  154. /* always 20Mhz */
  155. return 20000 * 1000;
  156. case 0x5356:
  157. case 0x5300:
  158. /* always 25Mhz */
  159. return 25000 * 1000;
  160. default:
  161. pr_warn("No ALP clock specified for %04X device, "
  162. "pmu rev. %d, using default %d Hz\n",
  163. bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_ALP_CLOCK);
  164. }
  165. return BCMA_CC_PMU_ALP_CLOCK;
  166. }
  167. /* Find the output of the "m" pll divider given pll controls that start with
  168. * pllreg "pll0" i.e. 12 for main 6 for phy, 0 for misc.
  169. */
  170. static u32 bcma_pmu_clock(struct bcma_drv_cc *cc, u32 pll0, u32 m)
  171. {
  172. u32 tmp, div, ndiv, p1, p2, fc;
  173. struct bcma_bus *bus = cc->core->bus;
  174. BUG_ON((pll0 & 3) || (pll0 > BCMA_CC_PMU4716_MAINPLL_PLL0));
  175. BUG_ON(!m || m > 4);
  176. if (bus->chipinfo.id == 0x5357 || bus->chipinfo.id == 0x4749) {
  177. /* Detect failure in clock setting */
  178. tmp = bcma_cc_read32(cc, BCMA_CC_CHIPSTAT);
  179. if (tmp & 0x40000)
  180. return 133 * 1000000;
  181. }
  182. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_P1P2_OFF);
  183. p1 = (tmp & BCMA_CC_PPL_P1_MASK) >> BCMA_CC_PPL_P1_SHIFT;
  184. p2 = (tmp & BCMA_CC_PPL_P2_MASK) >> BCMA_CC_PPL_P2_SHIFT;
  185. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_M14_OFF);
  186. div = (tmp >> ((m - 1) * BCMA_CC_PPL_MDIV_WIDTH)) &
  187. BCMA_CC_PPL_MDIV_MASK;
  188. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_NM5_OFF);
  189. ndiv = (tmp & BCMA_CC_PPL_NDIV_MASK) >> BCMA_CC_PPL_NDIV_SHIFT;
  190. /* Do calculation in Mhz */
  191. fc = bcma_pmu_alp_clock(cc) / 1000000;
  192. fc = (p1 * ndiv * fc) / p2;
  193. /* Return clock in Hertz */
  194. return (fc / div) * 1000000;
  195. }
  196. /* query bus clock frequency for PMU-enabled chipcommon */
  197. u32 bcma_pmu_get_clockcontrol(struct bcma_drv_cc *cc)
  198. {
  199. struct bcma_bus *bus = cc->core->bus;
  200. switch (bus->chipinfo.id) {
  201. case 0x4716:
  202. case 0x4748:
  203. case 47162:
  204. return bcma_pmu_clock(cc, BCMA_CC_PMU4716_MAINPLL_PLL0,
  205. BCMA_CC_PMU5_MAINPLL_SSB);
  206. case 0x5356:
  207. return bcma_pmu_clock(cc, BCMA_CC_PMU5356_MAINPLL_PLL0,
  208. BCMA_CC_PMU5_MAINPLL_SSB);
  209. case 0x5357:
  210. case 0x4749:
  211. return bcma_pmu_clock(cc, BCMA_CC_PMU5357_MAINPLL_PLL0,
  212. BCMA_CC_PMU5_MAINPLL_SSB);
  213. case 0x5300:
  214. return bcma_pmu_clock(cc, BCMA_CC_PMU4706_MAINPLL_PLL0,
  215. BCMA_CC_PMU5_MAINPLL_SSB);
  216. case 53572:
  217. return 75000000;
  218. default:
  219. pr_warn("No backplane clock specified for %04X device, "
  220. "pmu rev. %d, using default %d Hz\n",
  221. bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_HT_CLOCK);
  222. }
  223. return BCMA_CC_PMU_HT_CLOCK;
  224. }
  225. /* query cpu clock frequency for PMU-enabled chipcommon */
  226. u32 bcma_pmu_get_clockcpu(struct bcma_drv_cc *cc)
  227. {
  228. struct bcma_bus *bus = cc->core->bus;
  229. if (bus->chipinfo.id == 53572)
  230. return 300000000;
  231. if (cc->pmu.rev >= 5) {
  232. u32 pll;
  233. switch (bus->chipinfo.id) {
  234. case 0x5356:
  235. pll = BCMA_CC_PMU5356_MAINPLL_PLL0;
  236. break;
  237. case 0x5357:
  238. case 0x4749:
  239. pll = BCMA_CC_PMU5357_MAINPLL_PLL0;
  240. break;
  241. default:
  242. pll = BCMA_CC_PMU4716_MAINPLL_PLL0;
  243. break;
  244. }
  245. /* TODO: if (bus->chipinfo.id == 0x5300)
  246. return si_4706_pmu_clock(sih, osh, cc, PMU4706_MAINPLL_PLL0, PMU5_MAINPLL_CPU); */
  247. return bcma_pmu_clock(cc, pll, BCMA_CC_PMU5_MAINPLL_CPU);
  248. }
  249. return bcma_pmu_get_clockcontrol(cc);
  250. }